pata_pdc202xx_old.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * pata_pdc202xx_old.c - Promise PDC202xx PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. * (C) 2007 Bartlomiej Zolnierkiewicz
  6. *
  7. * Based in part on linux/drivers/ide/pci/pdc202xx_old.c
  8. *
  9. * First cut with LBA48/ATAPI
  10. *
  11. * TODO:
  12. * Channel interlock/reset on both required
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_pdc202xx_old"
  23. #define DRV_VERSION "0.4.2"
  24. static int pdc2026x_cable_detect(struct ata_port *ap)
  25. {
  26. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  27. u16 cis;
  28. pci_read_config_word(pdev, 0x50, &cis);
  29. if (cis & (1 << (10 + ap->port_no)))
  30. return ATA_CBL_PATA80;
  31. return ATA_CBL_PATA40;
  32. }
  33. /**
  34. * pdc202xx_configure_piomode - set chip PIO timing
  35. * @ap: ATA interface
  36. * @adev: ATA device
  37. * @pio: PIO mode
  38. *
  39. * Called to do the PIO mode setup. Our timing registers are shared
  40. * so a configure_dmamode call will undo any work we do here and vice
  41. * versa
  42. */
  43. static void pdc202xx_configure_piomode(struct ata_port *ap, struct ata_device *adev, int pio)
  44. {
  45. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  46. int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
  47. static u16 pio_timing[5] = {
  48. 0x0913, 0x050C , 0x0308, 0x0206, 0x0104
  49. };
  50. u8 r_ap, r_bp;
  51. pci_read_config_byte(pdev, port, &r_ap);
  52. pci_read_config_byte(pdev, port + 1, &r_bp);
  53. r_ap &= ~0x3F; /* Preserve ERRDY_EN, SYNC_IN */
  54. r_bp &= ~0x1F;
  55. r_ap |= (pio_timing[pio] >> 8);
  56. r_bp |= (pio_timing[pio] & 0xFF);
  57. if (ata_pio_need_iordy(adev))
  58. r_ap |= 0x20; /* IORDY enable */
  59. if (adev->class == ATA_DEV_ATA)
  60. r_ap |= 0x10; /* FIFO enable */
  61. pci_write_config_byte(pdev, port, r_ap);
  62. pci_write_config_byte(pdev, port + 1, r_bp);
  63. }
  64. /**
  65. * pdc202xx_set_piomode - set initial PIO mode data
  66. * @ap: ATA interface
  67. * @adev: ATA device
  68. *
  69. * Called to do the PIO mode setup. Our timing registers are shared
  70. * but we want to set the PIO timing by default.
  71. */
  72. static void pdc202xx_set_piomode(struct ata_port *ap, struct ata_device *adev)
  73. {
  74. pdc202xx_configure_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  75. }
  76. /**
  77. * pdc202xx_configure_dmamode - set DMA mode in chip
  78. * @ap: ATA interface
  79. * @adev: ATA device
  80. *
  81. * Load DMA cycle times into the chip ready for a DMA transfer
  82. * to occur.
  83. */
  84. static void pdc202xx_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  85. {
  86. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  87. int port = 0x60 + 8 * ap->port_no + 4 * adev->devno;
  88. static u8 udma_timing[6][2] = {
  89. { 0x60, 0x03 }, /* 33 Mhz Clock */
  90. { 0x40, 0x02 },
  91. { 0x20, 0x01 },
  92. { 0x40, 0x02 }, /* 66 Mhz Clock */
  93. { 0x20, 0x01 },
  94. { 0x20, 0x01 }
  95. };
  96. static u8 mdma_timing[3][2] = {
  97. { 0x60, 0x03 },
  98. { 0x60, 0x04 },
  99. { 0xe0, 0x0f },
  100. };
  101. u8 r_bp, r_cp;
  102. pci_read_config_byte(pdev, port + 1, &r_bp);
  103. pci_read_config_byte(pdev, port + 2, &r_cp);
  104. r_bp &= ~0xE0;
  105. r_cp &= ~0x0F;
  106. if (adev->dma_mode >= XFER_UDMA_0) {
  107. int speed = adev->dma_mode - XFER_UDMA_0;
  108. r_bp |= udma_timing[speed][0];
  109. r_cp |= udma_timing[speed][1];
  110. } else {
  111. int speed = adev->dma_mode - XFER_MW_DMA_0;
  112. r_bp |= mdma_timing[speed][0];
  113. r_cp |= mdma_timing[speed][1];
  114. }
  115. pci_write_config_byte(pdev, port + 1, r_bp);
  116. pci_write_config_byte(pdev, port + 2, r_cp);
  117. }
  118. /**
  119. * pdc2026x_bmdma_start - DMA engine begin
  120. * @qc: ATA command
  121. *
  122. * In UDMA3 or higher we have to clock switch for the duration of the
  123. * DMA transfer sequence.
  124. */
  125. static void pdc2026x_bmdma_start(struct ata_queued_cmd *qc)
  126. {
  127. struct ata_port *ap = qc->ap;
  128. struct ata_device *adev = qc->dev;
  129. struct ata_taskfile *tf = &qc->tf;
  130. int sel66 = ap->port_no ? 0x08: 0x02;
  131. void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
  132. void __iomem *clock = master + 0x11;
  133. void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
  134. u32 len;
  135. /* Check we keep host level locking here */
  136. if (adev->dma_mode >= XFER_UDMA_2)
  137. iowrite8(ioread8(clock) | sel66, clock);
  138. else
  139. iowrite8(ioread8(clock) & ~sel66, clock);
  140. /* The DMA clocks may have been trashed by a reset. FIXME: make conditional
  141. and move to qc_issue ? */
  142. pdc202xx_set_dmamode(ap, qc->dev);
  143. /* Cases the state machine will not complete correctly without help */
  144. if ((tf->flags & ATA_TFLAG_LBA48) || tf->protocol == ATA_PROT_ATAPI_DMA)
  145. {
  146. len = qc->nbytes / 2;
  147. if (tf->flags & ATA_TFLAG_WRITE)
  148. len |= 0x06000000;
  149. else
  150. len |= 0x05000000;
  151. iowrite32(len, atapi_reg);
  152. }
  153. /* Activate DMA */
  154. ata_bmdma_start(qc);
  155. }
  156. /**
  157. * pdc2026x_bmdma_end - DMA engine stop
  158. * @qc: ATA command
  159. *
  160. * After a DMA completes we need to put the clock back to 33MHz for
  161. * PIO timings.
  162. */
  163. static void pdc2026x_bmdma_stop(struct ata_queued_cmd *qc)
  164. {
  165. struct ata_port *ap = qc->ap;
  166. struct ata_device *adev = qc->dev;
  167. struct ata_taskfile *tf = &qc->tf;
  168. int sel66 = ap->port_no ? 0x08: 0x02;
  169. /* The clock bits are in the same register for both channels */
  170. void __iomem *master = ap->host->ports[0]->ioaddr.bmdma_addr;
  171. void __iomem *clock = master + 0x11;
  172. void __iomem *atapi_reg = master + 0x20 + (4 * ap->port_no);
  173. /* Cases the state machine will not complete correctly */
  174. if (tf->protocol == ATA_PROT_ATAPI_DMA || ( tf->flags & ATA_TFLAG_LBA48)) {
  175. iowrite32(0, atapi_reg);
  176. iowrite8(ioread8(clock) & ~sel66, clock);
  177. }
  178. /* Check we keep host level locking here */
  179. /* Flip back to 33Mhz for PIO */
  180. if (adev->dma_mode >= XFER_UDMA_2)
  181. iowrite8(ioread8(clock) & ~sel66, clock);
  182. ata_bmdma_stop(qc);
  183. }
  184. /**
  185. * pdc2026x_dev_config - device setup hook
  186. * @adev: newly found device
  187. *
  188. * Perform chip specific early setup. We need to lock the transfer
  189. * sizes to 8bit to avoid making the state engine on the 2026x cards
  190. * barf.
  191. */
  192. static void pdc2026x_dev_config(struct ata_device *adev)
  193. {
  194. adev->max_sectors = 256;
  195. }
  196. static struct scsi_host_template pdc202xx_sht = {
  197. .module = THIS_MODULE,
  198. .name = DRV_NAME,
  199. .ioctl = ata_scsi_ioctl,
  200. .queuecommand = ata_scsi_queuecmd,
  201. .can_queue = ATA_DEF_QUEUE,
  202. .this_id = ATA_SHT_THIS_ID,
  203. .sg_tablesize = LIBATA_MAX_PRD,
  204. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  205. .emulated = ATA_SHT_EMULATED,
  206. .use_clustering = ATA_SHT_USE_CLUSTERING,
  207. .proc_name = DRV_NAME,
  208. .dma_boundary = ATA_DMA_BOUNDARY,
  209. .slave_configure = ata_scsi_slave_config,
  210. .slave_destroy = ata_scsi_slave_destroy,
  211. .bios_param = ata_std_bios_param,
  212. };
  213. static struct ata_port_operations pdc2024x_port_ops = {
  214. .port_disable = ata_port_disable,
  215. .set_piomode = pdc202xx_set_piomode,
  216. .set_dmamode = pdc202xx_set_dmamode,
  217. .mode_filter = ata_pci_default_filter,
  218. .tf_load = ata_tf_load,
  219. .tf_read = ata_tf_read,
  220. .check_status = ata_check_status,
  221. .exec_command = ata_exec_command,
  222. .dev_select = ata_std_dev_select,
  223. .freeze = ata_bmdma_freeze,
  224. .thaw = ata_bmdma_thaw,
  225. .error_handler = ata_bmdma_error_handler,
  226. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  227. .cable_detect = ata_cable_40wire,
  228. .bmdma_setup = ata_bmdma_setup,
  229. .bmdma_start = ata_bmdma_start,
  230. .bmdma_stop = ata_bmdma_stop,
  231. .bmdma_status = ata_bmdma_status,
  232. .qc_prep = ata_qc_prep,
  233. .qc_issue = ata_qc_issue_prot,
  234. .data_xfer = ata_data_xfer,
  235. .irq_handler = ata_interrupt,
  236. .irq_clear = ata_bmdma_irq_clear,
  237. .irq_on = ata_irq_on,
  238. .irq_ack = ata_irq_ack,
  239. .port_start = ata_port_start,
  240. };
  241. static struct ata_port_operations pdc2026x_port_ops = {
  242. .port_disable = ata_port_disable,
  243. .set_piomode = pdc202xx_set_piomode,
  244. .set_dmamode = pdc202xx_set_dmamode,
  245. .mode_filter = ata_pci_default_filter,
  246. .tf_load = ata_tf_load,
  247. .tf_read = ata_tf_read,
  248. .check_status = ata_check_status,
  249. .exec_command = ata_exec_command,
  250. .dev_select = ata_std_dev_select,
  251. .dev_config = pdc2026x_dev_config,
  252. .freeze = ata_bmdma_freeze,
  253. .thaw = ata_bmdma_thaw,
  254. .error_handler = ata_bmdma_error_handler,
  255. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  256. .cable_detect = pdc2026x_cable_detect,
  257. .bmdma_setup = ata_bmdma_setup,
  258. .bmdma_start = pdc2026x_bmdma_start,
  259. .bmdma_stop = pdc2026x_bmdma_stop,
  260. .bmdma_status = ata_bmdma_status,
  261. .qc_prep = ata_qc_prep,
  262. .qc_issue = ata_qc_issue_prot,
  263. .data_xfer = ata_data_xfer,
  264. .irq_handler = ata_interrupt,
  265. .irq_clear = ata_bmdma_irq_clear,
  266. .irq_on = ata_irq_on,
  267. .irq_ack = ata_irq_ack,
  268. .port_start = ata_port_start,
  269. };
  270. static int pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  271. {
  272. static const struct ata_port_info info[3] = {
  273. {
  274. .sht = &pdc202xx_sht,
  275. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  276. .pio_mask = 0x1f,
  277. .mwdma_mask = 0x07,
  278. .udma_mask = ATA_UDMA2,
  279. .port_ops = &pdc2024x_port_ops
  280. },
  281. {
  282. .sht = &pdc202xx_sht,
  283. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  284. .pio_mask = 0x1f,
  285. .mwdma_mask = 0x07,
  286. .udma_mask = ATA_UDMA4,
  287. .port_ops = &pdc2026x_port_ops
  288. },
  289. {
  290. .sht = &pdc202xx_sht,
  291. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  292. .pio_mask = 0x1f,
  293. .mwdma_mask = 0x07,
  294. .udma_mask = ATA_UDMA5,
  295. .port_ops = &pdc2026x_port_ops
  296. }
  297. };
  298. const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
  299. if (dev->device == PCI_DEVICE_ID_PROMISE_20265) {
  300. struct pci_dev *bridge = dev->bus->self;
  301. /* Don't grab anything behind a Promise I2O RAID */
  302. if (bridge && bridge->vendor == PCI_VENDOR_ID_INTEL) {
  303. if( bridge->device == PCI_DEVICE_ID_INTEL_I960)
  304. return -ENODEV;
  305. if( bridge->device == PCI_DEVICE_ID_INTEL_I960RM)
  306. return -ENODEV;
  307. }
  308. }
  309. return ata_pci_init_one(dev, ppi);
  310. }
  311. static const struct pci_device_id pdc202xx[] = {
  312. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
  313. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
  314. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 1 },
  315. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 2 },
  316. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 2 },
  317. { },
  318. };
  319. static struct pci_driver pdc202xx_pci_driver = {
  320. .name = DRV_NAME,
  321. .id_table = pdc202xx,
  322. .probe = pdc202xx_init_one,
  323. .remove = ata_pci_remove_one,
  324. #ifdef CONFIG_PM
  325. .suspend = ata_pci_device_suspend,
  326. .resume = ata_pci_device_resume,
  327. #endif
  328. };
  329. static int __init pdc202xx_init(void)
  330. {
  331. return pci_register_driver(&pdc202xx_pci_driver);
  332. }
  333. static void __exit pdc202xx_exit(void)
  334. {
  335. pci_unregister_driver(&pdc202xx_pci_driver);
  336. }
  337. MODULE_AUTHOR("Alan Cox");
  338. MODULE_DESCRIPTION("low-level driver for Promise 2024x and 20262-20267");
  339. MODULE_LICENSE("GPL");
  340. MODULE_DEVICE_TABLE(pci, pdc202xx);
  341. MODULE_VERSION(DRV_VERSION);
  342. module_init(pdc202xx_init);
  343. module_exit(pdc202xx_exit);