pata_hpt3x2n.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638
  1. /*
  2. * Libata driver for the highpoint 372N and 302N UDMA66 ATA controllers.
  3. *
  4. * This driver is heavily based upon:
  5. *
  6. * linux/drivers/ide/pci/hpt366.c Version 0.36 April 25, 2003
  7. *
  8. * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
  9. * Portions Copyright (C) 2001 Sun Microsystems, Inc.
  10. * Portions Copyright (C) 2003 Red Hat Inc
  11. * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
  12. *
  13. *
  14. * TODO
  15. * Work out best PLL policy
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/delay.h>
  23. #include <scsi/scsi_host.h>
  24. #include <linux/libata.h>
  25. #define DRV_NAME "pata_hpt3x2n"
  26. #define DRV_VERSION "0.3.3"
  27. enum {
  28. HPT_PCI_FAST = (1 << 31),
  29. PCI66 = (1 << 1),
  30. USE_DPLL = (1 << 0)
  31. };
  32. struct hpt_clock {
  33. u8 xfer_speed;
  34. u32 timing;
  35. };
  36. struct hpt_chip {
  37. const char *name;
  38. struct hpt_clock *clocks[3];
  39. };
  40. /* key for bus clock timings
  41. * bit
  42. * 0:3 data_high_time. inactive time of DIOW_/DIOR_ for PIO and MW
  43. * DMA. cycles = value + 1
  44. * 4:8 data_low_time. active time of DIOW_/DIOR_ for PIO and MW
  45. * DMA. cycles = value + 1
  46. * 9:12 cmd_high_time. inactive time of DIOW_/DIOR_ during task file
  47. * register access.
  48. * 13:17 cmd_low_time. active time of DIOW_/DIOR_ during task file
  49. * register access.
  50. * 18:21 udma_cycle_time. clock freq and clock cycles for UDMA xfer.
  51. * during task file register access.
  52. * 22:24 pre_high_time. time to initialize 1st cycle for PIO and MW DMA
  53. * xfer.
  54. * 25:27 cmd_pre_high_time. time to initialize 1st PIO cycle for task
  55. * register access.
  56. * 28 UDMA enable
  57. * 29 DMA enable
  58. * 30 PIO_MST enable. if set, the chip is in bus master mode during
  59. * PIO.
  60. * 31 FIFO enable.
  61. */
  62. /* 66MHz DPLL clocks */
  63. static struct hpt_clock hpt3x2n_clocks[] = {
  64. { XFER_UDMA_7, 0x1c869c62 },
  65. { XFER_UDMA_6, 0x1c869c62 },
  66. { XFER_UDMA_5, 0x1c8a9c62 },
  67. { XFER_UDMA_4, 0x1c8a9c62 },
  68. { XFER_UDMA_3, 0x1c8e9c62 },
  69. { XFER_UDMA_2, 0x1c929c62 },
  70. { XFER_UDMA_1, 0x1c9a9c62 },
  71. { XFER_UDMA_0, 0x1c829c62 },
  72. { XFER_MW_DMA_2, 0x2c829c62 },
  73. { XFER_MW_DMA_1, 0x2c829c66 },
  74. { XFER_MW_DMA_0, 0x2c829d2c },
  75. { XFER_PIO_4, 0x0c829c62 },
  76. { XFER_PIO_3, 0x0c829c84 },
  77. { XFER_PIO_2, 0x0c829ca6 },
  78. { XFER_PIO_1, 0x0d029d26 },
  79. { XFER_PIO_0, 0x0d029d5e },
  80. { 0, 0x0d029d5e }
  81. };
  82. /**
  83. * hpt3x2n_find_mode - reset the hpt3x2n bus
  84. * @ap: ATA port
  85. * @speed: transfer mode
  86. *
  87. * Return the 32bit register programming information for this channel
  88. * that matches the speed provided. For the moment the clocks table
  89. * is hard coded but easy to change. This will be needed if we use
  90. * different DPLLs
  91. */
  92. static u32 hpt3x2n_find_mode(struct ata_port *ap, int speed)
  93. {
  94. struct hpt_clock *clocks = hpt3x2n_clocks;
  95. while(clocks->xfer_speed) {
  96. if (clocks->xfer_speed == speed)
  97. return clocks->timing;
  98. clocks++;
  99. }
  100. BUG();
  101. return 0xffffffffU; /* silence compiler warning */
  102. }
  103. /**
  104. * hpt3x2n_cable_detect - Detect the cable type
  105. * @ap: ATA port to detect on
  106. *
  107. * Return the cable type attached to this port
  108. */
  109. static int hpt3x2n_cable_detect(struct ata_port *ap)
  110. {
  111. u8 scr2, ata66;
  112. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  113. pci_read_config_byte(pdev, 0x5B, &scr2);
  114. pci_write_config_byte(pdev, 0x5B, scr2 & ~0x01);
  115. /* Cable register now active */
  116. pci_read_config_byte(pdev, 0x5A, &ata66);
  117. /* Restore state */
  118. pci_write_config_byte(pdev, 0x5B, scr2);
  119. if (ata66 & (1 << ap->port_no))
  120. return ATA_CBL_PATA40;
  121. else
  122. return ATA_CBL_PATA80;
  123. }
  124. /**
  125. * hpt3x2n_pre_reset - reset the hpt3x2n bus
  126. * @ap: ATA port to reset
  127. * @deadline: deadline jiffies for the operation
  128. *
  129. * Perform the initial reset handling for the 3x2n series controllers.
  130. * Reset the hardware and state machine,
  131. */
  132. static int hpt3xn_pre_reset(struct ata_port *ap, unsigned long deadline)
  133. {
  134. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  135. /* Reset the state machine */
  136. pci_write_config_byte(pdev, 0x50 + 4 * ap->port_no, 0x37);
  137. udelay(100);
  138. return ata_std_prereset(ap, deadline);
  139. }
  140. /**
  141. * hpt3x2n_error_handler - probe the hpt3x2n bus
  142. * @ap: ATA port to reset
  143. *
  144. * Perform the probe reset handling for the 3x2N
  145. */
  146. static void hpt3x2n_error_handler(struct ata_port *ap)
  147. {
  148. ata_bmdma_drive_eh(ap, hpt3xn_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  149. }
  150. /**
  151. * hpt3x2n_set_piomode - PIO setup
  152. * @ap: ATA interface
  153. * @adev: device on the interface
  154. *
  155. * Perform PIO mode setup.
  156. */
  157. static void hpt3x2n_set_piomode(struct ata_port *ap, struct ata_device *adev)
  158. {
  159. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  160. u32 addr1, addr2;
  161. u32 reg;
  162. u32 mode;
  163. u8 fast;
  164. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  165. addr2 = 0x51 + 4 * ap->port_no;
  166. /* Fast interrupt prediction disable, hold off interrupt disable */
  167. pci_read_config_byte(pdev, addr2, &fast);
  168. fast &= ~0x07;
  169. pci_write_config_byte(pdev, addr2, fast);
  170. pci_read_config_dword(pdev, addr1, &reg);
  171. mode = hpt3x2n_find_mode(ap, adev->pio_mode);
  172. mode &= ~0x8000000; /* No FIFO in PIO */
  173. mode &= ~0x30070000; /* Leave config bits alone */
  174. reg &= 0x30070000; /* Strip timing bits */
  175. pci_write_config_dword(pdev, addr1, reg | mode);
  176. }
  177. /**
  178. * hpt3x2n_set_dmamode - DMA timing setup
  179. * @ap: ATA interface
  180. * @adev: Device being configured
  181. *
  182. * Set up the channel for MWDMA or UDMA modes. Much the same as with
  183. * PIO, load the mode number and then set MWDMA or UDMA flag.
  184. */
  185. static void hpt3x2n_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  186. {
  187. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  188. u32 addr1, addr2;
  189. u32 reg;
  190. u32 mode;
  191. u8 fast;
  192. addr1 = 0x40 + 4 * (adev->devno + 2 * ap->port_no);
  193. addr2 = 0x51 + 4 * ap->port_no;
  194. /* Fast interrupt prediction disable, hold off interrupt disable */
  195. pci_read_config_byte(pdev, addr2, &fast);
  196. fast &= ~0x07;
  197. pci_write_config_byte(pdev, addr2, fast);
  198. pci_read_config_dword(pdev, addr1, &reg);
  199. mode = hpt3x2n_find_mode(ap, adev->dma_mode);
  200. mode |= 0x8000000; /* FIFO in MWDMA or UDMA */
  201. mode &= ~0xC0000000; /* Leave config bits alone */
  202. reg &= 0xC0000000; /* Strip timing bits */
  203. pci_write_config_dword(pdev, addr1, reg | mode);
  204. }
  205. /**
  206. * hpt3x2n_bmdma_end - DMA engine stop
  207. * @qc: ATA command
  208. *
  209. * Clean up after the HPT3x2n and later DMA engine
  210. */
  211. static void hpt3x2n_bmdma_stop(struct ata_queued_cmd *qc)
  212. {
  213. struct ata_port *ap = qc->ap;
  214. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  215. int mscreg = 0x50 + 2 * ap->port_no;
  216. u8 bwsr_stat, msc_stat;
  217. pci_read_config_byte(pdev, 0x6A, &bwsr_stat);
  218. pci_read_config_byte(pdev, mscreg, &msc_stat);
  219. if (bwsr_stat & (1 << ap->port_no))
  220. pci_write_config_byte(pdev, mscreg, msc_stat | 0x30);
  221. ata_bmdma_stop(qc);
  222. }
  223. /**
  224. * hpt3x2n_set_clock - clock control
  225. * @ap: ATA port
  226. * @source: 0x21 or 0x23 for PLL or PCI sourced clock
  227. *
  228. * Switch the ATA bus clock between the PLL and PCI clock sources
  229. * while correctly isolating the bus and resetting internal logic
  230. *
  231. * We must use the DPLL for
  232. * - writing
  233. * - second channel UDMA7 (SATA ports) or higher
  234. * - 66MHz PCI
  235. *
  236. * or we will underclock the device and get reduced performance.
  237. */
  238. static void hpt3x2n_set_clock(struct ata_port *ap, int source)
  239. {
  240. void __iomem *bmdma = ap->ioaddr.bmdma_addr;
  241. /* Tristate the bus */
  242. iowrite8(0x80, bmdma+0x73);
  243. iowrite8(0x80, bmdma+0x77);
  244. /* Switch clock and reset channels */
  245. iowrite8(source, bmdma+0x7B);
  246. iowrite8(0xC0, bmdma+0x79);
  247. /* Reset state machines */
  248. iowrite8(0x37, bmdma+0x70);
  249. iowrite8(0x37, bmdma+0x74);
  250. /* Complete reset */
  251. iowrite8(0x00, bmdma+0x79);
  252. /* Reconnect channels to bus */
  253. iowrite8(0x00, bmdma+0x73);
  254. iowrite8(0x00, bmdma+0x77);
  255. }
  256. /* Check if our partner interface is busy */
  257. static int hpt3x2n_pair_idle(struct ata_port *ap)
  258. {
  259. struct ata_host *host = ap->host;
  260. struct ata_port *pair = host->ports[ap->port_no ^ 1];
  261. if (pair->hsm_task_state == HSM_ST_IDLE)
  262. return 1;
  263. return 0;
  264. }
  265. static int hpt3x2n_use_dpll(struct ata_port *ap, int writing)
  266. {
  267. long flags = (long)ap->host->private_data;
  268. /* See if we should use the DPLL */
  269. if (writing)
  270. return USE_DPLL; /* Needed for write */
  271. if (flags & PCI66)
  272. return USE_DPLL; /* Needed at 66Mhz */
  273. return 0;
  274. }
  275. static unsigned int hpt3x2n_qc_issue_prot(struct ata_queued_cmd *qc)
  276. {
  277. struct ata_taskfile *tf = &qc->tf;
  278. struct ata_port *ap = qc->ap;
  279. int flags = (long)ap->host->private_data;
  280. if (hpt3x2n_pair_idle(ap)) {
  281. int dpll = hpt3x2n_use_dpll(ap, (tf->flags & ATA_TFLAG_WRITE));
  282. if ((flags & USE_DPLL) != dpll) {
  283. if (dpll == 1)
  284. hpt3x2n_set_clock(ap, 0x21);
  285. else
  286. hpt3x2n_set_clock(ap, 0x23);
  287. }
  288. }
  289. return ata_qc_issue_prot(qc);
  290. }
  291. static struct scsi_host_template hpt3x2n_sht = {
  292. .module = THIS_MODULE,
  293. .name = DRV_NAME,
  294. .ioctl = ata_scsi_ioctl,
  295. .queuecommand = ata_scsi_queuecmd,
  296. .can_queue = ATA_DEF_QUEUE,
  297. .this_id = ATA_SHT_THIS_ID,
  298. .sg_tablesize = LIBATA_MAX_PRD,
  299. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  300. .emulated = ATA_SHT_EMULATED,
  301. .use_clustering = ATA_SHT_USE_CLUSTERING,
  302. .proc_name = DRV_NAME,
  303. .dma_boundary = ATA_DMA_BOUNDARY,
  304. .slave_configure = ata_scsi_slave_config,
  305. .slave_destroy = ata_scsi_slave_destroy,
  306. .bios_param = ata_std_bios_param,
  307. };
  308. /*
  309. * Configuration for HPT3x2n.
  310. */
  311. static struct ata_port_operations hpt3x2n_port_ops = {
  312. .port_disable = ata_port_disable,
  313. .set_piomode = hpt3x2n_set_piomode,
  314. .set_dmamode = hpt3x2n_set_dmamode,
  315. .mode_filter = ata_pci_default_filter,
  316. .tf_load = ata_tf_load,
  317. .tf_read = ata_tf_read,
  318. .check_status = ata_check_status,
  319. .exec_command = ata_exec_command,
  320. .dev_select = ata_std_dev_select,
  321. .freeze = ata_bmdma_freeze,
  322. .thaw = ata_bmdma_thaw,
  323. .error_handler = hpt3x2n_error_handler,
  324. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  325. .cable_detect = hpt3x2n_cable_detect,
  326. .bmdma_setup = ata_bmdma_setup,
  327. .bmdma_start = ata_bmdma_start,
  328. .bmdma_stop = hpt3x2n_bmdma_stop,
  329. .bmdma_status = ata_bmdma_status,
  330. .qc_prep = ata_qc_prep,
  331. .qc_issue = hpt3x2n_qc_issue_prot,
  332. .data_xfer = ata_data_xfer,
  333. .irq_handler = ata_interrupt,
  334. .irq_clear = ata_bmdma_irq_clear,
  335. .irq_on = ata_irq_on,
  336. .irq_ack = ata_irq_ack,
  337. .port_start = ata_port_start,
  338. };
  339. /**
  340. * hpt3xn_calibrate_dpll - Calibrate the DPLL loop
  341. * @dev: PCI device
  342. *
  343. * Perform a calibration cycle on the HPT3xN DPLL. Returns 1 if this
  344. * succeeds
  345. */
  346. static int hpt3xn_calibrate_dpll(struct pci_dev *dev)
  347. {
  348. u8 reg5b;
  349. u32 reg5c;
  350. int tries;
  351. for(tries = 0; tries < 0x5000; tries++) {
  352. udelay(50);
  353. pci_read_config_byte(dev, 0x5b, &reg5b);
  354. if (reg5b & 0x80) {
  355. /* See if it stays set */
  356. for(tries = 0; tries < 0x1000; tries ++) {
  357. pci_read_config_byte(dev, 0x5b, &reg5b);
  358. /* Failed ? */
  359. if ((reg5b & 0x80) == 0)
  360. return 0;
  361. }
  362. /* Turn off tuning, we have the DPLL set */
  363. pci_read_config_dword(dev, 0x5c, &reg5c);
  364. pci_write_config_dword(dev, 0x5c, reg5c & ~ 0x100);
  365. return 1;
  366. }
  367. }
  368. /* Never went stable */
  369. return 0;
  370. }
  371. static int hpt3x2n_pci_clock(struct pci_dev *pdev)
  372. {
  373. unsigned long freq;
  374. u32 fcnt;
  375. unsigned long iobase = pci_resource_start(pdev, 4);
  376. fcnt = inl(iobase + 0x90); /* Not PCI readable for some chips */
  377. if ((fcnt >> 12) != 0xABCDE) {
  378. printk(KERN_WARNING "hpt3xn: BIOS clock data not set.\n");
  379. return 33; /* Not BIOS set */
  380. }
  381. fcnt &= 0x1FF;
  382. freq = (fcnt * 77) / 192;
  383. /* Clamp to bands */
  384. if (freq < 40)
  385. return 33;
  386. if (freq < 45)
  387. return 40;
  388. if (freq < 55)
  389. return 50;
  390. return 66;
  391. }
  392. /**
  393. * hpt3x2n_init_one - Initialise an HPT37X/302
  394. * @dev: PCI device
  395. * @id: Entry in match table
  396. *
  397. * Initialise an HPT3x2n device. There are some interesting complications
  398. * here. Firstly the chip may report 366 and be one of several variants.
  399. * Secondly all the timings depend on the clock for the chip which we must
  400. * detect and look up
  401. *
  402. * This is the known chip mappings. It may be missing a couple of later
  403. * releases.
  404. *
  405. * Chip version PCI Rev Notes
  406. * HPT372 4 (HPT366) 5 Other driver
  407. * HPT372N 4 (HPT366) 6 UDMA133
  408. * HPT372 5 (HPT372) 1 Other driver
  409. * HPT372N 5 (HPT372) 2 UDMA133
  410. * HPT302 6 (HPT302) * Other driver
  411. * HPT302N 6 (HPT302) > 1 UDMA133
  412. * HPT371 7 (HPT371) * Other driver
  413. * HPT371N 7 (HPT371) > 1 UDMA133
  414. * HPT374 8 (HPT374) * Other driver
  415. * HPT372N 9 (HPT372N) * UDMA133
  416. *
  417. * (1) UDMA133 support depends on the bus clock
  418. *
  419. * To pin down HPT371N
  420. */
  421. static int hpt3x2n_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  422. {
  423. /* HPT372N and friends - UDMA133 */
  424. static const struct ata_port_info info = {
  425. .sht = &hpt3x2n_sht,
  426. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  427. .pio_mask = 0x1f,
  428. .mwdma_mask = 0x07,
  429. .udma_mask = 0x7f,
  430. .port_ops = &hpt3x2n_port_ops
  431. };
  432. struct ata_port_info port = info;
  433. const struct ata_port_info *ppi[] = { &port, NULL };
  434. u8 irqmask;
  435. u32 class_rev;
  436. unsigned int pci_mhz;
  437. unsigned int f_low, f_high;
  438. int adjust;
  439. unsigned long iobase = pci_resource_start(dev, 4);
  440. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class_rev);
  441. class_rev &= 0xFF;
  442. switch(dev->device) {
  443. case PCI_DEVICE_ID_TTI_HPT366:
  444. if (class_rev < 6)
  445. return -ENODEV;
  446. break;
  447. case PCI_DEVICE_ID_TTI_HPT371:
  448. if (class_rev < 2)
  449. return -ENODEV;
  450. /* 371N if rev > 1 */
  451. break;
  452. case PCI_DEVICE_ID_TTI_HPT372:
  453. /* 372N if rev >= 1*/
  454. if (class_rev == 0)
  455. return -ENODEV;
  456. break;
  457. case PCI_DEVICE_ID_TTI_HPT302:
  458. if (class_rev < 2)
  459. return -ENODEV;
  460. break;
  461. case PCI_DEVICE_ID_TTI_HPT372N:
  462. break;
  463. default:
  464. printk(KERN_ERR "pata_hpt3x2n: PCI table is bogus please report (%d).\n", dev->device);
  465. return -ENODEV;
  466. }
  467. /* Ok so this is a chip we support */
  468. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
  469. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
  470. pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
  471. pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
  472. pci_read_config_byte(dev, 0x5A, &irqmask);
  473. irqmask &= ~0x10;
  474. pci_write_config_byte(dev, 0x5a, irqmask);
  475. /*
  476. * HPT371 chips physically have only one channel, the secondary one,
  477. * but the primary channel registers do exist! Go figure...
  478. * So, we manually disable the non-existing channel here
  479. * (if the BIOS hasn't done this already).
  480. */
  481. if (dev->device == PCI_DEVICE_ID_TTI_HPT371) {
  482. u8 mcr1;
  483. pci_read_config_byte(dev, 0x50, &mcr1);
  484. mcr1 &= ~0x04;
  485. pci_write_config_byte(dev, 0x50, mcr1);
  486. }
  487. /* Tune the PLL. HPT recommend using 75 for SATA, 66 for UDMA133 or
  488. 50 for UDMA100. Right now we always use 66 */
  489. pci_mhz = hpt3x2n_pci_clock(dev);
  490. f_low = (pci_mhz * 48) / 66; /* PCI Mhz for 66Mhz DPLL */
  491. f_high = f_low + 2; /* Tolerance */
  492. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low | 0x100);
  493. /* PLL clock */
  494. pci_write_config_byte(dev, 0x5B, 0x21);
  495. /* Unlike the 37x we don't try jiggling the frequency */
  496. for(adjust = 0; adjust < 8; adjust++) {
  497. if (hpt3xn_calibrate_dpll(dev))
  498. break;
  499. pci_write_config_dword(dev, 0x5C, (f_high << 16) | f_low);
  500. }
  501. if (adjust == 8) {
  502. printk(KERN_WARNING "hpt3x2n: DPLL did not stabilize.\n");
  503. return -ENODEV;
  504. }
  505. /* Set our private data up. We only need a few flags so we use
  506. it directly */
  507. port.private_data = NULL;
  508. if (pci_mhz > 60) {
  509. port.private_data = (void *)PCI66;
  510. /*
  511. * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
  512. * the MISC. register to stretch the UltraDMA Tss timing.
  513. * NOTE: This register is only writeable via I/O space.
  514. */
  515. if (dev->device == PCI_DEVICE_ID_TTI_HPT371)
  516. outb(inb(iobase + 0x9c) | 0x04, iobase + 0x9c);
  517. }
  518. /* Now kick off ATA set up */
  519. return ata_pci_init_one(dev, ppi);
  520. }
  521. static const struct pci_device_id hpt3x2n[] = {
  522. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), },
  523. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), },
  524. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), },
  525. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), },
  526. { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), },
  527. { },
  528. };
  529. static struct pci_driver hpt3x2n_pci_driver = {
  530. .name = DRV_NAME,
  531. .id_table = hpt3x2n,
  532. .probe = hpt3x2n_init_one,
  533. .remove = ata_pci_remove_one
  534. };
  535. static int __init hpt3x2n_init(void)
  536. {
  537. return pci_register_driver(&hpt3x2n_pci_driver);
  538. }
  539. static void __exit hpt3x2n_exit(void)
  540. {
  541. pci_unregister_driver(&hpt3x2n_pci_driver);
  542. }
  543. MODULE_AUTHOR("Alan Cox");
  544. MODULE_DESCRIPTION("low-level driver for the Highpoint HPT3x2n/30x");
  545. MODULE_LICENSE("GPL");
  546. MODULE_DEVICE_TABLE(pci, hpt3x2n);
  547. MODULE_VERSION(DRV_VERSION);
  548. module_init(hpt3x2n_init);
  549. module_exit(hpt3x2n_exit);