ata_piix.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.11"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  105. /* combined mode. if set, PATA is channel 0.
  106. * if clear, PATA is channel 1.
  107. */
  108. PIIX_PORT_ENABLED = (1 << 0),
  109. PIIX_PORT_PRESENT = (1 << 4),
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* controller IDs */
  113. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  114. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  115. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  116. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  117. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  124. /* constants for mapping table */
  125. P0 = 0, /* port 0 */
  126. P1 = 1, /* port 1 */
  127. P2 = 2, /* port 2 */
  128. P3 = 3, /* port 3 */
  129. IDE = -1, /* IDE */
  130. NA = -2, /* not avaliable */
  131. RV = -3, /* reserved */
  132. PIIX_AHCI_DEVICE = 6,
  133. };
  134. struct piix_map_db {
  135. const u32 mask;
  136. const u16 port_enable;
  137. const int map[][4];
  138. };
  139. struct piix_host_priv {
  140. const int *map;
  141. };
  142. static int piix_init_one (struct pci_dev *pdev,
  143. const struct pci_device_id *ent);
  144. static void piix_pata_error_handler(struct ata_port *ap);
  145. static void piix_sata_error_handler(struct ata_port *ap);
  146. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  147. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  148. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  149. static int ich_pata_cable_detect(struct ata_port *ap);
  150. static unsigned int in_module_init = 1;
  151. static const struct pci_device_id piix_pci_tbl[] = {
  152. /* Intel PIIX3 for the 430HX etc */
  153. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  154. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  155. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  156. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  157. /* Intel PIIX4 */
  158. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  159. /* Intel PIIX4 */
  160. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  161. /* Intel PIIX */
  162. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  163. /* Intel ICH (i810, i815, i840) UDMA 66*/
  164. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  165. /* Intel ICH0 : UDMA 33*/
  166. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  167. /* Intel ICH2M */
  168. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  169. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  170. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  171. /* Intel ICH3M */
  172. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  173. /* Intel ICH3 (E7500/1) UDMA 100 */
  174. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  175. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  176. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  177. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH5 */
  179. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  180. /* C-ICH (i810E2) */
  181. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  183. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. /* ICH6 (and 6) (i915) UDMA 100 */
  185. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* ICH7/7-R (i945, i975) UDMA 100*/
  187. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  188. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* NOTE: The following PCI ids must be kept in sync with the
  190. * list in drivers/pci/quirks.c.
  191. */
  192. /* 82801EB (ICH5) */
  193. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  194. /* 82801EB (ICH5) */
  195. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  196. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  197. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  198. /* 6300ESB pretending RAID */
  199. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 82801FB/FW (ICH6/ICH6W) */
  201. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  202. /* 82801FR/FRW (ICH6R/ICH6RW) */
  203. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  204. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  205. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  206. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  207. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  208. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  209. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  210. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  211. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  212. /* SATA Controller 1 IDE (ICH8) */
  213. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  214. /* SATA Controller 2 IDE (ICH8) */
  215. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  216. /* Mobile SATA Controller IDE (ICH8M) */
  217. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  218. /* SATA Controller IDE (ICH9) */
  219. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* SATA Controller IDE (ICH9) */
  221. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* SATA Controller IDE (ICH9) */
  223. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. /* SATA Controller IDE (ICH9M) */
  225. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  226. /* SATA Controller IDE (ICH9M) */
  227. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* SATA Controller IDE (ICH9M) */
  229. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  230. { } /* terminate list */
  231. };
  232. static struct pci_driver piix_pci_driver = {
  233. .name = DRV_NAME,
  234. .id_table = piix_pci_tbl,
  235. .probe = piix_init_one,
  236. .remove = ata_pci_remove_one,
  237. #ifdef CONFIG_PM
  238. .suspend = ata_pci_device_suspend,
  239. .resume = ata_pci_device_resume,
  240. #endif
  241. };
  242. static struct scsi_host_template piix_sht = {
  243. .module = THIS_MODULE,
  244. .name = DRV_NAME,
  245. .ioctl = ata_scsi_ioctl,
  246. .queuecommand = ata_scsi_queuecmd,
  247. .can_queue = ATA_DEF_QUEUE,
  248. .this_id = ATA_SHT_THIS_ID,
  249. .sg_tablesize = LIBATA_MAX_PRD,
  250. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  251. .emulated = ATA_SHT_EMULATED,
  252. .use_clustering = ATA_SHT_USE_CLUSTERING,
  253. .proc_name = DRV_NAME,
  254. .dma_boundary = ATA_DMA_BOUNDARY,
  255. .slave_configure = ata_scsi_slave_config,
  256. .slave_destroy = ata_scsi_slave_destroy,
  257. .bios_param = ata_std_bios_param,
  258. };
  259. static const struct ata_port_operations piix_pata_ops = {
  260. .port_disable = ata_port_disable,
  261. .set_piomode = piix_set_piomode,
  262. .set_dmamode = piix_set_dmamode,
  263. .mode_filter = ata_pci_default_filter,
  264. .tf_load = ata_tf_load,
  265. .tf_read = ata_tf_read,
  266. .check_status = ata_check_status,
  267. .exec_command = ata_exec_command,
  268. .dev_select = ata_std_dev_select,
  269. .bmdma_setup = ata_bmdma_setup,
  270. .bmdma_start = ata_bmdma_start,
  271. .bmdma_stop = ata_bmdma_stop,
  272. .bmdma_status = ata_bmdma_status,
  273. .qc_prep = ata_qc_prep,
  274. .qc_issue = ata_qc_issue_prot,
  275. .data_xfer = ata_data_xfer,
  276. .freeze = ata_bmdma_freeze,
  277. .thaw = ata_bmdma_thaw,
  278. .error_handler = piix_pata_error_handler,
  279. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  280. .cable_detect = ata_cable_40wire,
  281. .irq_handler = ata_interrupt,
  282. .irq_clear = ata_bmdma_irq_clear,
  283. .irq_on = ata_irq_on,
  284. .irq_ack = ata_irq_ack,
  285. .port_start = ata_port_start,
  286. };
  287. static const struct ata_port_operations ich_pata_ops = {
  288. .port_disable = ata_port_disable,
  289. .set_piomode = piix_set_piomode,
  290. .set_dmamode = ich_set_dmamode,
  291. .mode_filter = ata_pci_default_filter,
  292. .tf_load = ata_tf_load,
  293. .tf_read = ata_tf_read,
  294. .check_status = ata_check_status,
  295. .exec_command = ata_exec_command,
  296. .dev_select = ata_std_dev_select,
  297. .bmdma_setup = ata_bmdma_setup,
  298. .bmdma_start = ata_bmdma_start,
  299. .bmdma_stop = ata_bmdma_stop,
  300. .bmdma_status = ata_bmdma_status,
  301. .qc_prep = ata_qc_prep,
  302. .qc_issue = ata_qc_issue_prot,
  303. .data_xfer = ata_data_xfer,
  304. .freeze = ata_bmdma_freeze,
  305. .thaw = ata_bmdma_thaw,
  306. .error_handler = piix_pata_error_handler,
  307. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  308. .cable_detect = ich_pata_cable_detect,
  309. .irq_handler = ata_interrupt,
  310. .irq_clear = ata_bmdma_irq_clear,
  311. .irq_on = ata_irq_on,
  312. .irq_ack = ata_irq_ack,
  313. .port_start = ata_port_start,
  314. };
  315. static const struct ata_port_operations piix_sata_ops = {
  316. .port_disable = ata_port_disable,
  317. .tf_load = ata_tf_load,
  318. .tf_read = ata_tf_read,
  319. .check_status = ata_check_status,
  320. .exec_command = ata_exec_command,
  321. .dev_select = ata_std_dev_select,
  322. .bmdma_setup = ata_bmdma_setup,
  323. .bmdma_start = ata_bmdma_start,
  324. .bmdma_stop = ata_bmdma_stop,
  325. .bmdma_status = ata_bmdma_status,
  326. .qc_prep = ata_qc_prep,
  327. .qc_issue = ata_qc_issue_prot,
  328. .data_xfer = ata_data_xfer,
  329. .freeze = ata_bmdma_freeze,
  330. .thaw = ata_bmdma_thaw,
  331. .error_handler = piix_sata_error_handler,
  332. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  333. .irq_handler = ata_interrupt,
  334. .irq_clear = ata_bmdma_irq_clear,
  335. .irq_on = ata_irq_on,
  336. .irq_ack = ata_irq_ack,
  337. .port_start = ata_port_start,
  338. };
  339. static const struct piix_map_db ich5_map_db = {
  340. .mask = 0x7,
  341. .port_enable = 0x3,
  342. .map = {
  343. /* PM PS SM SS MAP */
  344. { P0, NA, P1, NA }, /* 000b */
  345. { P1, NA, P0, NA }, /* 001b */
  346. { RV, RV, RV, RV },
  347. { RV, RV, RV, RV },
  348. { P0, P1, IDE, IDE }, /* 100b */
  349. { P1, P0, IDE, IDE }, /* 101b */
  350. { IDE, IDE, P0, P1 }, /* 110b */
  351. { IDE, IDE, P1, P0 }, /* 111b */
  352. },
  353. };
  354. static const struct piix_map_db ich6_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0xf,
  357. .map = {
  358. /* PM PS SM SS MAP */
  359. { P0, P2, P1, P3 }, /* 00b */
  360. { IDE, IDE, P1, P3 }, /* 01b */
  361. { P0, P2, IDE, IDE }, /* 10b */
  362. { RV, RV, RV, RV },
  363. },
  364. };
  365. static const struct piix_map_db ich6m_map_db = {
  366. .mask = 0x3,
  367. .port_enable = 0x5,
  368. /* Map 01b isn't specified in the doc but some notebooks use
  369. * it anyway. MAP 01b have been spotted on both ICH6M and
  370. * ICH7M.
  371. */
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, P2, RV, RV }, /* 00b */
  375. { IDE, IDE, P1, P3 }, /* 01b */
  376. { P0, P2, IDE, IDE }, /* 10b */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x3,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  386. { RV, RV, RV, RV },
  387. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db *piix_map_db_table[] = {
  392. [ich5_sata] = &ich5_map_db,
  393. [ich6_sata] = &ich6_map_db,
  394. [ich6_sata_ahci] = &ich6_map_db,
  395. [ich6m_sata_ahci] = &ich6m_map_db,
  396. [ich8_sata_ahci] = &ich8_map_db,
  397. };
  398. static struct ata_port_info piix_port_info[] = {
  399. /* piix_pata_33: 0: PIIX4 at 33MHz */
  400. {
  401. .sht = &piix_sht,
  402. .flags = PIIX_PATA_FLAGS,
  403. .pio_mask = 0x1f, /* pio0-4 */
  404. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  405. .udma_mask = ATA_UDMA_MASK_40C,
  406. .port_ops = &piix_pata_ops,
  407. },
  408. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  409. {
  410. .sht = &piix_sht,
  411. .flags = PIIX_PATA_FLAGS,
  412. .pio_mask = 0x1f, /* pio 0-4 */
  413. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  414. .udma_mask = ATA_UDMA2, /* UDMA33 */
  415. .port_ops = &ich_pata_ops,
  416. },
  417. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  418. {
  419. .sht = &piix_sht,
  420. .flags = PIIX_PATA_FLAGS,
  421. .pio_mask = 0x1f, /* pio 0-4 */
  422. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  423. .udma_mask = ATA_UDMA4,
  424. .port_ops = &ich_pata_ops,
  425. },
  426. /* ich_pata_100: 3 */
  427. {
  428. .sht = &piix_sht,
  429. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  430. .pio_mask = 0x1f, /* pio0-4 */
  431. .mwdma_mask = 0x06, /* mwdma1-2 */
  432. .udma_mask = ATA_UDMA5, /* udma0-5 */
  433. .port_ops = &ich_pata_ops,
  434. },
  435. /* ich_pata_133: 4 ICH with full UDMA6 */
  436. {
  437. .sht = &piix_sht,
  438. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  439. .pio_mask = 0x1f, /* pio 0-4 */
  440. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  441. .udma_mask = ATA_UDMA6, /* UDMA133 */
  442. .port_ops = &ich_pata_ops,
  443. },
  444. /* ich5_sata: 5 */
  445. {
  446. .sht = &piix_sht,
  447. .flags = PIIX_SATA_FLAGS,
  448. .pio_mask = 0x1f, /* pio0-4 */
  449. .mwdma_mask = 0x07, /* mwdma0-2 */
  450. .udma_mask = 0x7f, /* udma0-6 */
  451. .port_ops = &piix_sata_ops,
  452. },
  453. /* ich6_sata: 6 */
  454. {
  455. .sht = &piix_sht,
  456. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  457. .pio_mask = 0x1f, /* pio0-4 */
  458. .mwdma_mask = 0x07, /* mwdma0-2 */
  459. .udma_mask = 0x7f, /* udma0-6 */
  460. .port_ops = &piix_sata_ops,
  461. },
  462. /* ich6_sata_ahci: 7 */
  463. {
  464. .sht = &piix_sht,
  465. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  466. PIIX_FLAG_AHCI,
  467. .pio_mask = 0x1f, /* pio0-4 */
  468. .mwdma_mask = 0x07, /* mwdma0-2 */
  469. .udma_mask = 0x7f, /* udma0-6 */
  470. .port_ops = &piix_sata_ops,
  471. },
  472. /* ich6m_sata_ahci: 8 */
  473. {
  474. .sht = &piix_sht,
  475. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  476. PIIX_FLAG_AHCI,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x07, /* mwdma0-2 */
  479. .udma_mask = 0x7f, /* udma0-6 */
  480. .port_ops = &piix_sata_ops,
  481. },
  482. /* ich8_sata_ahci: 9 */
  483. {
  484. .sht = &piix_sht,
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  486. PIIX_FLAG_AHCI,
  487. .pio_mask = 0x1f, /* pio0-4 */
  488. .mwdma_mask = 0x07, /* mwdma0-2 */
  489. .udma_mask = 0x7f, /* udma0-6 */
  490. .port_ops = &piix_sata_ops,
  491. },
  492. /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
  493. {
  494. .sht = &piix_sht,
  495. .flags = PIIX_PATA_FLAGS,
  496. .pio_mask = 0x1f, /* pio0-4 */
  497. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  498. .port_ops = &piix_pata_ops,
  499. },
  500. };
  501. static struct pci_bits piix_enable_bits[] = {
  502. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  503. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  504. };
  505. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  506. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  507. MODULE_LICENSE("GPL");
  508. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  509. MODULE_VERSION(DRV_VERSION);
  510. struct ich_laptop {
  511. u16 device;
  512. u16 subvendor;
  513. u16 subdevice;
  514. };
  515. /*
  516. * List of laptops that use short cables rather than 80 wire
  517. */
  518. static const struct ich_laptop ich_laptop[] = {
  519. /* devid, subvendor, subdev */
  520. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  521. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  522. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  523. /* end marker */
  524. { 0, }
  525. };
  526. /**
  527. * ich_pata_cable_detect - Probe host controller cable detect info
  528. * @ap: Port for which cable detect info is desired
  529. *
  530. * Read 80c cable indicator from ATA PCI device's PCI config
  531. * register. This register is normally set by firmware (BIOS).
  532. *
  533. * LOCKING:
  534. * None (inherited from caller).
  535. */
  536. static int ich_pata_cable_detect(struct ata_port *ap)
  537. {
  538. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  539. const struct ich_laptop *lap = &ich_laptop[0];
  540. u8 tmp, mask;
  541. /* Check for specials - Acer Aspire 5602WLMi */
  542. while (lap->device) {
  543. if (lap->device == pdev->device &&
  544. lap->subvendor == pdev->subsystem_vendor &&
  545. lap->subdevice == pdev->subsystem_device) {
  546. return ATA_CBL_PATA40_SHORT;
  547. }
  548. lap++;
  549. }
  550. /* check BIOS cable detect results */
  551. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  552. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  553. if ((tmp & mask) == 0)
  554. return ATA_CBL_PATA40;
  555. return ATA_CBL_PATA80;
  556. }
  557. /**
  558. * piix_pata_prereset - prereset for PATA host controller
  559. * @ap: Target port
  560. * @deadline: deadline jiffies for the operation
  561. *
  562. * LOCKING:
  563. * None (inherited from caller).
  564. */
  565. static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
  566. {
  567. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  568. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  569. return -ENOENT;
  570. return ata_std_prereset(ap, deadline);
  571. }
  572. static void piix_pata_error_handler(struct ata_port *ap)
  573. {
  574. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  575. ata_std_postreset);
  576. }
  577. static void piix_sata_error_handler(struct ata_port *ap)
  578. {
  579. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  580. ata_std_postreset);
  581. }
  582. /**
  583. * piix_set_piomode - Initialize host controller PATA PIO timings
  584. * @ap: Port whose timings we are configuring
  585. * @adev: um
  586. *
  587. * Set PIO mode for device, in host controller PCI config space.
  588. *
  589. * LOCKING:
  590. * None (inherited from caller).
  591. */
  592. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  593. {
  594. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  595. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  596. unsigned int is_slave = (adev->devno != 0);
  597. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  598. unsigned int slave_port = 0x44;
  599. u16 master_data;
  600. u8 slave_data;
  601. u8 udma_enable;
  602. int control = 0;
  603. /*
  604. * See Intel Document 298600-004 for the timing programing rules
  605. * for ICH controllers.
  606. */
  607. static const /* ISP RTC */
  608. u8 timings[][2] = { { 0, 0 },
  609. { 0, 0 },
  610. { 1, 0 },
  611. { 2, 1 },
  612. { 2, 3 }, };
  613. if (pio >= 2)
  614. control |= 1; /* TIME1 enable */
  615. if (ata_pio_need_iordy(adev))
  616. control |= 2; /* IE enable */
  617. /* Intel specifies that the PPE functionality is for disk only */
  618. if (adev->class == ATA_DEV_ATA)
  619. control |= 4; /* PPE enable */
  620. pci_read_config_word(dev, master_port, &master_data);
  621. if (is_slave) {
  622. /* Enable SITRE (seperate slave timing register) */
  623. master_data |= 0x4000;
  624. /* enable PPE1, IE1 and TIME1 as needed */
  625. master_data |= (control << 4);
  626. pci_read_config_byte(dev, slave_port, &slave_data);
  627. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  628. /* Load the timing nibble for this slave */
  629. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  630. } else {
  631. /* Master keeps the bits in a different format */
  632. master_data &= 0xccf8;
  633. /* Enable PPE, IE and TIME as appropriate */
  634. master_data |= control;
  635. master_data |=
  636. (timings[pio][0] << 12) |
  637. (timings[pio][1] << 8);
  638. }
  639. pci_write_config_word(dev, master_port, master_data);
  640. if (is_slave)
  641. pci_write_config_byte(dev, slave_port, slave_data);
  642. /* Ensure the UDMA bit is off - it will be turned back on if
  643. UDMA is selected */
  644. if (ap->udma_mask) {
  645. pci_read_config_byte(dev, 0x48, &udma_enable);
  646. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  647. pci_write_config_byte(dev, 0x48, udma_enable);
  648. }
  649. }
  650. /**
  651. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  652. * @ap: Port whose timings we are configuring
  653. * @adev: Drive in question
  654. * @udma: udma mode, 0 - 6
  655. * @isich: set if the chip is an ICH device
  656. *
  657. * Set UDMA mode for device, in host controller PCI config space.
  658. *
  659. * LOCKING:
  660. * None (inherited from caller).
  661. */
  662. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  663. {
  664. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  665. u8 master_port = ap->port_no ? 0x42 : 0x40;
  666. u16 master_data;
  667. u8 speed = adev->dma_mode;
  668. int devid = adev->devno + 2 * ap->port_no;
  669. u8 udma_enable = 0;
  670. static const /* ISP RTC */
  671. u8 timings[][2] = { { 0, 0 },
  672. { 0, 0 },
  673. { 1, 0 },
  674. { 2, 1 },
  675. { 2, 3 }, };
  676. pci_read_config_word(dev, master_port, &master_data);
  677. if (ap->udma_mask)
  678. pci_read_config_byte(dev, 0x48, &udma_enable);
  679. if (speed >= XFER_UDMA_0) {
  680. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  681. u16 udma_timing;
  682. u16 ideconf;
  683. int u_clock, u_speed;
  684. /*
  685. * UDMA is handled by a combination of clock switching and
  686. * selection of dividers
  687. *
  688. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  689. * except UDMA0 which is 00
  690. */
  691. u_speed = min(2 - (udma & 1), udma);
  692. if (udma == 5)
  693. u_clock = 0x1000; /* 100Mhz */
  694. else if (udma > 2)
  695. u_clock = 1; /* 66Mhz */
  696. else
  697. u_clock = 0; /* 33Mhz */
  698. udma_enable |= (1 << devid);
  699. /* Load the CT/RP selection */
  700. pci_read_config_word(dev, 0x4A, &udma_timing);
  701. udma_timing &= ~(3 << (4 * devid));
  702. udma_timing |= u_speed << (4 * devid);
  703. pci_write_config_word(dev, 0x4A, udma_timing);
  704. if (isich) {
  705. /* Select a 33/66/100Mhz clock */
  706. pci_read_config_word(dev, 0x54, &ideconf);
  707. ideconf &= ~(0x1001 << devid);
  708. ideconf |= u_clock << devid;
  709. /* For ICH or later we should set bit 10 for better
  710. performance (WR_PingPong_En) */
  711. pci_write_config_word(dev, 0x54, ideconf);
  712. }
  713. } else {
  714. /*
  715. * MWDMA is driven by the PIO timings. We must also enable
  716. * IORDY unconditionally along with TIME1. PPE has already
  717. * been set when the PIO timing was set.
  718. */
  719. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  720. unsigned int control;
  721. u8 slave_data;
  722. const unsigned int needed_pio[3] = {
  723. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  724. };
  725. int pio = needed_pio[mwdma] - XFER_PIO_0;
  726. control = 3; /* IORDY|TIME1 */
  727. /* If the drive MWDMA is faster than it can do PIO then
  728. we must force PIO into PIO0 */
  729. if (adev->pio_mode < needed_pio[mwdma])
  730. /* Enable DMA timing only */
  731. control |= 8; /* PIO cycles in PIO0 */
  732. if (adev->devno) { /* Slave */
  733. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  734. master_data |= control << 4;
  735. pci_read_config_byte(dev, 0x44, &slave_data);
  736. slave_data &= (0x0F + 0xE1 * ap->port_no);
  737. /* Load the matching timing */
  738. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  739. pci_write_config_byte(dev, 0x44, slave_data);
  740. } else { /* Master */
  741. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  742. and master timing bits */
  743. master_data |= control;
  744. master_data |=
  745. (timings[pio][0] << 12) |
  746. (timings[pio][1] << 8);
  747. }
  748. udma_enable &= ~(1 << devid);
  749. pci_write_config_word(dev, master_port, master_data);
  750. }
  751. /* Don't scribble on 0x48 if the controller does not support UDMA */
  752. if (ap->udma_mask)
  753. pci_write_config_byte(dev, 0x48, udma_enable);
  754. }
  755. /**
  756. * piix_set_dmamode - Initialize host controller PATA DMA timings
  757. * @ap: Port whose timings we are configuring
  758. * @adev: um
  759. *
  760. * Set MW/UDMA mode for device, in host controller PCI config space.
  761. *
  762. * LOCKING:
  763. * None (inherited from caller).
  764. */
  765. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  766. {
  767. do_pata_set_dmamode(ap, adev, 0);
  768. }
  769. /**
  770. * ich_set_dmamode - Initialize host controller PATA DMA timings
  771. * @ap: Port whose timings we are configuring
  772. * @adev: um
  773. *
  774. * Set MW/UDMA mode for device, in host controller PCI config space.
  775. *
  776. * LOCKING:
  777. * None (inherited from caller).
  778. */
  779. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  780. {
  781. do_pata_set_dmamode(ap, adev, 1);
  782. }
  783. #define AHCI_PCI_BAR 5
  784. #define AHCI_GLOBAL_CTL 0x04
  785. #define AHCI_ENABLE (1 << 31)
  786. static int piix_disable_ahci(struct pci_dev *pdev)
  787. {
  788. void __iomem *mmio;
  789. u32 tmp;
  790. int rc = 0;
  791. /* BUG: pci_enable_device has not yet been called. This
  792. * works because this device is usually set up by BIOS.
  793. */
  794. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  795. !pci_resource_len(pdev, AHCI_PCI_BAR))
  796. return 0;
  797. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  798. if (!mmio)
  799. return -ENOMEM;
  800. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  801. if (tmp & AHCI_ENABLE) {
  802. tmp &= ~AHCI_ENABLE;
  803. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  804. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  805. if (tmp & AHCI_ENABLE)
  806. rc = -EIO;
  807. }
  808. pci_iounmap(pdev, mmio);
  809. return rc;
  810. }
  811. /**
  812. * piix_check_450nx_errata - Check for problem 450NX setup
  813. * @ata_dev: the PCI device to check
  814. *
  815. * Check for the present of 450NX errata #19 and errata #25. If
  816. * they are found return an error code so we can turn off DMA
  817. */
  818. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  819. {
  820. struct pci_dev *pdev = NULL;
  821. u16 cfg;
  822. u8 rev;
  823. int no_piix_dma = 0;
  824. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  825. {
  826. /* Look for 450NX PXB. Check for problem configurations
  827. A PCI quirk checks bit 6 already */
  828. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  829. pci_read_config_word(pdev, 0x41, &cfg);
  830. /* Only on the original revision: IDE DMA can hang */
  831. if (rev == 0x00)
  832. no_piix_dma = 1;
  833. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  834. else if (cfg & (1<<14) && rev < 5)
  835. no_piix_dma = 2;
  836. }
  837. if (no_piix_dma)
  838. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  839. if (no_piix_dma == 2)
  840. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  841. return no_piix_dma;
  842. }
  843. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  844. struct ata_port_info *pinfo,
  845. const struct piix_map_db *map_db)
  846. {
  847. u16 pcs, new_pcs;
  848. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  849. new_pcs = pcs | map_db->port_enable;
  850. if (new_pcs != pcs) {
  851. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  852. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  853. msleep(150);
  854. }
  855. }
  856. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  857. struct ata_port_info *pinfo,
  858. const struct piix_map_db *map_db)
  859. {
  860. struct piix_host_priv *hpriv = pinfo[0].private_data;
  861. const unsigned int *map;
  862. int i, invalid_map = 0;
  863. u8 map_value;
  864. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  865. map = map_db->map[map_value & map_db->mask];
  866. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  867. for (i = 0; i < 4; i++) {
  868. switch (map[i]) {
  869. case RV:
  870. invalid_map = 1;
  871. printk(" XX");
  872. break;
  873. case NA:
  874. printk(" --");
  875. break;
  876. case IDE:
  877. WARN_ON((i & 1) || map[i + 1] != IDE);
  878. pinfo[i / 2] = piix_port_info[ich_pata_100];
  879. pinfo[i / 2].private_data = hpriv;
  880. i++;
  881. printk(" IDE IDE");
  882. break;
  883. default:
  884. printk(" P%d", map[i]);
  885. if (i & 1)
  886. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  887. break;
  888. }
  889. }
  890. printk(" ]\n");
  891. if (invalid_map)
  892. dev_printk(KERN_ERR, &pdev->dev,
  893. "invalid MAP value %u\n", map_value);
  894. hpriv->map = map;
  895. }
  896. /**
  897. * piix_init_one - Register PIIX ATA PCI device with kernel services
  898. * @pdev: PCI device to register
  899. * @ent: Entry in piix_pci_tbl matching with @pdev
  900. *
  901. * Called from kernel PCI layer. We probe for combined mode (sigh),
  902. * and then hand over control to libata, for it to do the rest.
  903. *
  904. * LOCKING:
  905. * Inherited from PCI layer (may sleep).
  906. *
  907. * RETURNS:
  908. * Zero on success, or -ERRNO value.
  909. */
  910. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  911. {
  912. static int printed_version;
  913. struct device *dev = &pdev->dev;
  914. struct ata_port_info port_info[2];
  915. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  916. struct piix_host_priv *hpriv;
  917. unsigned long port_flags;
  918. if (!printed_version++)
  919. dev_printk(KERN_DEBUG, &pdev->dev,
  920. "version " DRV_VERSION "\n");
  921. /* no hotplugging support (FIXME) */
  922. if (!in_module_init)
  923. return -ENODEV;
  924. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  925. if (!hpriv)
  926. return -ENOMEM;
  927. port_info[0] = piix_port_info[ent->driver_data];
  928. port_info[1] = piix_port_info[ent->driver_data];
  929. port_info[0].private_data = hpriv;
  930. port_info[1].private_data = hpriv;
  931. port_flags = port_info[0].flags;
  932. if (port_flags & PIIX_FLAG_AHCI) {
  933. u8 tmp;
  934. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  935. if (tmp == PIIX_AHCI_DEVICE) {
  936. int rc = piix_disable_ahci(pdev);
  937. if (rc)
  938. return rc;
  939. }
  940. }
  941. /* Initialize SATA map */
  942. if (port_flags & ATA_FLAG_SATA) {
  943. piix_init_sata_map(pdev, port_info,
  944. piix_map_db_table[ent->driver_data]);
  945. piix_init_pcs(pdev, port_info,
  946. piix_map_db_table[ent->driver_data]);
  947. }
  948. /* On ICH5, some BIOSen disable the interrupt using the
  949. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  950. * On ICH6, this bit has the same effect, but only when
  951. * MSI is disabled (and it is disabled, as we don't use
  952. * message-signalled interrupts currently).
  953. */
  954. if (port_flags & PIIX_FLAG_CHECKINTR)
  955. pci_intx(pdev, 1);
  956. if (piix_check_450nx_errata(pdev)) {
  957. /* This writes into the master table but it does not
  958. really matter for this errata as we will apply it to
  959. all the PIIX devices on the board */
  960. port_info[0].mwdma_mask = 0;
  961. port_info[0].udma_mask = 0;
  962. port_info[1].mwdma_mask = 0;
  963. port_info[1].udma_mask = 0;
  964. }
  965. return ata_pci_init_one(pdev, ppi);
  966. }
  967. static int __init piix_init(void)
  968. {
  969. int rc;
  970. DPRINTK("pci_register_driver\n");
  971. rc = pci_register_driver(&piix_pci_driver);
  972. if (rc)
  973. return rc;
  974. in_module_init = 0;
  975. DPRINTK("done\n");
  976. return 0;
  977. }
  978. static void __exit piix_exit(void)
  979. {
  980. pci_unregister_driver(&piix_pci_driver);
  981. }
  982. module_init(piix_init);
  983. module_exit(piix_exit);