mpparse.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. /* Have we found an MP table */
  31. int smp_found_config;
  32. unsigned int __initdata maxcpus = NR_CPUS;
  33. /*
  34. * Various Linux-internal data structures created from the
  35. * MP-table.
  36. */
  37. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  38. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  39. static int mp_current_pci_id = 0;
  40. /* I/O APIC entries */
  41. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  42. /* # of MP IRQ source entries */
  43. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  44. /* MP IRQ source entries */
  45. int mp_irq_entries;
  46. int nr_ioapics;
  47. unsigned long mp_lapic_addr = 0;
  48. /* Processor that is doing the boot up */
  49. unsigned int boot_cpu_id = -1U;
  50. /* Internal processor count */
  51. unsigned int num_processors __cpuinitdata = 0;
  52. unsigned disabled_cpus __cpuinitdata;
  53. /* Bitmask of physically existing CPUs */
  54. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  55. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  56. /*
  57. * Intel MP BIOS table parsing routines:
  58. */
  59. /*
  60. * Checksum an MP configuration block.
  61. */
  62. static int __init mpf_checksum(unsigned char *mp, int len)
  63. {
  64. int sum = 0;
  65. while (len--)
  66. sum += *mp++;
  67. return sum & 0xFF;
  68. }
  69. static void __cpuinit MP_processor_info (struct mpc_config_processor *m)
  70. {
  71. int cpu;
  72. cpumask_t tmp_map;
  73. char *bootup_cpu = "";
  74. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  75. disabled_cpus++;
  76. return;
  77. }
  78. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  79. bootup_cpu = " (Bootup-CPU)";
  80. boot_cpu_id = m->mpc_apicid;
  81. }
  82. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  83. if (num_processors >= NR_CPUS) {
  84. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  85. " Processor ignored.\n", NR_CPUS);
  86. return;
  87. }
  88. num_processors++;
  89. cpus_complement(tmp_map, cpu_present_map);
  90. cpu = first_cpu(tmp_map);
  91. physid_set(m->mpc_apicid, phys_cpu_present_map);
  92. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  93. /*
  94. * bios_cpu_apicid is required to have processors listed
  95. * in same order as logical cpu numbers. Hence the first
  96. * entry is BSP, and so on.
  97. */
  98. cpu = 0;
  99. }
  100. bios_cpu_apicid[cpu] = m->mpc_apicid;
  101. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  102. cpu_set(cpu, cpu_possible_map);
  103. cpu_set(cpu, cpu_present_map);
  104. }
  105. static void __init MP_bus_info (struct mpc_config_bus *m)
  106. {
  107. char str[7];
  108. memcpy(str, m->mpc_bustype, 6);
  109. str[6] = 0;
  110. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  111. if (strncmp(str, "ISA", 3) == 0) {
  112. set_bit(m->mpc_busid, mp_bus_not_pci);
  113. } else if (strncmp(str, "PCI", 3) == 0) {
  114. clear_bit(m->mpc_busid, mp_bus_not_pci);
  115. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  116. mp_current_pci_id++;
  117. } else {
  118. printk(KERN_ERR "Unknown bustype %s\n", str);
  119. }
  120. }
  121. static int bad_ioapic(unsigned long address)
  122. {
  123. if (nr_ioapics >= MAX_IO_APICS) {
  124. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  125. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  126. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  127. }
  128. if (!address) {
  129. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  130. " found in table, skipping!\n");
  131. return 1;
  132. }
  133. return 0;
  134. }
  135. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  136. {
  137. if (!(m->mpc_flags & MPC_APIC_USABLE))
  138. return;
  139. printk("I/O APIC #%d at 0x%X.\n",
  140. m->mpc_apicid, m->mpc_apicaddr);
  141. if (bad_ioapic(m->mpc_apicaddr))
  142. return;
  143. mp_ioapics[nr_ioapics] = *m;
  144. nr_ioapics++;
  145. }
  146. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  147. {
  148. mp_irqs [mp_irq_entries] = *m;
  149. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  150. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  151. m->mpc_irqtype, m->mpc_irqflag & 3,
  152. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  153. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  154. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  155. panic("Max # of irq sources exceeded!!\n");
  156. }
  157. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  158. {
  159. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  160. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  161. m->mpc_irqtype, m->mpc_irqflag & 3,
  162. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  163. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  164. }
  165. /*
  166. * Read/parse the MPC
  167. */
  168. static int __init smp_read_mpc(struct mp_config_table *mpc)
  169. {
  170. char str[16];
  171. int count=sizeof(*mpc);
  172. unsigned char *mpt=((unsigned char *)mpc)+count;
  173. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  174. printk("MPTABLE: bad signature [%c%c%c%c]!\n",
  175. mpc->mpc_signature[0],
  176. mpc->mpc_signature[1],
  177. mpc->mpc_signature[2],
  178. mpc->mpc_signature[3]);
  179. return 0;
  180. }
  181. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  182. printk("MPTABLE: checksum error!\n");
  183. return 0;
  184. }
  185. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  186. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  187. mpc->mpc_spec);
  188. return 0;
  189. }
  190. if (!mpc->mpc_lapic) {
  191. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  192. return 0;
  193. }
  194. memcpy(str,mpc->mpc_oem,8);
  195. str[8] = 0;
  196. printk(KERN_INFO "MPTABLE: OEM ID: %s ",str);
  197. memcpy(str,mpc->mpc_productid,12);
  198. str[12] = 0;
  199. printk("MPTABLE: Product ID: %s ",str);
  200. printk("MPTABLE: APIC at: 0x%X\n",mpc->mpc_lapic);
  201. /* save the local APIC address, it might be non-default */
  202. if (!acpi_lapic)
  203. mp_lapic_addr = mpc->mpc_lapic;
  204. /*
  205. * Now process the configuration blocks.
  206. */
  207. while (count < mpc->mpc_length) {
  208. switch(*mpt) {
  209. case MP_PROCESSOR:
  210. {
  211. struct mpc_config_processor *m=
  212. (struct mpc_config_processor *)mpt;
  213. if (!acpi_lapic)
  214. MP_processor_info(m);
  215. mpt += sizeof(*m);
  216. count += sizeof(*m);
  217. break;
  218. }
  219. case MP_BUS:
  220. {
  221. struct mpc_config_bus *m=
  222. (struct mpc_config_bus *)mpt;
  223. MP_bus_info(m);
  224. mpt += sizeof(*m);
  225. count += sizeof(*m);
  226. break;
  227. }
  228. case MP_IOAPIC:
  229. {
  230. struct mpc_config_ioapic *m=
  231. (struct mpc_config_ioapic *)mpt;
  232. MP_ioapic_info(m);
  233. mpt += sizeof(*m);
  234. count += sizeof(*m);
  235. break;
  236. }
  237. case MP_INTSRC:
  238. {
  239. struct mpc_config_intsrc *m=
  240. (struct mpc_config_intsrc *)mpt;
  241. MP_intsrc_info(m);
  242. mpt += sizeof(*m);
  243. count += sizeof(*m);
  244. break;
  245. }
  246. case MP_LINTSRC:
  247. {
  248. struct mpc_config_lintsrc *m=
  249. (struct mpc_config_lintsrc *)mpt;
  250. MP_lintsrc_info(m);
  251. mpt += sizeof(*m);
  252. count += sizeof(*m);
  253. break;
  254. }
  255. }
  256. }
  257. setup_apic_routing();
  258. if (!num_processors)
  259. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  260. return num_processors;
  261. }
  262. static int __init ELCR_trigger(unsigned int irq)
  263. {
  264. unsigned int port;
  265. port = 0x4d0 + (irq >> 3);
  266. return (inb(port) >> (irq & 7)) & 1;
  267. }
  268. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  269. {
  270. struct mpc_config_intsrc intsrc;
  271. int i;
  272. int ELCR_fallback = 0;
  273. intsrc.mpc_type = MP_INTSRC;
  274. intsrc.mpc_irqflag = 0; /* conforming */
  275. intsrc.mpc_srcbus = 0;
  276. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  277. intsrc.mpc_irqtype = mp_INT;
  278. /*
  279. * If true, we have an ISA/PCI system with no IRQ entries
  280. * in the MP table. To prevent the PCI interrupts from being set up
  281. * incorrectly, we try to use the ELCR. The sanity check to see if
  282. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  283. * never be level sensitive, so we simply see if the ELCR agrees.
  284. * If it does, we assume it's valid.
  285. */
  286. if (mpc_default_type == 5) {
  287. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  288. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  289. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  290. else {
  291. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  292. ELCR_fallback = 1;
  293. }
  294. }
  295. for (i = 0; i < 16; i++) {
  296. switch (mpc_default_type) {
  297. case 2:
  298. if (i == 0 || i == 13)
  299. continue; /* IRQ0 & IRQ13 not connected */
  300. /* fall through */
  301. default:
  302. if (i == 2)
  303. continue; /* IRQ2 is never connected */
  304. }
  305. if (ELCR_fallback) {
  306. /*
  307. * If the ELCR indicates a level-sensitive interrupt, we
  308. * copy that information over to the MP table in the
  309. * irqflag field (level sensitive, active high polarity).
  310. */
  311. if (ELCR_trigger(i))
  312. intsrc.mpc_irqflag = 13;
  313. else
  314. intsrc.mpc_irqflag = 0;
  315. }
  316. intsrc.mpc_srcbusirq = i;
  317. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  318. MP_intsrc_info(&intsrc);
  319. }
  320. intsrc.mpc_irqtype = mp_ExtINT;
  321. intsrc.mpc_srcbusirq = 0;
  322. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  323. MP_intsrc_info(&intsrc);
  324. }
  325. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  326. {
  327. struct mpc_config_processor processor;
  328. struct mpc_config_bus bus;
  329. struct mpc_config_ioapic ioapic;
  330. struct mpc_config_lintsrc lintsrc;
  331. int linttypes[2] = { mp_ExtINT, mp_NMI };
  332. int i;
  333. /*
  334. * local APIC has default address
  335. */
  336. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  337. /*
  338. * 2 CPUs, numbered 0 & 1.
  339. */
  340. processor.mpc_type = MP_PROCESSOR;
  341. processor.mpc_apicver = 0;
  342. processor.mpc_cpuflag = CPU_ENABLED;
  343. processor.mpc_cpufeature = 0;
  344. processor.mpc_featureflag = 0;
  345. processor.mpc_reserved[0] = 0;
  346. processor.mpc_reserved[1] = 0;
  347. for (i = 0; i < 2; i++) {
  348. processor.mpc_apicid = i;
  349. MP_processor_info(&processor);
  350. }
  351. bus.mpc_type = MP_BUS;
  352. bus.mpc_busid = 0;
  353. switch (mpc_default_type) {
  354. default:
  355. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  356. mpc_default_type);
  357. /* fall through */
  358. case 1:
  359. case 5:
  360. memcpy(bus.mpc_bustype, "ISA ", 6);
  361. break;
  362. }
  363. MP_bus_info(&bus);
  364. if (mpc_default_type > 4) {
  365. bus.mpc_busid = 1;
  366. memcpy(bus.mpc_bustype, "PCI ", 6);
  367. MP_bus_info(&bus);
  368. }
  369. ioapic.mpc_type = MP_IOAPIC;
  370. ioapic.mpc_apicid = 2;
  371. ioapic.mpc_apicver = 0;
  372. ioapic.mpc_flags = MPC_APIC_USABLE;
  373. ioapic.mpc_apicaddr = 0xFEC00000;
  374. MP_ioapic_info(&ioapic);
  375. /*
  376. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  377. */
  378. construct_default_ioirq_mptable(mpc_default_type);
  379. lintsrc.mpc_type = MP_LINTSRC;
  380. lintsrc.mpc_irqflag = 0; /* conforming */
  381. lintsrc.mpc_srcbusid = 0;
  382. lintsrc.mpc_srcbusirq = 0;
  383. lintsrc.mpc_destapic = MP_APIC_ALL;
  384. for (i = 0; i < 2; i++) {
  385. lintsrc.mpc_irqtype = linttypes[i];
  386. lintsrc.mpc_destapiclint = i;
  387. MP_lintsrc_info(&lintsrc);
  388. }
  389. }
  390. static struct intel_mp_floating *mpf_found;
  391. /*
  392. * Scan the memory blocks for an SMP configuration block.
  393. */
  394. void __init get_smp_config (void)
  395. {
  396. struct intel_mp_floating *mpf = mpf_found;
  397. /*
  398. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  399. * processors, where MPS only supports physical.
  400. */
  401. if (acpi_lapic && acpi_ioapic) {
  402. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  403. return;
  404. }
  405. else if (acpi_lapic)
  406. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  407. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  408. /*
  409. * Now see if we need to read further.
  410. */
  411. if (mpf->mpf_feature1 != 0) {
  412. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  413. construct_default_ISA_mptable(mpf->mpf_feature1);
  414. } else if (mpf->mpf_physptr) {
  415. /*
  416. * Read the physical hardware table. Anything here will
  417. * override the defaults.
  418. */
  419. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  420. smp_found_config = 0;
  421. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  422. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  423. return;
  424. }
  425. /*
  426. * If there are no explicit MP IRQ entries, then we are
  427. * broken. We set up most of the low 16 IO-APIC pins to
  428. * ISA defaults and hope it will work.
  429. */
  430. if (!mp_irq_entries) {
  431. struct mpc_config_bus bus;
  432. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  433. bus.mpc_type = MP_BUS;
  434. bus.mpc_busid = 0;
  435. memcpy(bus.mpc_bustype, "ISA ", 6);
  436. MP_bus_info(&bus);
  437. construct_default_ioirq_mptable(0);
  438. }
  439. } else
  440. BUG();
  441. printk(KERN_INFO "Processors: %d\n", num_processors);
  442. /*
  443. * Only use the first configuration found.
  444. */
  445. }
  446. static int __init smp_scan_config (unsigned long base, unsigned long length)
  447. {
  448. extern void __bad_mpf_size(void);
  449. unsigned int *bp = phys_to_virt(base);
  450. struct intel_mp_floating *mpf;
  451. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  452. if (sizeof(*mpf) != 16)
  453. __bad_mpf_size();
  454. while (length > 0) {
  455. mpf = (struct intel_mp_floating *)bp;
  456. if ((*bp == SMP_MAGIC_IDENT) &&
  457. (mpf->mpf_length == 1) &&
  458. !mpf_checksum((unsigned char *)bp, 16) &&
  459. ((mpf->mpf_specification == 1)
  460. || (mpf->mpf_specification == 4)) ) {
  461. smp_found_config = 1;
  462. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  463. if (mpf->mpf_physptr)
  464. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  465. mpf_found = mpf;
  466. return 1;
  467. }
  468. bp += 4;
  469. length -= 16;
  470. }
  471. return 0;
  472. }
  473. void __init find_smp_config(void)
  474. {
  475. unsigned int address;
  476. /*
  477. * FIXME: Linux assumes you have 640K of base ram..
  478. * this continues the error...
  479. *
  480. * 1) Scan the bottom 1K for a signature
  481. * 2) Scan the top 1K of base RAM
  482. * 3) Scan the 64K of bios
  483. */
  484. if (smp_scan_config(0x0,0x400) ||
  485. smp_scan_config(639*0x400,0x400) ||
  486. smp_scan_config(0xF0000,0x10000))
  487. return;
  488. /*
  489. * If it is an SMP machine we should know now.
  490. *
  491. * there is a real-mode segmented pointer pointing to the
  492. * 4K EBDA area at 0x40E, calculate and scan it here.
  493. *
  494. * NOTE! There are Linux loaders that will corrupt the EBDA
  495. * area, and as such this kind of SMP config may be less
  496. * trustworthy, simply because the SMP table may have been
  497. * stomped on during early boot. These loaders are buggy and
  498. * should be fixed.
  499. */
  500. address = *(unsigned short *)phys_to_virt(0x40E);
  501. address <<= 4;
  502. if (smp_scan_config(address, 0x1000))
  503. return;
  504. /* If we have come this far, we did not find an MP table */
  505. printk(KERN_INFO "No mptable found.\n");
  506. }
  507. /* --------------------------------------------------------------------------
  508. ACPI-based MP Configuration
  509. -------------------------------------------------------------------------- */
  510. #ifdef CONFIG_ACPI
  511. void __init mp_register_lapic_address(u64 address)
  512. {
  513. mp_lapic_addr = (unsigned long) address;
  514. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  515. if (boot_cpu_id == -1U)
  516. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  517. }
  518. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  519. {
  520. struct mpc_config_processor processor;
  521. int boot_cpu = 0;
  522. if (id == boot_cpu_id)
  523. boot_cpu = 1;
  524. processor.mpc_type = MP_PROCESSOR;
  525. processor.mpc_apicid = id;
  526. processor.mpc_apicver = 0;
  527. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  528. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  529. processor.mpc_cpufeature = 0;
  530. processor.mpc_featureflag = 0;
  531. processor.mpc_reserved[0] = 0;
  532. processor.mpc_reserved[1] = 0;
  533. MP_processor_info(&processor);
  534. }
  535. #define MP_ISA_BUS 0
  536. #define MP_MAX_IOAPIC_PIN 127
  537. static struct mp_ioapic_routing {
  538. int apic_id;
  539. int gsi_start;
  540. int gsi_end;
  541. u32 pin_programmed[4];
  542. } mp_ioapic_routing[MAX_IO_APICS];
  543. static int mp_find_ioapic(int gsi)
  544. {
  545. int i = 0;
  546. /* Find the IOAPIC that manages this GSI. */
  547. for (i = 0; i < nr_ioapics; i++) {
  548. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  549. && (gsi <= mp_ioapic_routing[i].gsi_end))
  550. return i;
  551. }
  552. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  553. return -1;
  554. }
  555. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  556. {
  557. int idx = 0;
  558. if (bad_ioapic(address))
  559. return;
  560. idx = nr_ioapics++;
  561. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  562. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  563. mp_ioapics[idx].mpc_apicaddr = address;
  564. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  565. mp_ioapics[idx].mpc_apicid = id;
  566. mp_ioapics[idx].mpc_apicver = 0;
  567. /*
  568. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  569. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  570. */
  571. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  572. mp_ioapic_routing[idx].gsi_start = gsi_base;
  573. mp_ioapic_routing[idx].gsi_end = gsi_base +
  574. io_apic_get_redir_entries(idx);
  575. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  576. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  577. mp_ioapics[idx].mpc_apicaddr,
  578. mp_ioapic_routing[idx].gsi_start,
  579. mp_ioapic_routing[idx].gsi_end);
  580. }
  581. void __init
  582. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  583. {
  584. struct mpc_config_intsrc intsrc;
  585. int ioapic = -1;
  586. int pin = -1;
  587. /*
  588. * Convert 'gsi' to 'ioapic.pin'.
  589. */
  590. ioapic = mp_find_ioapic(gsi);
  591. if (ioapic < 0)
  592. return;
  593. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  594. /*
  595. * TBD: This check is for faulty timer entries, where the override
  596. * erroneously sets the trigger to level, resulting in a HUGE
  597. * increase of timer interrupts!
  598. */
  599. if ((bus_irq == 0) && (trigger == 3))
  600. trigger = 1;
  601. intsrc.mpc_type = MP_INTSRC;
  602. intsrc.mpc_irqtype = mp_INT;
  603. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  604. intsrc.mpc_srcbus = MP_ISA_BUS;
  605. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  606. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  607. intsrc.mpc_dstirq = pin; /* INTIN# */
  608. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  609. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  610. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  611. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  612. mp_irqs[mp_irq_entries] = intsrc;
  613. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  614. panic("Max # of irq sources exceeded!\n");
  615. }
  616. void __init mp_config_acpi_legacy_irqs(void)
  617. {
  618. struct mpc_config_intsrc intsrc;
  619. int i = 0;
  620. int ioapic = -1;
  621. /*
  622. * Fabricate the legacy ISA bus (bus #31).
  623. */
  624. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  625. /*
  626. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  627. */
  628. ioapic = mp_find_ioapic(0);
  629. if (ioapic < 0)
  630. return;
  631. intsrc.mpc_type = MP_INTSRC;
  632. intsrc.mpc_irqflag = 0; /* Conforming */
  633. intsrc.mpc_srcbus = MP_ISA_BUS;
  634. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  635. /*
  636. * Use the default configuration for the IRQs 0-15. Unless
  637. * overridden by (MADT) interrupt source override entries.
  638. */
  639. for (i = 0; i < 16; i++) {
  640. int idx;
  641. for (idx = 0; idx < mp_irq_entries; idx++) {
  642. struct mpc_config_intsrc *irq = mp_irqs + idx;
  643. /* Do we already have a mapping for this ISA IRQ? */
  644. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  645. break;
  646. /* Do we already have a mapping for this IOAPIC pin */
  647. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  648. (irq->mpc_dstirq == i))
  649. break;
  650. }
  651. if (idx != mp_irq_entries) {
  652. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  653. continue; /* IRQ already used */
  654. }
  655. intsrc.mpc_irqtype = mp_INT;
  656. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  657. intsrc.mpc_dstirq = i;
  658. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  659. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  660. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  661. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  662. intsrc.mpc_dstirq);
  663. mp_irqs[mp_irq_entries] = intsrc;
  664. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  665. panic("Max # of irq sources exceeded!\n");
  666. }
  667. }
  668. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  669. {
  670. int ioapic = -1;
  671. int ioapic_pin = 0;
  672. int idx, bit = 0;
  673. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  674. return gsi;
  675. /* Don't set up the ACPI SCI because it's already set up */
  676. if (acpi_gbl_FADT.sci_interrupt == gsi)
  677. return gsi;
  678. ioapic = mp_find_ioapic(gsi);
  679. if (ioapic < 0) {
  680. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  681. return gsi;
  682. }
  683. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  684. /*
  685. * Avoid pin reprogramming. PRTs typically include entries
  686. * with redundant pin->gsi mappings (but unique PCI devices);
  687. * we only program the IOAPIC on the first.
  688. */
  689. bit = ioapic_pin % 32;
  690. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  691. if (idx > 3) {
  692. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  693. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  694. ioapic_pin);
  695. return gsi;
  696. }
  697. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  698. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  699. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  700. return gsi;
  701. }
  702. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  703. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  704. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  705. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  706. return gsi;
  707. }
  708. #endif /*CONFIG_ACPI*/