head.S 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
  2. *
  3. * arch/sh/kernel/head.S
  4. *
  5. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. *
  11. * Head.S contains the SH exception handlers and startup code.
  12. */
  13. #include <linux/linkage.h>
  14. #include <asm/thread_info.h>
  15. #ifdef CONFIG_CPU_SH4A
  16. #define SYNCO() synco
  17. #define PREFI(label, reg) \
  18. mov.l label, reg; \
  19. prefi @reg
  20. #else
  21. #define SYNCO()
  22. #define PREFI(label, reg)
  23. #endif
  24. .section .empty_zero_page, "aw"
  25. ENTRY(empty_zero_page)
  26. .long 1 /* MOUNT_ROOT_RDONLY */
  27. .long 0 /* RAMDISK_FLAGS */
  28. .long 0x0200 /* ORIG_ROOT_DEV */
  29. .long 1 /* LOADER_TYPE */
  30. .long 0x00360000 /* INITRD_START */
  31. .long 0x000a0000 /* INITRD_SIZE */
  32. .long 0
  33. 1:
  34. .skip PAGE_SIZE - empty_zero_page - 1b
  35. .text
  36. /*
  37. * Condition at the entry of _stext:
  38. *
  39. * BSC has already been initialized.
  40. * INTC may or may not be initialized.
  41. * VBR may or may not be initialized.
  42. * MMU may or may not be initialized.
  43. * Cache may or may not be initialized.
  44. * Hardware (including on-chip modules) may or may not be initialized.
  45. *
  46. */
  47. ENTRY(_stext)
  48. ! Initialize Status Register
  49. mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
  50. ldc r0, sr
  51. ! Initialize global interrupt mask
  52. mov #0, r0
  53. #ifdef CONFIG_CPU_HAS_SR_RB
  54. ldc r0, r6_bank
  55. #endif
  56. /*
  57. * Prefetch if possible to reduce cache miss penalty.
  58. *
  59. * We do this early on for SH-4A as a micro-optimization,
  60. * as later on we will have speculative execution enabled
  61. * and this will become less of an issue.
  62. */
  63. PREFI(5f, r0)
  64. PREFI(6f, r0)
  65. !
  66. mov.l 2f, r0
  67. mov r0, r15 ! Set initial r15 (stack pointer)
  68. mov #(THREAD_SIZE >> 10), r1
  69. shll8 r1 ! r1 = THREAD_SIZE
  70. shll2 r1
  71. sub r1, r0 !
  72. #ifdef CONFIG_CPU_HAS_SR_RB
  73. ldc r0, r7_bank ! ... and initial thread_info
  74. #endif
  75. ! Clear BSS area
  76. mov.l 3f, r1
  77. add #4, r1
  78. mov.l 4f, r2
  79. mov #0, r0
  80. 9: cmp/hs r2, r1
  81. bf/s 9b ! while (r1 < r2)
  82. mov.l r0,@-r2
  83. ! Additional CPU initialization
  84. mov.l 6f, r0
  85. jsr @r0
  86. nop
  87. SYNCO() ! Wait for pending instructions..
  88. ! Start kernel
  89. mov.l 5f, r0
  90. jmp @r0
  91. nop
  92. .balign 4
  93. #if defined(CONFIG_CPU_SH2)
  94. 1: .long 0x000000F0 ! IMASK=0xF
  95. #else
  96. 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
  97. #endif
  98. 2: .long init_thread_union+THREAD_SIZE
  99. 3: .long __bss_start
  100. 4: .long _end
  101. 5: .long start_kernel
  102. 6: .long sh_cpu_init