pci-sh7780.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Low-Level PCI Support for the SH7780
  3. *
  4. * Dustin McIntire (dustin@sensoria.com)
  5. * Derived from arch/i386/kernel/pci-*.c which bore the message:
  6. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  7. *
  8. * Ported to the new API by Paul Mundt <lethal@linux-sh.org>
  9. * With cleanup by Paul van Gool <pvangool@mimotech.com>
  10. *
  11. * May be copied or modified under the terms of the GNU General Public
  12. * License. See linux/COPYING for more information.
  13. *
  14. */
  15. #undef DEBUG
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/pci.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include "pci-sh4.h"
  23. #define INTC_BASE 0xffd00000
  24. #define INTC_ICR0 (INTC_BASE+0x0)
  25. #define INTC_ICR1 (INTC_BASE+0x1c)
  26. #define INTC_INTPRI (INTC_BASE+0x10)
  27. #define INTC_INTREQ (INTC_BASE+0x24)
  28. #define INTC_INTMSK0 (INTC_BASE+0x44)
  29. #define INTC_INTMSK1 (INTC_BASE+0x48)
  30. #define INTC_INTMSK2 (INTC_BASE+0x40080)
  31. #define INTC_INTMSKCLR0 (INTC_BASE+0x64)
  32. #define INTC_INTMSKCLR1 (INTC_BASE+0x68)
  33. #define INTC_INTMSKCLR2 (INTC_BASE+0x40084)
  34. #define INTC_INT2MSKR (INTC_BASE+0x40038)
  35. #define INTC_INT2MSKCR (INTC_BASE+0x4003c)
  36. /*
  37. * Initialization. Try all known PCI access methods. Note that we support
  38. * using both PCI BIOS and direct access: in such cases, we use I/O ports
  39. * to access config space.
  40. *
  41. * Note that the platform specific initialization (BSC registers, and memory
  42. * space mapping) will be called via the platform defined function
  43. * pcibios_init_platform().
  44. */
  45. static int __init sh7780_pci_init(void)
  46. {
  47. unsigned int id;
  48. int ret, match = 0;
  49. pr_debug("PCI: Starting intialization.\n");
  50. outl(0x00000001, SH7780_PCI_VCR2); /* Enable PCIC */
  51. /* check for SH7780/SH7780R hardware */
  52. id = pci_read_reg(SH7780_PCIVID);
  53. if ((id & 0xffff) == SH7780_VENDOR_ID) {
  54. switch ((id >> 16) & 0xffff) {
  55. case SH7780_DEVICE_ID:
  56. case SH7781_DEVICE_ID:
  57. case SH7785_DEVICE_ID:
  58. match = 1;
  59. break;
  60. }
  61. }
  62. if (unlikely(!match)) {
  63. printk(KERN_ERR "PCI: This is not an SH7780 (%x)\n", id);
  64. return -ENODEV;
  65. }
  66. /* Setup the INTC */
  67. if (mach_is_7780se()) {
  68. /* ICR0: IRL=use separately */
  69. ctrl_outl(0x00C00020, INTC_ICR0);
  70. /* ICR1: detect low level(for 2ndcut) */
  71. ctrl_outl(0xAAAA0000, INTC_ICR1);
  72. /* INTPRI: priority=3(all) */
  73. ctrl_outl(0x33333333, INTC_INTPRI);
  74. } else {
  75. /* INTC SH-4 Mode */
  76. ctrl_outl(0x00200000, INTC_ICR0);
  77. /* enable PCIINTA - PCIINTD */
  78. ctrl_outl(0x00078000, INTC_INT2MSKCR);
  79. /* disable IRL4-7 Interrupt */
  80. ctrl_outl(0x40000000, INTC_INTMSK1);
  81. /* disable IRL4-7 Interrupt */
  82. ctrl_outl(0x0000fffe, INTC_INTMSK2);
  83. /* enable IRL0-3 Interrupt */
  84. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  85. /* enable IRL0-3 Interrupt */
  86. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  87. }
  88. if ((ret = sh4_pci_check_direct()) != 0)
  89. return ret;
  90. return pcibios_init_platform();
  91. }
  92. core_initcall(sh7780_pci_init);
  93. int __init sh7780_pcic_init(struct sh4_pci_address_map *map)
  94. {
  95. u32 word;
  96. /*
  97. * This code is unused for some boards as it is done in the
  98. * bootloader and doing it here means the MAC addresses loaded
  99. * by the bootloader get lost.
  100. */
  101. if (!(map->flags & SH4_PCIC_NO_RESET)) {
  102. /* toggle PCI reset pin */
  103. word = SH4_PCICR_PREFIX | SH4_PCICR_PRST;
  104. pci_write_reg(word, SH4_PCICR);
  105. /* Wait for a long time... not 1 sec. but long enough */
  106. mdelay(100);
  107. word = SH4_PCICR_PREFIX;
  108. pci_write_reg(word, SH4_PCICR);
  109. }
  110. /* set the command/status bits to:
  111. * Wait Cycle Control + Parity Enable + Bus Master +
  112. * Mem space enable
  113. */
  114. pci_write_reg(0x00000046, SH7780_PCICMD);
  115. /* define this host as the host bridge */
  116. word = PCI_BASE_CLASS_BRIDGE << 24;
  117. pci_write_reg(word, SH7780_PCIRID);
  118. /* Set IO and Mem windows to local address
  119. * Make PCI and local address the same for easy 1 to 1 mapping
  120. * Window0 = map->window0.size @ non-cached area base = SDRAM
  121. * Window1 = map->window1.size @ cached area base = SDRAM
  122. */
  123. word = ((map->window0.size - 1) & 0x1ff00001) | 0x01;
  124. pci_write_reg(0x07f00001, SH4_PCILSR0);
  125. word = ((map->window1.size - 1) & 0x1ff00001) | 0x01;
  126. pci_write_reg(0x00000001, SH4_PCILSR1);
  127. /* Set the values on window 0 PCI config registers */
  128. word = P2SEGADDR(map->window0.base);
  129. pci_write_reg(0xa8000000, SH4_PCILAR0);
  130. pci_write_reg(0x08000000, SH7780_PCIMBAR0);
  131. /* Set the values on window 1 PCI config registers */
  132. word = P2SEGADDR(map->window1.base);
  133. pci_write_reg(0x00000000, SH4_PCILAR1);
  134. pci_write_reg(0x00000000, SH7780_PCIMBAR1);
  135. /* Map IO space into PCI IO window
  136. * The IO window is 64K-PCIBIOS_MIN_IO in size
  137. * IO addresses will be translated to the
  138. * PCI IO window base address
  139. */
  140. pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n",
  141. PCIBIOS_MIN_IO, (64 << 10),
  142. SH7780_PCI_IO_BASE + PCIBIOS_MIN_IO);
  143. /* NOTE: I'm ignoring the PCI error IRQs for now..
  144. * TODO: add support for the internal error interrupts and
  145. * DMA interrupts...
  146. */
  147. /* Apply any last-minute PCIC fixups */
  148. pci_fixup_pcic();
  149. /* SH7780 init done, set central function init complete */
  150. /* use round robin mode to stop a device starving/overruning */
  151. word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_FTO;
  152. pci_write_reg(word, SH4_PCICR);
  153. return 1;
  154. }