entry64.S 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  49. STACK_SIZE = 1 << STACK_SHIFT
  50. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  52. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  53. _TIF_MCCK_PENDING)
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. brasl %r14,trace_hardirqs_on
  58. .endm
  59. .macro TRACE_IRQS_OFF
  60. brasl %r14,trace_hardirqs_off
  61. .endm
  62. #else
  63. #define TRACE_IRQS_ON
  64. #define TRACE_IRQS_OFF
  65. #endif
  66. .macro STORE_TIMER lc_offset
  67. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  68. stpt \lc_offset
  69. #endif
  70. .endm
  71. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  72. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  73. lg %r10,\lc_from
  74. slg %r10,\lc_to
  75. alg %r10,\lc_sum
  76. stg %r10,\lc_sum
  77. .endm
  78. #endif
  79. /*
  80. * Register usage in interrupt handlers:
  81. * R9 - pointer to current task structure
  82. * R13 - pointer to literal pool
  83. * R14 - return register for function calls
  84. * R15 - kernel stack pointer
  85. */
  86. .macro SAVE_ALL_BASE savearea
  87. stmg %r12,%r15,\savearea
  88. larl %r13,system_call
  89. .endm
  90. .macro SAVE_ALL_SYNC psworg,savearea
  91. la %r12,\psworg
  92. tm \psworg+1,0x01 # test problem state bit
  93. jz 2f # skip stack setup save
  94. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  95. #ifdef CONFIG_CHECK_STACK
  96. j 3f
  97. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  98. jz stack_overflow
  99. 3:
  100. #endif
  101. 2:
  102. .endm
  103. .macro SAVE_ALL_ASYNC psworg,savearea
  104. la %r12,\psworg
  105. tm \psworg+1,0x01 # test problem state bit
  106. jnz 1f # from user -> load kernel stack
  107. clc \psworg+8(8),BASED(.Lcritical_end)
  108. jhe 0f
  109. clc \psworg+8(8),BASED(.Lcritical_start)
  110. jl 0f
  111. brasl %r14,cleanup_critical
  112. tm 1(%r12),0x01 # retest problem state after cleanup
  113. jnz 1f
  114. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  115. slgr %r14,%r15
  116. srag %r14,%r14,STACK_SHIFT
  117. jz 2f
  118. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  119. #ifdef CONFIG_CHECK_STACK
  120. j 3f
  121. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  122. jz stack_overflow
  123. 3:
  124. #endif
  125. 2:
  126. .endm
  127. .macro CREATE_STACK_FRAME psworg,savearea
  128. aghi %r15,-SP_SIZE # make room for registers & psw
  129. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  130. la %r12,\psworg
  131. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  132. icm %r12,12,__LC_SVC_ILC
  133. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  134. st %r12,SP_ILC(%r15)
  135. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  136. la %r12,0
  137. stg %r12,__SF_BACKCHAIN(%r15)
  138. .endm
  139. .macro RESTORE_ALL psworg,sync
  140. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  141. .if !\sync
  142. ni \psworg+1,0xfd # clear wait state bit
  143. .endif
  144. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  145. STORE_TIMER __LC_EXIT_TIMER
  146. lpswe \psworg # back to caller
  147. .endm
  148. /*
  149. * Scheduler resume function, called by switch_to
  150. * gpr2 = (task_struct *) prev
  151. * gpr3 = (task_struct *) next
  152. * Returns:
  153. * gpr2 = prev
  154. */
  155. .globl __switch_to
  156. __switch_to:
  157. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  158. jz __switch_to_noper # if not we're fine
  159. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  160. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  161. je __switch_to_noper # we got away without bashing TLB's
  162. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  163. __switch_to_noper:
  164. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  165. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  166. jz __switch_to_no_mcck
  167. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  168. lg %r4,__THREAD_info(%r3) # get thread_info of next
  169. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  170. __switch_to_no_mcck:
  171. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  172. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  173. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  174. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  175. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  176. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  177. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  178. stg %r3,__LC_THREAD_INFO
  179. aghi %r3,STACK_SIZE
  180. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  181. br %r14
  182. __critical_start:
  183. /*
  184. * SVC interrupt handler routine. System calls are synchronous events and
  185. * are executed with interrupts enabled.
  186. */
  187. .globl system_call
  188. system_call:
  189. STORE_TIMER __LC_SYNC_ENTER_TIMER
  190. sysc_saveall:
  191. SAVE_ALL_BASE __LC_SAVE_AREA
  192. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  193. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  194. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  195. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  196. sysc_vtime:
  197. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  198. jz sysc_do_svc
  199. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  200. sysc_stime:
  201. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  202. sysc_update:
  203. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  204. #endif
  205. sysc_do_svc:
  206. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  207. slag %r7,%r7,2 # *4 and test for svc 0
  208. jnz sysc_nr_ok
  209. # svc 0: system call number in %r1
  210. cl %r1,BASED(.Lnr_syscalls)
  211. jnl sysc_nr_ok
  212. lgfr %r7,%r1 # clear high word in r1
  213. slag %r7,%r7,2 # svc 0: system call number in %r1
  214. sysc_nr_ok:
  215. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  216. sysc_do_restart:
  217. larl %r10,sys_call_table
  218. #ifdef CONFIG_COMPAT
  219. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  220. jno sysc_noemu
  221. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  222. sysc_noemu:
  223. #endif
  224. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  225. lgf %r8,0(%r7,%r10) # load address of system call routine
  226. jnz sysc_tracesys
  227. basr %r14,%r8 # call sys_xxxx
  228. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  229. sysc_return:
  230. tm SP_PSW+1(%r15),0x01 # returning to user ?
  231. jno sysc_leave
  232. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  233. jnz sysc_work # there is work to do (signals etc.)
  234. sysc_leave:
  235. RESTORE_ALL __LC_RETURN_PSW,1
  236. #
  237. # recheck if there is more work to do
  238. #
  239. sysc_work_loop:
  240. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  241. jz sysc_leave # there is no work to do
  242. #
  243. # One of the work bits is on. Find out which one.
  244. #
  245. sysc_work:
  246. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  247. jo sysc_mcck_pending
  248. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  249. jo sysc_reschedule
  250. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  251. jnz sysc_sigpending
  252. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  253. jo sysc_restart
  254. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  255. jo sysc_singlestep
  256. j sysc_leave
  257. #
  258. # _TIF_NEED_RESCHED is set, call schedule
  259. #
  260. sysc_reschedule:
  261. larl %r14,sysc_work_loop
  262. jg schedule # return point is sysc_return
  263. #
  264. # _TIF_MCCK_PENDING is set, call handler
  265. #
  266. sysc_mcck_pending:
  267. larl %r14,sysc_work_loop
  268. jg s390_handle_mcck # TIF bit will be cleared by handler
  269. #
  270. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  271. #
  272. sysc_sigpending:
  273. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  274. la %r2,SP_PTREGS(%r15) # load pt_regs
  275. brasl %r14,do_signal # call do_signal
  276. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  277. jo sysc_restart
  278. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  279. jo sysc_singlestep
  280. j sysc_work_loop
  281. #
  282. # _TIF_RESTART_SVC is set, set up registers and restart svc
  283. #
  284. sysc_restart:
  285. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  286. lg %r7,SP_R2(%r15) # load new svc number
  287. slag %r7,%r7,2 # *4
  288. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  289. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  290. j sysc_do_restart # restart svc
  291. #
  292. # _TIF_SINGLE_STEP is set, call do_single_step
  293. #
  294. sysc_singlestep:
  295. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  296. lhi %r0,__LC_PGM_OLD_PSW
  297. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  298. la %r2,SP_PTREGS(%r15) # address of register-save area
  299. larl %r14,sysc_return # load adr. of system return
  300. jg do_single_step # branch to do_sigtrap
  301. #
  302. # call syscall_trace before and after system call
  303. # special linkage: %r12 contains the return address for trace_svc
  304. #
  305. sysc_tracesys:
  306. la %r2,SP_PTREGS(%r15) # load pt_regs
  307. la %r3,0
  308. srl %r7,2
  309. stg %r7,SP_R2(%r15)
  310. brasl %r14,syscall_trace
  311. lghi %r0,NR_syscalls
  312. clg %r0,SP_R2(%r15)
  313. jnh sysc_tracenogo
  314. lg %r7,SP_R2(%r15) # strace might have changed the
  315. sll %r7,2 # system call
  316. lgf %r8,0(%r7,%r10)
  317. sysc_tracego:
  318. lmg %r3,%r6,SP_R3(%r15)
  319. lg %r2,SP_ORIG_R2(%r15)
  320. basr %r14,%r8 # call sys_xxx
  321. stg %r2,SP_R2(%r15) # store return value
  322. sysc_tracenogo:
  323. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  324. jz sysc_return
  325. la %r2,SP_PTREGS(%r15) # load pt_regs
  326. la %r3,1
  327. larl %r14,sysc_return # return point is sysc_return
  328. jg syscall_trace
  329. #
  330. # a new process exits the kernel with ret_from_fork
  331. #
  332. .globl ret_from_fork
  333. ret_from_fork:
  334. lg %r13,__LC_SVC_NEW_PSW+8
  335. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  336. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  337. jo 0f
  338. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  339. 0: brasl %r14,schedule_tail
  340. TRACE_IRQS_ON
  341. stosm 24(%r15),0x03 # reenable interrupts
  342. j sysc_return
  343. #
  344. # kernel_execve function needs to deal with pt_regs that is not
  345. # at the usual place
  346. #
  347. .globl kernel_execve
  348. kernel_execve:
  349. stmg %r12,%r15,96(%r15)
  350. lgr %r14,%r15
  351. aghi %r15,-SP_SIZE
  352. stg %r14,__SF_BACKCHAIN(%r15)
  353. la %r12,SP_PTREGS(%r15)
  354. xc 0(__PT_SIZE,%r12),0(%r12)
  355. lgr %r5,%r12
  356. brasl %r14,do_execve
  357. ltgfr %r2,%r2
  358. je 0f
  359. aghi %r15,SP_SIZE
  360. lmg %r12,%r15,96(%r15)
  361. br %r14
  362. # execve succeeded.
  363. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  364. lg %r15,__LC_KERNEL_STACK # load ksp
  365. aghi %r15,-SP_SIZE # make room for registers & psw
  366. lg %r13,__LC_SVC_NEW_PSW+8
  367. lg %r9,__LC_THREAD_INFO
  368. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  369. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  370. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  371. brasl %r14,execve_tail
  372. j sysc_return
  373. /*
  374. * Program check handler routine
  375. */
  376. .globl pgm_check_handler
  377. pgm_check_handler:
  378. /*
  379. * First we need to check for a special case:
  380. * Single stepping an instruction that disables the PER event mask will
  381. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  382. * For a single stepped SVC the program check handler gets control after
  383. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  384. * then handle the PER event. Therefore we update the SVC old PSW to point
  385. * to the pgm_check_handler and branch to the SVC handler after we checked
  386. * if we have to load the kernel stack register.
  387. * For every other possible cause for PER event without the PER mask set
  388. * we just ignore the PER event (FIXME: is there anything we have to do
  389. * for LPSW?).
  390. */
  391. STORE_TIMER __LC_SYNC_ENTER_TIMER
  392. SAVE_ALL_BASE __LC_SAVE_AREA
  393. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  394. jnz pgm_per # got per exception -> special case
  395. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  396. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  397. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  398. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  399. jz pgm_no_vtime
  400. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  401. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  402. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  403. pgm_no_vtime:
  404. #endif
  405. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  406. lgf %r3,__LC_PGM_ILC # load program interruption code
  407. lghi %r8,0x7f
  408. ngr %r8,%r3
  409. pgm_do_call:
  410. sll %r8,3
  411. larl %r1,pgm_check_table
  412. lg %r1,0(%r8,%r1) # load address of handler routine
  413. la %r2,SP_PTREGS(%r15) # address of register-save area
  414. larl %r14,sysc_return
  415. br %r1 # branch to interrupt-handler
  416. #
  417. # handle per exception
  418. #
  419. pgm_per:
  420. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  421. jnz pgm_per_std # ok, normal per event from user space
  422. # ok its one of the special cases, now we need to find out which one
  423. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  424. je pgm_svcper
  425. # no interesting special case, ignore PER event
  426. lmg %r12,%r15,__LC_SAVE_AREA
  427. lpswe __LC_PGM_OLD_PSW
  428. #
  429. # Normal per exception
  430. #
  431. pgm_per_std:
  432. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  433. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  434. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  435. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  436. jz pgm_no_vtime2
  437. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  438. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  439. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  440. pgm_no_vtime2:
  441. #endif
  442. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  443. lg %r1,__TI_task(%r9)
  444. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  445. jz kernel_per
  446. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  447. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  448. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  449. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  450. lgf %r3,__LC_PGM_ILC # load program interruption code
  451. lghi %r8,0x7f
  452. ngr %r8,%r3 # clear per-event-bit and ilc
  453. je sysc_return
  454. j pgm_do_call
  455. #
  456. # it was a single stepped SVC that is causing all the trouble
  457. #
  458. pgm_svcper:
  459. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  460. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  461. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  462. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  463. jz pgm_no_vtime3
  464. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  465. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  466. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  467. pgm_no_vtime3:
  468. #endif
  469. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  470. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  471. lg %r1,__TI_task(%r9)
  472. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  473. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  474. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  475. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  476. TRACE_IRQS_ON
  477. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  478. j sysc_do_svc
  479. #
  480. # per was called from kernel, must be kprobes
  481. #
  482. kernel_per:
  483. lhi %r0,__LC_PGM_OLD_PSW
  484. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  485. la %r2,SP_PTREGS(%r15) # address of register-save area
  486. larl %r14,sysc_leave # load adr. of system ret, no work
  487. jg do_single_step # branch to do_single_step
  488. /*
  489. * IO interrupt handler routine
  490. */
  491. .globl io_int_handler
  492. io_int_handler:
  493. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  494. stck __LC_INT_CLOCK
  495. SAVE_ALL_BASE __LC_SAVE_AREA+32
  496. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  497. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  498. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  499. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  500. jz io_no_vtime
  501. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  502. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  503. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  504. io_no_vtime:
  505. #endif
  506. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  507. TRACE_IRQS_OFF
  508. la %r2,SP_PTREGS(%r15) # address of register-save area
  509. brasl %r14,do_IRQ # call standard irq handler
  510. TRACE_IRQS_ON
  511. io_return:
  512. tm SP_PSW+1(%r15),0x01 # returning to user ?
  513. #ifdef CONFIG_PREEMPT
  514. jno io_preempt # no -> check for preemptive scheduling
  515. #else
  516. jno io_leave # no-> skip resched & signal
  517. #endif
  518. tm __TI_flags+7(%r9),_TIF_WORK_INT
  519. jnz io_work # there is work to do (signals etc.)
  520. io_leave:
  521. RESTORE_ALL __LC_RETURN_PSW,0
  522. io_done:
  523. #ifdef CONFIG_PREEMPT
  524. io_preempt:
  525. icm %r0,15,__TI_precount(%r9)
  526. jnz io_leave
  527. # switch to kernel stack
  528. lg %r1,SP_R15(%r15)
  529. aghi %r1,-SP_SIZE
  530. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  531. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  532. lgr %r15,%r1
  533. io_resume_loop:
  534. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  535. jno io_leave
  536. larl %r1,.Lc_pactive
  537. mvc __TI_precount(4,%r9),0(%r1)
  538. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  539. brasl %r14,schedule # call schedule
  540. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  541. xc __TI_precount(4,%r9),__TI_precount(%r9)
  542. j io_resume_loop
  543. #endif
  544. #
  545. # switch to kernel stack, then check TIF bits
  546. #
  547. io_work:
  548. lg %r1,__LC_KERNEL_STACK
  549. aghi %r1,-SP_SIZE
  550. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  551. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  552. lgr %r15,%r1
  553. #
  554. # One of the work bits is on. Find out which one.
  555. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  556. # and _TIF_MCCK_PENDING
  557. #
  558. io_work_loop:
  559. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  560. jo io_mcck_pending
  561. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  562. jo io_reschedule
  563. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  564. jnz io_sigpending
  565. j io_leave
  566. #
  567. # _TIF_MCCK_PENDING is set, call handler
  568. #
  569. io_mcck_pending:
  570. larl %r14,io_work_loop
  571. jg s390_handle_mcck # TIF bit will be cleared by handler
  572. #
  573. # _TIF_NEED_RESCHED is set, call schedule
  574. #
  575. io_reschedule:
  576. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  577. brasl %r14,schedule # call scheduler
  578. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  579. tm __TI_flags+7(%r9),_TIF_WORK_INT
  580. jz io_leave # there is no work to do
  581. j io_work_loop
  582. #
  583. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  584. #
  585. io_sigpending:
  586. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  587. la %r2,SP_PTREGS(%r15) # load pt_regs
  588. brasl %r14,do_signal # call do_signal
  589. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  590. j io_work_loop
  591. /*
  592. * External interrupt handler routine
  593. */
  594. .globl ext_int_handler
  595. ext_int_handler:
  596. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  597. stck __LC_INT_CLOCK
  598. SAVE_ALL_BASE __LC_SAVE_AREA+32
  599. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  600. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  601. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  602. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  603. jz ext_no_vtime
  604. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  605. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  606. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  607. ext_no_vtime:
  608. #endif
  609. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  610. TRACE_IRQS_OFF
  611. la %r2,SP_PTREGS(%r15) # address of register-save area
  612. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  613. brasl %r14,do_extint
  614. TRACE_IRQS_ON
  615. j io_return
  616. __critical_end:
  617. /*
  618. * Machine check handler routines
  619. */
  620. .globl mcck_int_handler
  621. mcck_int_handler:
  622. la %r1,4095 # revalidate r1
  623. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  624. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  625. SAVE_ALL_BASE __LC_SAVE_AREA+64
  626. la %r12,__LC_MCK_OLD_PSW
  627. tm __LC_MCCK_CODE,0x80 # system damage?
  628. jo mcck_int_main # yes -> rest of mcck code invalid
  629. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  630. la %r14,4095
  631. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  632. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  633. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  634. jo 1f
  635. la %r14,__LC_SYNC_ENTER_TIMER
  636. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  637. jl 0f
  638. la %r14,__LC_ASYNC_ENTER_TIMER
  639. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  640. jl 0f
  641. la %r14,__LC_EXIT_TIMER
  642. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  643. jl 0f
  644. la %r14,__LC_LAST_UPDATE_TIMER
  645. 0: spt 0(%r14)
  646. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  647. 1:
  648. #endif
  649. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  650. jno mcck_int_main # no -> skip cleanup critical
  651. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  652. jnz mcck_int_main # from user -> load kernel stack
  653. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  654. jhe mcck_int_main
  655. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  656. jl mcck_int_main
  657. brasl %r14,cleanup_critical
  658. mcck_int_main:
  659. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  660. slgr %r14,%r15
  661. srag %r14,%r14,PAGE_SHIFT
  662. jz 0f
  663. lg %r15,__LC_PANIC_STACK # load panic stack
  664. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  665. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  666. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  667. jno mcck_no_vtime # no -> no timer update
  668. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  669. jz mcck_no_vtime
  670. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  671. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  672. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  673. mcck_no_vtime:
  674. #endif
  675. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  676. la %r2,SP_PTREGS(%r15) # load pt_regs
  677. brasl %r14,s390_do_machine_check
  678. tm SP_PSW+1(%r15),0x01 # returning to user ?
  679. jno mcck_return
  680. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  681. aghi %r1,-SP_SIZE
  682. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  683. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  684. lgr %r15,%r1
  685. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  686. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  687. jno mcck_return
  688. TRACE_IRQS_OFF
  689. brasl %r14,s390_handle_mcck
  690. TRACE_IRQS_ON
  691. mcck_return:
  692. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  693. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  694. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  695. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  696. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  697. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  698. jno 0f
  699. stpt __LC_EXIT_TIMER
  700. 0:
  701. #endif
  702. lpswe __LC_RETURN_MCCK_PSW # back to caller
  703. #ifdef CONFIG_SMP
  704. /*
  705. * Restart interruption handler, kick starter for additional CPUs
  706. */
  707. .globl restart_int_handler
  708. restart_int_handler:
  709. lg %r15,__LC_SAVE_AREA+120 # load ksp
  710. lghi %r10,__LC_CREGS_SAVE_AREA
  711. lctlg %c0,%c15,0(%r10) # get new ctl regs
  712. lghi %r10,__LC_AREGS_SAVE_AREA
  713. lam %a0,%a15,0(%r10)
  714. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  715. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  716. jg start_secondary
  717. #else
  718. /*
  719. * If we do not run with SMP enabled, let the new CPU crash ...
  720. */
  721. .globl restart_int_handler
  722. restart_int_handler:
  723. basr %r1,0
  724. restart_base:
  725. lpswe restart_crash-restart_base(%r1)
  726. .align 8
  727. restart_crash:
  728. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  729. restart_go:
  730. #endif
  731. #ifdef CONFIG_CHECK_STACK
  732. /*
  733. * The synchronous or the asynchronous stack overflowed. We are dead.
  734. * No need to properly save the registers, we are going to panic anyway.
  735. * Setup a pt_regs so that show_trace can provide a good call trace.
  736. */
  737. stack_overflow:
  738. lg %r15,__LC_PANIC_STACK # change to panic stack
  739. aghi %r15,-SP_SIZE
  740. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  741. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  742. la %r1,__LC_SAVE_AREA
  743. chi %r12,__LC_SVC_OLD_PSW
  744. je 0f
  745. chi %r12,__LC_PGM_OLD_PSW
  746. je 0f
  747. la %r1,__LC_SAVE_AREA+32
  748. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  749. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  750. la %r2,SP_PTREGS(%r15) # load pt_regs
  751. jg kernel_stack_overflow
  752. #endif
  753. cleanup_table_system_call:
  754. .quad system_call, sysc_do_svc
  755. cleanup_table_sysc_return:
  756. .quad sysc_return, sysc_leave
  757. cleanup_table_sysc_leave:
  758. .quad sysc_leave, sysc_work_loop
  759. cleanup_table_sysc_work_loop:
  760. .quad sysc_work_loop, sysc_reschedule
  761. cleanup_table_io_return:
  762. .quad io_return, io_leave
  763. cleanup_table_io_leave:
  764. .quad io_leave, io_done
  765. cleanup_table_io_work_loop:
  766. .quad io_work_loop, io_mcck_pending
  767. cleanup_critical:
  768. clc 8(8,%r12),BASED(cleanup_table_system_call)
  769. jl 0f
  770. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  771. jl cleanup_system_call
  772. 0:
  773. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  774. jl 0f
  775. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  776. jl cleanup_sysc_return
  777. 0:
  778. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  779. jl 0f
  780. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  781. jl cleanup_sysc_leave
  782. 0:
  783. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  784. jl 0f
  785. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  786. jl cleanup_sysc_return
  787. 0:
  788. clc 8(8,%r12),BASED(cleanup_table_io_return)
  789. jl 0f
  790. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  791. jl cleanup_io_return
  792. 0:
  793. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  794. jl 0f
  795. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  796. jl cleanup_io_leave
  797. 0:
  798. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  799. jl 0f
  800. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  801. jl cleanup_io_return
  802. 0:
  803. br %r14
  804. cleanup_system_call:
  805. mvc __LC_RETURN_PSW(16),0(%r12)
  806. cghi %r12,__LC_MCK_OLD_PSW
  807. je 0f
  808. la %r12,__LC_SAVE_AREA+32
  809. j 1f
  810. 0: la %r12,__LC_SAVE_AREA+64
  811. 1:
  812. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  813. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  814. jh 0f
  815. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  816. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  817. jhe cleanup_vtime
  818. #endif
  819. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  820. jh 0f
  821. mvc __LC_SAVE_AREA(32),0(%r12)
  822. 0: stg %r13,8(%r12)
  823. stg %r12,__LC_SAVE_AREA+96 # argh
  824. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  825. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  826. lg %r12,__LC_SAVE_AREA+96 # argh
  827. stg %r15,24(%r12)
  828. llgh %r7,__LC_SVC_INT_CODE
  829. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  830. cleanup_vtime:
  831. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  832. jhe cleanup_stime
  833. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  834. jz cleanup_novtime
  835. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  836. cleanup_stime:
  837. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  838. jh cleanup_update
  839. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  840. cleanup_update:
  841. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  842. cleanup_novtime:
  843. #endif
  844. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  845. la %r12,__LC_RETURN_PSW
  846. br %r14
  847. cleanup_system_call_insn:
  848. .quad sysc_saveall
  849. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  850. .quad system_call
  851. .quad sysc_vtime
  852. .quad sysc_stime
  853. .quad sysc_update
  854. #endif
  855. cleanup_sysc_return:
  856. mvc __LC_RETURN_PSW(8),0(%r12)
  857. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  858. la %r12,__LC_RETURN_PSW
  859. br %r14
  860. cleanup_sysc_leave:
  861. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  862. je 2f
  863. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  864. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  865. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  866. je 2f
  867. #endif
  868. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  869. cghi %r12,__LC_MCK_OLD_PSW
  870. jne 0f
  871. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  872. j 1f
  873. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  874. 1: lmg %r0,%r11,SP_R0(%r15)
  875. lg %r15,SP_R15(%r15)
  876. 2: la %r12,__LC_RETURN_PSW
  877. br %r14
  878. cleanup_sysc_leave_insn:
  879. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  880. .quad sysc_leave + 16
  881. #endif
  882. .quad sysc_leave + 12
  883. cleanup_io_return:
  884. mvc __LC_RETURN_PSW(8),0(%r12)
  885. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  886. la %r12,__LC_RETURN_PSW
  887. br %r14
  888. cleanup_io_leave:
  889. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  890. je 2f
  891. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  892. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  893. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  894. je 2f
  895. #endif
  896. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  897. cghi %r12,__LC_MCK_OLD_PSW
  898. jne 0f
  899. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  900. j 1f
  901. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  902. 1: lmg %r0,%r11,SP_R0(%r15)
  903. lg %r15,SP_R15(%r15)
  904. 2: la %r12,__LC_RETURN_PSW
  905. br %r14
  906. cleanup_io_leave_insn:
  907. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  908. .quad io_leave + 20
  909. #endif
  910. .quad io_leave + 16
  911. /*
  912. * Integer constants
  913. */
  914. .align 4
  915. .Lconst:
  916. .Lc_pactive: .long PREEMPT_ACTIVE
  917. .Lnr_syscalls: .long NR_syscalls
  918. .L0x0130: .short 0x130
  919. .L0x0140: .short 0x140
  920. .L0x0150: .short 0x150
  921. .L0x0160: .short 0x160
  922. .L0x0170: .short 0x170
  923. .Lcritical_start:
  924. .quad __critical_start
  925. .Lcritical_end:
  926. .quad __critical_end
  927. .section .rodata, "a"
  928. #define SYSCALL(esa,esame,emu) .long esame
  929. sys_call_table:
  930. #include "syscalls.S"
  931. #undef SYSCALL
  932. #ifdef CONFIG_COMPAT
  933. #define SYSCALL(esa,esame,emu) .long emu
  934. sys_call_table_emu:
  935. #include "syscalls.S"
  936. #undef SYSCALL
  937. #endif