entry.S 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  49. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  50. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING)
  52. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  53. STACK_SIZE = 1 << STACK_SHIFT
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. l %r1,BASED(.Ltrace_irq_on)
  58. basr %r14,%r1
  59. .endm
  60. .macro TRACE_IRQS_OFF
  61. l %r1,BASED(.Ltrace_irq_off)
  62. basr %r14,%r1
  63. .endm
  64. #else
  65. #define TRACE_IRQS_ON
  66. #define TRACE_IRQS_OFF
  67. #endif
  68. /*
  69. * Register usage in interrupt handlers:
  70. * R9 - pointer to current task structure
  71. * R13 - pointer to literal pool
  72. * R14 - return register for function calls
  73. * R15 - kernel stack pointer
  74. */
  75. .macro STORE_TIMER lc_offset
  76. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  77. stpt \lc_offset
  78. #endif
  79. .endm
  80. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  81. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  82. lm %r10,%r11,\lc_from
  83. sl %r10,\lc_to
  84. sl %r11,\lc_to+4
  85. bc 3,BASED(0f)
  86. sl %r10,BASED(.Lc_1)
  87. 0: al %r10,\lc_sum
  88. al %r11,\lc_sum+4
  89. bc 12,BASED(1f)
  90. al %r10,BASED(.Lc_1)
  91. 1: stm %r10,%r11,\lc_sum
  92. .endm
  93. #endif
  94. .macro SAVE_ALL_BASE savearea
  95. stm %r12,%r15,\savearea
  96. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  97. .endm
  98. .macro SAVE_ALL_SYNC psworg,savearea
  99. la %r12,\psworg
  100. tm \psworg+1,0x01 # test problem state bit
  101. bz BASED(2f) # skip stack setup save
  102. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  103. #ifdef CONFIG_CHECK_STACK
  104. b BASED(3f)
  105. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  106. bz BASED(stack_overflow)
  107. 3:
  108. #endif
  109. 2:
  110. .endm
  111. .macro SAVE_ALL_ASYNC psworg,savearea
  112. la %r12,\psworg
  113. tm \psworg+1,0x01 # test problem state bit
  114. bnz BASED(1f) # from user -> load async stack
  115. clc \psworg+4(4),BASED(.Lcritical_end)
  116. bhe BASED(0f)
  117. clc \psworg+4(4),BASED(.Lcritical_start)
  118. bl BASED(0f)
  119. l %r14,BASED(.Lcleanup_critical)
  120. basr %r14,%r14
  121. tm 1(%r12),0x01 # retest problem state after cleanup
  122. bnz BASED(1f)
  123. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  124. slr %r14,%r15
  125. sra %r14,STACK_SHIFT
  126. be BASED(2f)
  127. 1: l %r15,__LC_ASYNC_STACK
  128. #ifdef CONFIG_CHECK_STACK
  129. b BASED(3f)
  130. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  131. bz BASED(stack_overflow)
  132. 3:
  133. #endif
  134. 2:
  135. .endm
  136. .macro CREATE_STACK_FRAME psworg,savearea
  137. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  138. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  139. la %r12,\psworg
  140. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  141. icm %r12,12,__LC_SVC_ILC
  142. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  143. st %r12,SP_ILC(%r15)
  144. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  145. la %r12,0
  146. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  147. .endm
  148. .macro RESTORE_ALL psworg,sync
  149. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  150. .if !\sync
  151. ni \psworg+1,0xfd # clear wait state bit
  152. .endif
  153. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  154. STORE_TIMER __LC_EXIT_TIMER
  155. lpsw \psworg # back to caller
  156. .endm
  157. /*
  158. * Scheduler resume function, called by switch_to
  159. * gpr2 = (task_struct *) prev
  160. * gpr3 = (task_struct *) next
  161. * Returns:
  162. * gpr2 = prev
  163. */
  164. .globl __switch_to
  165. __switch_to:
  166. basr %r1,0
  167. __switch_to_base:
  168. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  169. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  170. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  171. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  172. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  173. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  174. __switch_to_noper:
  175. l %r4,__THREAD_info(%r2) # get thread_info of prev
  176. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  177. bz __switch_to_no_mcck-__switch_to_base(%r1)
  178. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  179. l %r4,__THREAD_info(%r3) # get thread_info of next
  180. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  181. __switch_to_no_mcck:
  182. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  183. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  184. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  185. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  186. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  187. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  188. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  189. st %r3,__LC_THREAD_INFO
  190. ahi %r3,STACK_SIZE
  191. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  192. br %r14
  193. __critical_start:
  194. /*
  195. * SVC interrupt handler routine. System calls are synchronous events and
  196. * are executed with interrupts enabled.
  197. */
  198. .globl system_call
  199. system_call:
  200. STORE_TIMER __LC_SYNC_ENTER_TIMER
  201. sysc_saveall:
  202. SAVE_ALL_BASE __LC_SAVE_AREA
  203. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  204. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  205. lh %r7,0x8a # get svc number from lowcore
  206. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  207. sysc_vtime:
  208. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  209. bz BASED(sysc_do_svc)
  210. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  211. sysc_stime:
  212. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  213. sysc_update:
  214. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  215. #endif
  216. sysc_do_svc:
  217. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  218. sla %r7,2 # *4 and test for svc 0
  219. bnz BASED(sysc_nr_ok) # svc number > 0
  220. # svc 0: system call number in %r1
  221. cl %r1,BASED(.Lnr_syscalls)
  222. bnl BASED(sysc_nr_ok)
  223. lr %r7,%r1 # copy svc number to %r7
  224. sla %r7,2 # *4
  225. sysc_nr_ok:
  226. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  227. sysc_do_restart:
  228. l %r8,BASED(.Lsysc_table)
  229. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  230. l %r8,0(%r7,%r8) # get system call addr.
  231. bnz BASED(sysc_tracesys)
  232. basr %r14,%r8 # call sys_xxxx
  233. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  234. sysc_return:
  235. tm SP_PSW+1(%r15),0x01 # returning to user ?
  236. bno BASED(sysc_leave)
  237. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  238. bnz BASED(sysc_work) # there is work to do (signals etc.)
  239. sysc_leave:
  240. RESTORE_ALL __LC_RETURN_PSW,1
  241. #
  242. # recheck if there is more work to do
  243. #
  244. sysc_work_loop:
  245. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  246. bz BASED(sysc_leave) # there is no work to do
  247. #
  248. # One of the work bits is on. Find out which one.
  249. #
  250. sysc_work:
  251. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  252. bo BASED(sysc_mcck_pending)
  253. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  254. bo BASED(sysc_reschedule)
  255. tm __TI_flags+3(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  256. bnz BASED(sysc_sigpending)
  257. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  258. bo BASED(sysc_restart)
  259. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  260. bo BASED(sysc_singlestep)
  261. b BASED(sysc_leave)
  262. #
  263. # _TIF_NEED_RESCHED is set, call schedule
  264. #
  265. sysc_reschedule:
  266. l %r1,BASED(.Lschedule)
  267. la %r14,BASED(sysc_work_loop)
  268. br %r1 # call scheduler
  269. #
  270. # _TIF_MCCK_PENDING is set, call handler
  271. #
  272. sysc_mcck_pending:
  273. l %r1,BASED(.Ls390_handle_mcck)
  274. la %r14,BASED(sysc_work_loop)
  275. br %r1 # TIF bit will be cleared by handler
  276. #
  277. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  278. #
  279. sysc_sigpending:
  280. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  281. la %r2,SP_PTREGS(%r15) # load pt_regs
  282. l %r1,BASED(.Ldo_signal)
  283. basr %r14,%r1 # call do_signal
  284. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  285. bo BASED(sysc_restart)
  286. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  287. bo BASED(sysc_singlestep)
  288. b BASED(sysc_work_loop)
  289. #
  290. # _TIF_RESTART_SVC is set, set up registers and restart svc
  291. #
  292. sysc_restart:
  293. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  294. l %r7,SP_R2(%r15) # load new svc number
  295. sla %r7,2
  296. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  297. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  298. b BASED(sysc_do_restart) # restart svc
  299. #
  300. # _TIF_SINGLE_STEP is set, call do_single_step
  301. #
  302. sysc_singlestep:
  303. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  304. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  305. la %r2,SP_PTREGS(%r15) # address of register-save area
  306. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  307. la %r14,BASED(sysc_return) # load adr. of system return
  308. br %r1 # branch to do_single_step
  309. #
  310. # call trace before and after sys_call
  311. #
  312. sysc_tracesys:
  313. l %r1,BASED(.Ltrace)
  314. la %r2,SP_PTREGS(%r15) # load pt_regs
  315. la %r3,0
  316. srl %r7,2
  317. st %r7,SP_R2(%r15)
  318. basr %r14,%r1
  319. clc SP_R2(4,%r15),BASED(.Lnr_syscalls)
  320. bnl BASED(sysc_tracenogo)
  321. l %r8,BASED(.Lsysc_table)
  322. l %r7,SP_R2(%r15) # strace might have changed the
  323. sll %r7,2 # system call
  324. l %r8,0(%r7,%r8)
  325. sysc_tracego:
  326. lm %r3,%r6,SP_R3(%r15)
  327. l %r2,SP_ORIG_R2(%r15)
  328. basr %r14,%r8 # call sys_xxx
  329. st %r2,SP_R2(%r15) # store return value
  330. sysc_tracenogo:
  331. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  332. bz BASED(sysc_return)
  333. l %r1,BASED(.Ltrace)
  334. la %r2,SP_PTREGS(%r15) # load pt_regs
  335. la %r3,1
  336. la %r14,BASED(sysc_return)
  337. br %r1
  338. #
  339. # a new process exits the kernel with ret_from_fork
  340. #
  341. .globl ret_from_fork
  342. ret_from_fork:
  343. l %r13,__LC_SVC_NEW_PSW+4
  344. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  345. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  346. bo BASED(0f)
  347. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  348. 0: l %r1,BASED(.Lschedtail)
  349. basr %r14,%r1
  350. TRACE_IRQS_ON
  351. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  352. b BASED(sysc_return)
  353. #
  354. # kernel_execve function needs to deal with pt_regs that is not
  355. # at the usual place
  356. #
  357. .globl kernel_execve
  358. kernel_execve:
  359. stm %r12,%r15,48(%r15)
  360. lr %r14,%r15
  361. l %r13,__LC_SVC_NEW_PSW+4
  362. s %r15,BASED(.Lc_spsize)
  363. st %r14,__SF_BACKCHAIN(%r15)
  364. la %r12,SP_PTREGS(%r15)
  365. xc 0(__PT_SIZE,%r12),0(%r12)
  366. l %r1,BASED(.Ldo_execve)
  367. lr %r5,%r12
  368. basr %r14,%r1
  369. ltr %r2,%r2
  370. be BASED(0f)
  371. a %r15,BASED(.Lc_spsize)
  372. lm %r12,%r15,48(%r15)
  373. br %r14
  374. # execve succeeded.
  375. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  376. l %r15,__LC_KERNEL_STACK # load ksp
  377. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  378. l %r9,__LC_THREAD_INFO
  379. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  380. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  381. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  382. l %r1,BASED(.Lexecve_tail)
  383. basr %r14,%r1
  384. b BASED(sysc_return)
  385. /*
  386. * Program check handler routine
  387. */
  388. .globl pgm_check_handler
  389. pgm_check_handler:
  390. /*
  391. * First we need to check for a special case:
  392. * Single stepping an instruction that disables the PER event mask will
  393. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  394. * For a single stepped SVC the program check handler gets control after
  395. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  396. * then handle the PER event. Therefore we update the SVC old PSW to point
  397. * to the pgm_check_handler and branch to the SVC handler after we checked
  398. * if we have to load the kernel stack register.
  399. * For every other possible cause for PER event without the PER mask set
  400. * we just ignore the PER event (FIXME: is there anything we have to do
  401. * for LPSW?).
  402. */
  403. STORE_TIMER __LC_SYNC_ENTER_TIMER
  404. SAVE_ALL_BASE __LC_SAVE_AREA
  405. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  406. bnz BASED(pgm_per) # got per exception -> special case
  407. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  408. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  409. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  410. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  411. bz BASED(pgm_no_vtime)
  412. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  413. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  414. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  415. pgm_no_vtime:
  416. #endif
  417. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  418. l %r3,__LC_PGM_ILC # load program interruption code
  419. la %r8,0x7f
  420. nr %r8,%r3
  421. pgm_do_call:
  422. l %r7,BASED(.Ljump_table)
  423. sll %r8,2
  424. l %r7,0(%r8,%r7) # load address of handler routine
  425. la %r2,SP_PTREGS(%r15) # address of register-save area
  426. la %r14,BASED(sysc_return)
  427. br %r7 # branch to interrupt-handler
  428. #
  429. # handle per exception
  430. #
  431. pgm_per:
  432. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  433. bnz BASED(pgm_per_std) # ok, normal per event from user space
  434. # ok its one of the special cases, now we need to find out which one
  435. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  436. be BASED(pgm_svcper)
  437. # no interesting special case, ignore PER event
  438. lm %r12,%r15,__LC_SAVE_AREA
  439. lpsw 0x28
  440. #
  441. # Normal per exception
  442. #
  443. pgm_per_std:
  444. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  445. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  446. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  447. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  448. bz BASED(pgm_no_vtime2)
  449. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  450. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  451. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  452. pgm_no_vtime2:
  453. #endif
  454. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  455. l %r1,__TI_task(%r9)
  456. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  457. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  458. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  459. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  460. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  461. bz BASED(kernel_per)
  462. l %r3,__LC_PGM_ILC # load program interruption code
  463. la %r8,0x7f
  464. nr %r8,%r3 # clear per-event-bit and ilc
  465. be BASED(sysc_return) # only per or per+check ?
  466. b BASED(pgm_do_call)
  467. #
  468. # it was a single stepped SVC that is causing all the trouble
  469. #
  470. pgm_svcper:
  471. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  472. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  473. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  474. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  475. bz BASED(pgm_no_vtime3)
  476. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  477. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  478. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  479. pgm_no_vtime3:
  480. #endif
  481. lh %r7,0x8a # get svc number from lowcore
  482. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  483. l %r1,__TI_task(%r9)
  484. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  485. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  486. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  487. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  488. TRACE_IRQS_ON
  489. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  490. b BASED(sysc_do_svc)
  491. #
  492. # per was called from kernel, must be kprobes
  493. #
  494. kernel_per:
  495. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  496. la %r2,SP_PTREGS(%r15) # address of register-save area
  497. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  498. la %r14,BASED(sysc_leave) # load adr. of system return
  499. br %r1 # branch to do_single_step
  500. /*
  501. * IO interrupt handler routine
  502. */
  503. .globl io_int_handler
  504. io_int_handler:
  505. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  506. stck __LC_INT_CLOCK
  507. SAVE_ALL_BASE __LC_SAVE_AREA+16
  508. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  509. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  510. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  511. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  512. bz BASED(io_no_vtime)
  513. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  514. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  515. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  516. io_no_vtime:
  517. #endif
  518. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  519. TRACE_IRQS_OFF
  520. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  521. la %r2,SP_PTREGS(%r15) # address of register-save area
  522. basr %r14,%r1 # branch to standard irq handler
  523. TRACE_IRQS_ON
  524. io_return:
  525. tm SP_PSW+1(%r15),0x01 # returning to user ?
  526. #ifdef CONFIG_PREEMPT
  527. bno BASED(io_preempt) # no -> check for preemptive scheduling
  528. #else
  529. bno BASED(io_leave) # no-> skip resched & signal
  530. #endif
  531. tm __TI_flags+3(%r9),_TIF_WORK_INT
  532. bnz BASED(io_work) # there is work to do (signals etc.)
  533. io_leave:
  534. RESTORE_ALL __LC_RETURN_PSW,0
  535. io_done:
  536. #ifdef CONFIG_PREEMPT
  537. io_preempt:
  538. icm %r0,15,__TI_precount(%r9)
  539. bnz BASED(io_leave)
  540. l %r1,SP_R15(%r15)
  541. s %r1,BASED(.Lc_spsize)
  542. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  543. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  544. lr %r15,%r1
  545. io_resume_loop:
  546. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  547. bno BASED(io_leave)
  548. mvc __TI_precount(4,%r9),BASED(.Lc_pactive)
  549. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  550. l %r1,BASED(.Lschedule)
  551. basr %r14,%r1 # call schedule
  552. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  553. xc __TI_precount(4,%r9),__TI_precount(%r9)
  554. b BASED(io_resume_loop)
  555. #endif
  556. #
  557. # switch to kernel stack, then check the TIF bits
  558. #
  559. io_work:
  560. l %r1,__LC_KERNEL_STACK
  561. s %r1,BASED(.Lc_spsize)
  562. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  563. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  564. lr %r15,%r1
  565. #
  566. # One of the work bits is on. Find out which one.
  567. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGMASK, _TIF_NEED_RESCHED
  568. # and _TIF_MCCK_PENDING
  569. #
  570. io_work_loop:
  571. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  572. bo BASED(io_mcck_pending)
  573. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  574. bo BASED(io_reschedule)
  575. tm __TI_flags+3(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  576. bnz BASED(io_sigpending)
  577. b BASED(io_leave)
  578. #
  579. # _TIF_MCCK_PENDING is set, call handler
  580. #
  581. io_mcck_pending:
  582. l %r1,BASED(.Ls390_handle_mcck)
  583. la %r14,BASED(io_work_loop)
  584. br %r1 # TIF bit will be cleared by handler
  585. #
  586. # _TIF_NEED_RESCHED is set, call schedule
  587. #
  588. io_reschedule:
  589. l %r1,BASED(.Lschedule)
  590. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  591. basr %r14,%r1 # call scheduler
  592. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  593. tm __TI_flags+3(%r9),_TIF_WORK_INT
  594. bz BASED(io_leave) # there is no work to do
  595. b BASED(io_work_loop)
  596. #
  597. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  598. #
  599. io_sigpending:
  600. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  601. la %r2,SP_PTREGS(%r15) # load pt_regs
  602. l %r1,BASED(.Ldo_signal)
  603. basr %r14,%r1 # call do_signal
  604. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  605. b BASED(io_work_loop)
  606. /*
  607. * External interrupt handler routine
  608. */
  609. .globl ext_int_handler
  610. ext_int_handler:
  611. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  612. stck __LC_INT_CLOCK
  613. SAVE_ALL_BASE __LC_SAVE_AREA+16
  614. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  615. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  616. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  617. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  618. bz BASED(ext_no_vtime)
  619. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  620. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  621. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  622. ext_no_vtime:
  623. #endif
  624. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  625. TRACE_IRQS_OFF
  626. la %r2,SP_PTREGS(%r15) # address of register-save area
  627. lh %r3,__LC_EXT_INT_CODE # get interruption code
  628. l %r1,BASED(.Ldo_extint)
  629. basr %r14,%r1
  630. TRACE_IRQS_ON
  631. b BASED(io_return)
  632. __critical_end:
  633. /*
  634. * Machine check handler routines
  635. */
  636. .globl mcck_int_handler
  637. mcck_int_handler:
  638. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  639. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  640. SAVE_ALL_BASE __LC_SAVE_AREA+32
  641. la %r12,__LC_MCK_OLD_PSW
  642. tm __LC_MCCK_CODE,0x80 # system damage?
  643. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  644. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  645. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  646. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  647. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  648. bo BASED(1f)
  649. la %r14,__LC_SYNC_ENTER_TIMER
  650. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  651. bl BASED(0f)
  652. la %r14,__LC_ASYNC_ENTER_TIMER
  653. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  654. bl BASED(0f)
  655. la %r14,__LC_EXIT_TIMER
  656. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  657. bl BASED(0f)
  658. la %r14,__LC_LAST_UPDATE_TIMER
  659. 0: spt 0(%r14)
  660. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  661. 1:
  662. #endif
  663. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  664. bno BASED(mcck_int_main) # no -> skip cleanup critical
  665. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  666. bnz BASED(mcck_int_main) # from user -> load async stack
  667. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  668. bhe BASED(mcck_int_main)
  669. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  670. bl BASED(mcck_int_main)
  671. l %r14,BASED(.Lcleanup_critical)
  672. basr %r14,%r14
  673. mcck_int_main:
  674. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  675. slr %r14,%r15
  676. sra %r14,PAGE_SHIFT
  677. be BASED(0f)
  678. l %r15,__LC_PANIC_STACK # load panic stack
  679. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  680. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  681. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  682. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  683. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  684. bz BASED(mcck_no_vtime)
  685. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  686. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  687. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  688. mcck_no_vtime:
  689. #endif
  690. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  691. la %r2,SP_PTREGS(%r15) # load pt_regs
  692. l %r1,BASED(.Ls390_mcck)
  693. basr %r14,%r1 # call machine check handler
  694. tm SP_PSW+1(%r15),0x01 # returning to user ?
  695. bno BASED(mcck_return)
  696. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  697. s %r1,BASED(.Lc_spsize)
  698. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  699. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  700. lr %r15,%r1
  701. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  702. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  703. bno BASED(mcck_return)
  704. TRACE_IRQS_OFF
  705. l %r1,BASED(.Ls390_handle_mcck)
  706. basr %r14,%r1 # call machine check handler
  707. TRACE_IRQS_ON
  708. mcck_return:
  709. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  710. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  711. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  712. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  713. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  714. bno BASED(0f)
  715. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  716. stpt __LC_EXIT_TIMER
  717. lpsw __LC_RETURN_MCCK_PSW # back to caller
  718. 0:
  719. #endif
  720. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  721. lpsw __LC_RETURN_MCCK_PSW # back to caller
  722. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  723. #ifdef CONFIG_SMP
  724. /*
  725. * Restart interruption handler, kick starter for additional CPUs
  726. */
  727. .globl restart_int_handler
  728. restart_int_handler:
  729. l %r15,__LC_SAVE_AREA+60 # load ksp
  730. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  731. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  732. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  733. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  734. basr %r14,0
  735. l %r14,restart_addr-.(%r14)
  736. br %r14 # branch to start_secondary
  737. restart_addr:
  738. .long start_secondary
  739. #else
  740. /*
  741. * If we do not run with SMP enabled, let the new CPU crash ...
  742. */
  743. .globl restart_int_handler
  744. restart_int_handler:
  745. basr %r1,0
  746. restart_base:
  747. lpsw restart_crash-restart_base(%r1)
  748. .align 8
  749. restart_crash:
  750. .long 0x000a0000,0x00000000
  751. restart_go:
  752. #endif
  753. #ifdef CONFIG_CHECK_STACK
  754. /*
  755. * The synchronous or the asynchronous stack overflowed. We are dead.
  756. * No need to properly save the registers, we are going to panic anyway.
  757. * Setup a pt_regs so that show_trace can provide a good call trace.
  758. */
  759. stack_overflow:
  760. l %r15,__LC_PANIC_STACK # change to panic stack
  761. sl %r15,BASED(.Lc_spsize)
  762. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  763. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  764. la %r1,__LC_SAVE_AREA
  765. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  766. be BASED(0f)
  767. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  768. be BASED(0f)
  769. la %r1,__LC_SAVE_AREA+16
  770. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  771. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  772. l %r1,BASED(1f) # branch to kernel_stack_overflow
  773. la %r2,SP_PTREGS(%r15) # load pt_regs
  774. br %r1
  775. 1: .long kernel_stack_overflow
  776. #endif
  777. cleanup_table_system_call:
  778. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  779. cleanup_table_sysc_return:
  780. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  781. cleanup_table_sysc_leave:
  782. .long sysc_leave + 0x80000000, sysc_work_loop + 0x80000000
  783. cleanup_table_sysc_work_loop:
  784. .long sysc_work_loop + 0x80000000, sysc_reschedule + 0x80000000
  785. cleanup_table_io_return:
  786. .long io_return + 0x80000000, io_leave + 0x80000000
  787. cleanup_table_io_leave:
  788. .long io_leave + 0x80000000, io_done + 0x80000000
  789. cleanup_table_io_work_loop:
  790. .long io_work_loop + 0x80000000, io_mcck_pending + 0x80000000
  791. cleanup_critical:
  792. clc 4(4,%r12),BASED(cleanup_table_system_call)
  793. bl BASED(0f)
  794. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  795. bl BASED(cleanup_system_call)
  796. 0:
  797. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  798. bl BASED(0f)
  799. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  800. bl BASED(cleanup_sysc_return)
  801. 0:
  802. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  803. bl BASED(0f)
  804. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  805. bl BASED(cleanup_sysc_leave)
  806. 0:
  807. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  808. bl BASED(0f)
  809. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  810. bl BASED(cleanup_sysc_return)
  811. 0:
  812. clc 4(4,%r12),BASED(cleanup_table_io_return)
  813. bl BASED(0f)
  814. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  815. bl BASED(cleanup_io_return)
  816. 0:
  817. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  818. bl BASED(0f)
  819. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  820. bl BASED(cleanup_io_leave)
  821. 0:
  822. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  823. bl BASED(0f)
  824. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  825. bl BASED(cleanup_io_return)
  826. 0:
  827. br %r14
  828. cleanup_system_call:
  829. mvc __LC_RETURN_PSW(8),0(%r12)
  830. c %r12,BASED(.Lmck_old_psw)
  831. be BASED(0f)
  832. la %r12,__LC_SAVE_AREA+16
  833. b BASED(1f)
  834. 0: la %r12,__LC_SAVE_AREA+32
  835. 1:
  836. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  837. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  838. bh BASED(0f)
  839. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  840. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  841. bhe BASED(cleanup_vtime)
  842. #endif
  843. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  844. bh BASED(0f)
  845. mvc __LC_SAVE_AREA(16),0(%r12)
  846. 0: st %r13,4(%r12)
  847. st %r12,__LC_SAVE_AREA+48 # argh
  848. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  849. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  850. l %r12,__LC_SAVE_AREA+48 # argh
  851. st %r15,12(%r12)
  852. lh %r7,0x8a
  853. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  854. cleanup_vtime:
  855. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  856. bhe BASED(cleanup_stime)
  857. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  858. bz BASED(cleanup_novtime)
  859. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  860. cleanup_stime:
  861. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  862. bh BASED(cleanup_update)
  863. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  864. cleanup_update:
  865. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  866. cleanup_novtime:
  867. #endif
  868. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  869. la %r12,__LC_RETURN_PSW
  870. br %r14
  871. cleanup_system_call_insn:
  872. .long sysc_saveall + 0x80000000
  873. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  874. .long system_call + 0x80000000
  875. .long sysc_vtime + 0x80000000
  876. .long sysc_stime + 0x80000000
  877. .long sysc_update + 0x80000000
  878. #endif
  879. cleanup_sysc_return:
  880. mvc __LC_RETURN_PSW(4),0(%r12)
  881. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  882. la %r12,__LC_RETURN_PSW
  883. br %r14
  884. cleanup_sysc_leave:
  885. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  886. be BASED(2f)
  887. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  888. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  889. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  890. be BASED(2f)
  891. #endif
  892. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  893. c %r12,BASED(.Lmck_old_psw)
  894. bne BASED(0f)
  895. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  896. b BASED(1f)
  897. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  898. 1: lm %r0,%r11,SP_R0(%r15)
  899. l %r15,SP_R15(%r15)
  900. 2: la %r12,__LC_RETURN_PSW
  901. br %r14
  902. cleanup_sysc_leave_insn:
  903. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  904. .long sysc_leave + 14 + 0x80000000
  905. #endif
  906. .long sysc_leave + 10 + 0x80000000
  907. cleanup_io_return:
  908. mvc __LC_RETURN_PSW(4),0(%r12)
  909. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  910. la %r12,__LC_RETURN_PSW
  911. br %r14
  912. cleanup_io_leave:
  913. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  914. be BASED(2f)
  915. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  916. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  917. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  918. be BASED(2f)
  919. #endif
  920. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  921. c %r12,BASED(.Lmck_old_psw)
  922. bne BASED(0f)
  923. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  924. b BASED(1f)
  925. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  926. 1: lm %r0,%r11,SP_R0(%r15)
  927. l %r15,SP_R15(%r15)
  928. 2: la %r12,__LC_RETURN_PSW
  929. br %r14
  930. cleanup_io_leave_insn:
  931. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  932. .long io_leave + 18 + 0x80000000
  933. #endif
  934. .long io_leave + 14 + 0x80000000
  935. /*
  936. * Integer constants
  937. */
  938. .align 4
  939. .Lc_spsize: .long SP_SIZE
  940. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  941. .Lc_pactive: .long PREEMPT_ACTIVE
  942. .Lnr_syscalls: .long NR_syscalls
  943. .L0x018: .short 0x018
  944. .L0x020: .short 0x020
  945. .L0x028: .short 0x028
  946. .L0x030: .short 0x030
  947. .L0x038: .short 0x038
  948. .Lc_1: .long 1
  949. /*
  950. * Symbol constants
  951. */
  952. .Ls390_mcck: .long s390_do_machine_check
  953. .Ls390_handle_mcck:
  954. .long s390_handle_mcck
  955. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  956. .Ldo_IRQ: .long do_IRQ
  957. .Ldo_extint: .long do_extint
  958. .Ldo_signal: .long do_signal
  959. .Lhandle_per: .long do_single_step
  960. .Ldo_execve: .long do_execve
  961. .Lexecve_tail: .long execve_tail
  962. .Ljump_table: .long pgm_check_table
  963. .Lschedule: .long schedule
  964. .Ltrace: .long syscall_trace
  965. .Lschedtail: .long schedule_tail
  966. .Lsysc_table: .long sys_call_table
  967. #ifdef CONFIG_TRACE_IRQFLAGS
  968. .Ltrace_irq_on: .long trace_hardirqs_on
  969. .Ltrace_irq_off:
  970. .long trace_hardirqs_off
  971. #endif
  972. .Lcritical_start:
  973. .long __critical_start + 0x80000000
  974. .Lcritical_end:
  975. .long __critical_end + 0x80000000
  976. .Lcleanup_critical:
  977. .long cleanup_critical
  978. .section .rodata, "a"
  979. #define SYSCALL(esa,esame,emu) .long esa
  980. sys_call_table:
  981. #include "syscalls.S"
  982. #undef SYSCALL