mpc866ads_setup.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. /*arch/ppc/platforms/mpc866ads_setup.c
  2. *
  3. * Platform setup for the Freescale mpc866ads board
  4. *
  5. * Vitaly Bordug <vbordug@ru.mvista.com>
  6. *
  7. * Copyright 2005-2006 MontaVista Software Inc.
  8. *
  9. * This file is licensed under the terms of the GNU General Public License
  10. * version 2. This program is licensed "as is" without any warranty of any
  11. * kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/param.h>
  16. #include <linux/string.h>
  17. #include <linux/ioport.h>
  18. #include <linux/device.h>
  19. #include <linux/fs_enet_pd.h>
  20. #include <linux/fs_uart_pd.h>
  21. #include <linux/mii.h>
  22. #include <linux/phy.h>
  23. #include <asm/delay.h>
  24. #include <asm/io.h>
  25. #include <asm/machdep.h>
  26. #include <asm/page.h>
  27. #include <asm/processor.h>
  28. #include <asm/system.h>
  29. #include <asm/time.h>
  30. #include <asm/ppcboot.h>
  31. #include <asm/8xx_immap.h>
  32. #include <asm/commproc.h>
  33. #include <asm/ppc_sys.h>
  34. #include <asm/mpc8xx.h>
  35. extern unsigned char __res[];
  36. static void setup_fec1_ioports(struct fs_platform_info*);
  37. static void setup_scc1_ioports(struct fs_platform_info*);
  38. static void setup_smc1_ioports(struct fs_uart_platform_info*);
  39. static void setup_smc2_ioports(struct fs_uart_platform_info*);
  40. static struct fs_mii_fec_platform_info mpc8xx_mdio_fec_pdata;
  41. static struct fs_mii_fec_platform_info mpc8xx_mdio_fec_pdata;
  42. static struct fs_platform_info mpc8xx_enet_pdata[] = {
  43. [fsid_fec1] = {
  44. .rx_ring = 128,
  45. .tx_ring = 16,
  46. .rx_copybreak = 240,
  47. .use_napi = 1,
  48. .napi_weight = 17,
  49. .init_ioports = setup_fec1_ioports,
  50. .bus_id = "0:0f",
  51. .has_phy = 1,
  52. },
  53. [fsid_scc1] = {
  54. .rx_ring = 64,
  55. .tx_ring = 8,
  56. .rx_copybreak = 240,
  57. .use_napi = 1,
  58. .napi_weight = 17,
  59. .init_ioports = setup_scc1_ioports,
  60. .bus_id = "fixed@100:1",
  61. },
  62. };
  63. static struct fs_uart_platform_info mpc866_uart_pdata[] = {
  64. [fsid_smc1_uart] = {
  65. .brg = 1,
  66. .fs_no = fsid_smc1_uart,
  67. .init_ioports = setup_smc1_ioports,
  68. .tx_num_fifo = 4,
  69. .tx_buf_size = 32,
  70. .rx_num_fifo = 4,
  71. .rx_buf_size = 32,
  72. },
  73. [fsid_smc2_uart] = {
  74. .brg = 2,
  75. .fs_no = fsid_smc2_uart,
  76. .init_ioports = setup_smc2_ioports,
  77. .tx_num_fifo = 4,
  78. .tx_buf_size = 32,
  79. .rx_num_fifo = 4,
  80. .rx_buf_size = 32,
  81. },
  82. };
  83. void __init board_init(void)
  84. {
  85. volatile cpm8xx_t *cp = cpmp;
  86. unsigned *bcsr_io;
  87. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  88. if (bcsr_io == NULL) {
  89. printk(KERN_CRIT "Could not remap BCSR1\n");
  90. return;
  91. }
  92. #ifdef CONFIG_SERIAL_CPM_SMC1
  93. cp->cp_simode &= ~(0xe0000000 >> 17); /* brg1 */
  94. clrbits32(bcsr_io,(0x80000000 >> 7));
  95. cp->cp_smc[0].smc_smcm |= (SMCM_RX | SMCM_TX);
  96. cp->cp_smc[0].smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  97. #else
  98. setbits32(bcsr_io,(0x80000000 >> 7));
  99. cp->cp_pbpar &= ~(0x000000c0);
  100. cp->cp_pbdir |= 0x000000c0;
  101. cp->cp_smc[0].smc_smcmr = 0;
  102. cp->cp_smc[0].smc_smce = 0;
  103. #endif
  104. #ifdef CONFIG_SERIAL_CPM_SMC2
  105. cp->cp_simode &= ~(0xe0000000 >> 1);
  106. cp->cp_simode |= (0x20000000 >> 1); /* brg2 */
  107. clrbits32(bcsr_io,(0x80000000 >> 13));
  108. cp->cp_smc[1].smc_smcm |= (SMCM_RX | SMCM_TX);
  109. cp->cp_smc[1].smc_smcmr &= ~(SMCMR_REN | SMCMR_TEN);
  110. #else
  111. clrbits32(bcsr_io,(0x80000000 >> 13));
  112. cp->cp_pbpar &= ~(0x00000c00);
  113. cp->cp_pbdir |= 0x00000c00;
  114. cp->cp_smc[1].smc_smcmr = 0;
  115. cp->cp_smc[1].smc_smce = 0;
  116. #endif
  117. iounmap(bcsr_io);
  118. }
  119. static void setup_fec1_ioports(struct fs_platform_info* pdata)
  120. {
  121. immap_t *immap = (immap_t *) IMAP_ADDR;
  122. setbits16(&immap->im_ioport.iop_pdpar, 0x1fff);
  123. setbits16(&immap->im_ioport.iop_pddir, 0x1fff);
  124. }
  125. static void setup_scc1_ioports(struct fs_platform_info* pdata)
  126. {
  127. immap_t *immap = (immap_t *) IMAP_ADDR;
  128. unsigned *bcsr_io;
  129. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  130. if (bcsr_io == NULL) {
  131. printk(KERN_CRIT "Could not remap BCSR1\n");
  132. return;
  133. }
  134. /* Enable the PHY.
  135. */
  136. clrbits32(bcsr_io,BCSR1_ETHEN);
  137. /* Configure port A pins for Txd and Rxd.
  138. */
  139. /* Disable receive and transmit in case EPPC-Bug started it.
  140. */
  141. setbits16(&immap->im_ioport.iop_papar, PA_ENET_RXD | PA_ENET_TXD);
  142. clrbits16(&immap->im_ioport.iop_padir, PA_ENET_RXD | PA_ENET_TXD);
  143. clrbits16(&immap->im_ioport.iop_paodr, PA_ENET_TXD);
  144. /* Configure port C pins to enable CLSN and RENA.
  145. */
  146. clrbits16(&immap->im_ioport.iop_pcpar, PC_ENET_CLSN | PC_ENET_RENA);
  147. clrbits16(&immap->im_ioport.iop_pcdir, PC_ENET_CLSN | PC_ENET_RENA);
  148. setbits16(&immap->im_ioport.iop_pcso, PC_ENET_CLSN | PC_ENET_RENA);
  149. /* Configure port A for TCLK and RCLK.
  150. */
  151. setbits16(&immap->im_ioport.iop_papar, PA_ENET_TCLK | PA_ENET_RCLK);
  152. clrbits16(&immap->im_ioport.iop_padir, PA_ENET_TCLK | PA_ENET_RCLK);
  153. clrbits32(&immap->im_cpm.cp_pbpar, PB_ENET_TENA);
  154. clrbits32(&immap->im_cpm.cp_pbdir, PB_ENET_TENA);
  155. /* Configure Serial Interface clock routing.
  156. * First, clear all SCC bits to zero, then set the ones we want.
  157. */
  158. clrbits32(&immap->im_cpm.cp_sicr, SICR_ENET_MASK);
  159. setbits32(&immap->im_cpm.cp_sicr, SICR_ENET_CLKRT);
  160. /* In the original SCC enet driver the following code is placed at
  161. the end of the initialization */
  162. setbits32(&immap->im_cpm.cp_pbpar, PB_ENET_TENA);
  163. setbits32(&immap->im_cpm.cp_pbdir, PB_ENET_TENA);
  164. }
  165. static void setup_smc1_ioports(struct fs_uart_platform_info* pdata)
  166. {
  167. immap_t *immap = (immap_t *) IMAP_ADDR;
  168. unsigned *bcsr_io;
  169. unsigned int iobits = 0x000000c0;
  170. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  171. if (bcsr_io == NULL) {
  172. printk(KERN_CRIT "Could not remap BCSR1\n");
  173. return;
  174. }
  175. clrbits32(bcsr_io,BCSR1_RS232EN_1);
  176. iounmap(bcsr_io);
  177. setbits32(&immap->im_cpm.cp_pbpar, iobits);
  178. clrbits32(&immap->im_cpm.cp_pbdir, iobits);
  179. clrbits16(&immap->im_cpm.cp_pbodr, iobits);
  180. }
  181. static void setup_smc2_ioports(struct fs_uart_platform_info* pdata)
  182. {
  183. immap_t *immap = (immap_t *) IMAP_ADDR;
  184. unsigned *bcsr_io;
  185. unsigned int iobits = 0x00000c00;
  186. bcsr_io = ioremap(BCSR1, sizeof(unsigned long));
  187. if (bcsr_io == NULL) {
  188. printk(KERN_CRIT "Could not remap BCSR1\n");
  189. return;
  190. }
  191. clrbits32(bcsr_io,BCSR1_RS232EN_2);
  192. iounmap(bcsr_io);
  193. #ifndef CONFIG_SERIAL_CPM_ALT_SMC2
  194. setbits32(&immap->im_cpm.cp_pbpar, iobits);
  195. clrbits32(&immap->im_cpm.cp_pbdir, iobits);
  196. clrbits16(&immap->im_cpm.cp_pbodr, iobits);
  197. #else
  198. setbits16(&immap->im_ioport.iop_papar, iobits);
  199. clrbits16(&immap->im_ioport.iop_padir, iobits);
  200. clrbits16(&immap->im_ioport.iop_paodr, iobits);
  201. #endif
  202. }
  203. static int ma_count = 0;
  204. static void mpc866ads_fixup_enet_pdata(struct platform_device *pdev, int fs_no)
  205. {
  206. struct fs_platform_info *fpi;
  207. volatile cpm8xx_t *cp;
  208. bd_t *bd = (bd_t *) __res;
  209. char *e;
  210. int i;
  211. /* Get pointer to Communication Processor */
  212. cp = cpmp;
  213. if(fs_no >= ARRAY_SIZE(mpc8xx_enet_pdata)) {
  214. printk(KERN_ERR"No network-suitable #%d device on bus", fs_no);
  215. return;
  216. }
  217. fpi = &mpc8xx_enet_pdata[fs_no];
  218. fpi->fs_no = fs_no;
  219. pdev->dev.platform_data = fpi;
  220. e = (unsigned char *)&bd->bi_enetaddr;
  221. for (i = 0; i < 6; i++)
  222. fpi->macaddr[i] = *e++;
  223. fpi->macaddr[5] += ma_count++;
  224. }
  225. static void mpc866ads_fixup_fec_enet_pdata(struct platform_device *pdev,
  226. int idx)
  227. {
  228. /* This is for FEC devices only */
  229. if (!pdev || !pdev->name || (!strstr(pdev->name, "fsl-cpm-fec")))
  230. return;
  231. mpc866ads_fixup_enet_pdata(pdev, fsid_fec1 + pdev->id - 1);
  232. }
  233. static void mpc866ads_fixup_scc_enet_pdata(struct platform_device *pdev,
  234. int idx)
  235. {
  236. /* This is for SCC devices only */
  237. if (!pdev || !pdev->name || (!strstr(pdev->name, "fsl-cpm-scc")))
  238. return;
  239. mpc866ads_fixup_enet_pdata(pdev, fsid_scc1 + pdev->id - 1);
  240. }
  241. static void __init mpc866ads_fixup_uart_pdata(struct platform_device *pdev,
  242. int idx)
  243. {
  244. bd_t *bd = (bd_t *) __res;
  245. struct fs_uart_platform_info *pinfo;
  246. int num = ARRAY_SIZE(mpc866_uart_pdata);
  247. int id = fs_uart_id_smc2fsid(idx);
  248. /* no need to alter anything if console */
  249. if ((id < num) && (!pdev->dev.platform_data)) {
  250. pinfo = &mpc866_uart_pdata[id];
  251. pinfo->uart_clk = bd->bi_intfreq;
  252. pdev->dev.platform_data = pinfo;
  253. }
  254. }
  255. static int mpc866ads_platform_notify(struct device *dev)
  256. {
  257. static const struct platform_notify_dev_map dev_map[] = {
  258. {
  259. .bus_id = "fsl-cpm-fec",
  260. .rtn = mpc866ads_fixup_fec_enet_pdata,
  261. },
  262. {
  263. .bus_id = "fsl-cpm-scc",
  264. .rtn = mpc866ads_fixup_scc_enet_pdata,
  265. },
  266. {
  267. .bus_id = "fsl-cpm-smc:uart",
  268. .rtn = mpc866ads_fixup_uart_pdata
  269. },
  270. {
  271. .bus_id = NULL
  272. }
  273. };
  274. platform_notify_map(dev_map,dev);
  275. return 0;
  276. }
  277. int __init mpc866ads_init(void)
  278. {
  279. bd_t *bd = (bd_t *) __res;
  280. struct fs_mii_fec_platform_info* fmpi;
  281. printk(KERN_NOTICE "mpc866ads: Init\n");
  282. platform_notify = mpc866ads_platform_notify;
  283. ppc_sys_device_initfunc();
  284. ppc_sys_device_disable_all();
  285. #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC1
  286. ppc_sys_device_enable(MPC8xx_CPM_SCC1);
  287. #endif
  288. ppc_sys_device_enable(MPC8xx_CPM_FEC1);
  289. ppc_sys_device_enable(MPC8xx_MDIO_FEC);
  290. fmpi = ppc_sys_platform_devices[MPC8xx_MDIO_FEC].dev.platform_data =
  291. &mpc8xx_mdio_fec_pdata;
  292. fmpi->mii_speed = ((((bd->bi_intfreq + 4999999) / 2500000) / 2) & 0x3F) << 1;
  293. /* No PHY interrupt line here */
  294. fmpi->irq[0xf] = PHY_POLL;
  295. /* Since either of the uarts could be used as console, they need to ready */
  296. #ifdef CONFIG_SERIAL_CPM_SMC1
  297. ppc_sys_device_enable(MPC8xx_CPM_SMC1);
  298. ppc_sys_device_setfunc(MPC8xx_CPM_SMC1, PPC_SYS_FUNC_UART);
  299. #endif
  300. #ifdef CONFIG_SERIAL_CPM_SMC2
  301. ppc_sys_device_enable(MPC8xx_CPM_SMC2);
  302. ppc_sys_device_setfunc(MPC8xx_CPM_SMC2, PPC_SYS_FUNC_UART);
  303. #endif
  304. ppc_sys_device_enable(MPC8xx_MDIO_FEC);
  305. fmpi = ppc_sys_platform_devices[MPC8xx_MDIO_FEC].dev.platform_data =
  306. &mpc8xx_mdio_fec_pdata;
  307. fmpi->mii_speed = ((((bd->bi_intfreq + 4999999) / 2500000) / 2) & 0x3F) << 1;
  308. /* No PHY interrupt line here */
  309. fmpi->irq[0xf] = PHY_POLL;
  310. return 0;
  311. }
  312. /*
  313. To prevent confusion, console selection is gross:
  314. by 0 assumed SMC1 and by 1 assumed SMC2
  315. */
  316. struct platform_device* early_uart_get_pdev(int index)
  317. {
  318. bd_t *bd = (bd_t *) __res;
  319. struct fs_uart_platform_info *pinfo;
  320. struct platform_device* pdev = NULL;
  321. if(index) { /*assume SMC2 here*/
  322. pdev = &ppc_sys_platform_devices[MPC8xx_CPM_SMC2];
  323. pinfo = &mpc866_uart_pdata[1];
  324. } else { /*over SMC1*/
  325. pdev = &ppc_sys_platform_devices[MPC8xx_CPM_SMC1];
  326. pinfo = &mpc866_uart_pdata[0];
  327. }
  328. pinfo->uart_clk = bd->bi_intfreq;
  329. pdev->dev.platform_data = pinfo;
  330. ppc_sys_fixup_mem_resource(pdev, IMAP_ADDR);
  331. return NULL;
  332. }
  333. arch_initcall(mpc866ads_init);