spider-pic.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * External Interrupt Controller on Spider South Bridge
  3. *
  4. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  5. *
  6. * Author: Arnd Bergmann <arndb@de.ibm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/ioport.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/prom.h>
  27. #include <asm/io.h>
  28. #include "interrupt.h"
  29. /* register layout taken from Spider spec, table 7.4-4 */
  30. enum {
  31. TIR_DEN = 0x004, /* Detection Enable Register */
  32. TIR_MSK = 0x084, /* Mask Level Register */
  33. TIR_EDC = 0x0c0, /* Edge Detection Clear Register */
  34. TIR_PNDA = 0x100, /* Pending Register A */
  35. TIR_PNDB = 0x104, /* Pending Register B */
  36. TIR_CS = 0x144, /* Current Status Register */
  37. TIR_LCSA = 0x150, /* Level Current Status Register A */
  38. TIR_LCSB = 0x154, /* Level Current Status Register B */
  39. TIR_LCSC = 0x158, /* Level Current Status Register C */
  40. TIR_LCSD = 0x15c, /* Level Current Status Register D */
  41. TIR_CFGA = 0x200, /* Setting Register A0 */
  42. TIR_CFGB = 0x204, /* Setting Register B0 */
  43. /* 0x208 ... 0x3ff Setting Register An/Bn */
  44. TIR_PPNDA = 0x400, /* Packet Pending Register A */
  45. TIR_PPNDB = 0x404, /* Packet Pending Register B */
  46. TIR_PIERA = 0x408, /* Packet Output Error Register A */
  47. TIR_PIERB = 0x40c, /* Packet Output Error Register B */
  48. TIR_PIEN = 0x444, /* Packet Output Enable Register */
  49. TIR_PIPND = 0x454, /* Packet Output Pending Register */
  50. TIRDID = 0x484, /* Spider Device ID Register */
  51. REISTIM = 0x500, /* Reissue Command Timeout Time Setting */
  52. REISTIMEN = 0x504, /* Reissue Command Timeout Setting */
  53. REISWAITEN = 0x508, /* Reissue Wait Control*/
  54. };
  55. #define SPIDER_CHIP_COUNT 4
  56. #define SPIDER_SRC_COUNT 64
  57. #define SPIDER_IRQ_INVALID 63
  58. struct spider_pic {
  59. struct irq_host *host;
  60. struct device_node *of_node;
  61. void __iomem *regs;
  62. unsigned int node_id;
  63. };
  64. static struct spider_pic spider_pics[SPIDER_CHIP_COUNT];
  65. static struct spider_pic *spider_virq_to_pic(unsigned int virq)
  66. {
  67. return irq_map[virq].host->host_data;
  68. }
  69. static void __iomem *spider_get_irq_config(struct spider_pic *pic,
  70. unsigned int src)
  71. {
  72. return pic->regs + TIR_CFGA + 8 * src;
  73. }
  74. static void spider_unmask_irq(unsigned int virq)
  75. {
  76. struct spider_pic *pic = spider_virq_to_pic(virq);
  77. void __iomem *cfg = spider_get_irq_config(pic, irq_map[virq].hwirq);
  78. out_be32(cfg, in_be32(cfg) | 0x30000000u);
  79. }
  80. static void spider_mask_irq(unsigned int virq)
  81. {
  82. struct spider_pic *pic = spider_virq_to_pic(virq);
  83. void __iomem *cfg = spider_get_irq_config(pic, irq_map[virq].hwirq);
  84. out_be32(cfg, in_be32(cfg) & ~0x30000000u);
  85. }
  86. static void spider_ack_irq(unsigned int virq)
  87. {
  88. struct spider_pic *pic = spider_virq_to_pic(virq);
  89. unsigned int src = irq_map[virq].hwirq;
  90. /* Reset edge detection logic if necessary
  91. */
  92. if (get_irq_desc(virq)->status & IRQ_LEVEL)
  93. return;
  94. /* Only interrupts 47 to 50 can be set to edge */
  95. if (src < 47 || src > 50)
  96. return;
  97. /* Perform the clear of the edge logic */
  98. out_be32(pic->regs + TIR_EDC, 0x100 | (src & 0xf));
  99. }
  100. static int spider_set_irq_type(unsigned int virq, unsigned int type)
  101. {
  102. unsigned int sense = type & IRQ_TYPE_SENSE_MASK;
  103. struct spider_pic *pic = spider_virq_to_pic(virq);
  104. unsigned int hw = irq_map[virq].hwirq;
  105. void __iomem *cfg = spider_get_irq_config(pic, hw);
  106. struct irq_desc *desc = get_irq_desc(virq);
  107. u32 old_mask;
  108. u32 ic;
  109. /* Note that only level high is supported for most interrupts */
  110. if (sense != IRQ_TYPE_NONE && sense != IRQ_TYPE_LEVEL_HIGH &&
  111. (hw < 47 || hw > 50))
  112. return -EINVAL;
  113. /* Decode sense type */
  114. switch(sense) {
  115. case IRQ_TYPE_EDGE_RISING:
  116. ic = 0x3;
  117. break;
  118. case IRQ_TYPE_EDGE_FALLING:
  119. ic = 0x2;
  120. break;
  121. case IRQ_TYPE_LEVEL_LOW:
  122. ic = 0x0;
  123. break;
  124. case IRQ_TYPE_LEVEL_HIGH:
  125. case IRQ_TYPE_NONE:
  126. ic = 0x1;
  127. break;
  128. default:
  129. return -EINVAL;
  130. }
  131. /* Update irq_desc */
  132. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  133. desc->status |= type & IRQ_TYPE_SENSE_MASK;
  134. if (type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
  135. desc->status |= IRQ_LEVEL;
  136. /* Configure the source. One gross hack that was there before and
  137. * that I've kept around is the priority to the BE which I set to
  138. * be the same as the interrupt source number. I don't know wether
  139. * that's supposed to make any kind of sense however, we'll have to
  140. * decide that, but for now, I'm not changing the behaviour.
  141. */
  142. old_mask = in_be32(cfg) & 0x30000000u;
  143. out_be32(cfg, old_mask | (ic << 24) | (0x7 << 16) |
  144. (pic->node_id << 4) | 0xe);
  145. out_be32(cfg + 4, (0x2 << 16) | (hw & 0xff));
  146. return 0;
  147. }
  148. static struct irq_chip spider_pic = {
  149. .typename = " SPIDER ",
  150. .unmask = spider_unmask_irq,
  151. .mask = spider_mask_irq,
  152. .ack = spider_ack_irq,
  153. .set_type = spider_set_irq_type,
  154. };
  155. static int spider_host_match(struct irq_host *h, struct device_node *node)
  156. {
  157. struct spider_pic *pic = h->host_data;
  158. return node == pic->of_node;
  159. }
  160. static int spider_host_map(struct irq_host *h, unsigned int virq,
  161. irq_hw_number_t hw)
  162. {
  163. set_irq_chip_and_handler(virq, &spider_pic, handle_level_irq);
  164. /* Set default irq type */
  165. set_irq_type(virq, IRQ_TYPE_NONE);
  166. return 0;
  167. }
  168. static int spider_host_xlate(struct irq_host *h, struct device_node *ct,
  169. u32 *intspec, unsigned int intsize,
  170. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  171. {
  172. /* Spider interrupts have 2 cells, first is the interrupt source,
  173. * second, well, I don't know for sure yet ... We mask the top bits
  174. * because old device-trees encode a node number in there
  175. */
  176. *out_hwirq = intspec[0] & 0x3f;
  177. *out_flags = IRQ_TYPE_LEVEL_HIGH;
  178. return 0;
  179. }
  180. static struct irq_host_ops spider_host_ops = {
  181. .match = spider_host_match,
  182. .map = spider_host_map,
  183. .xlate = spider_host_xlate,
  184. };
  185. static void spider_irq_cascade(unsigned int irq, struct irq_desc *desc)
  186. {
  187. struct spider_pic *pic = desc->handler_data;
  188. unsigned int cs, virq;
  189. cs = in_be32(pic->regs + TIR_CS) >> 24;
  190. if (cs == SPIDER_IRQ_INVALID)
  191. virq = NO_IRQ;
  192. else
  193. virq = irq_linear_revmap(pic->host, cs);
  194. if (virq != NO_IRQ)
  195. generic_handle_irq(virq);
  196. desc->chip->eoi(irq);
  197. }
  198. /* For hooking up the cascace we have a problem. Our device-tree is
  199. * crap and we don't know on which BE iic interrupt we are hooked on at
  200. * least not the "standard" way. We can reconstitute it based on two
  201. * informations though: which BE node we are connected to and wether
  202. * we are connected to IOIF0 or IOIF1. Right now, we really only care
  203. * about the IBM cell blade and we know that its firmware gives us an
  204. * interrupt-map property which is pretty strange.
  205. */
  206. static unsigned int __init spider_find_cascade_and_node(struct spider_pic *pic)
  207. {
  208. unsigned int virq;
  209. const u32 *imap, *tmp;
  210. int imaplen, intsize, unit;
  211. struct device_node *iic;
  212. /* First, we check wether we have a real "interrupts" in the device
  213. * tree in case the device-tree is ever fixed
  214. */
  215. struct of_irq oirq;
  216. if (of_irq_map_one(pic->of_node, 0, &oirq) == 0) {
  217. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  218. oirq.size);
  219. return virq;
  220. }
  221. /* Now do the horrible hacks */
  222. tmp = of_get_property(pic->of_node, "#interrupt-cells", NULL);
  223. if (tmp == NULL)
  224. return NO_IRQ;
  225. intsize = *tmp;
  226. imap = of_get_property(pic->of_node, "interrupt-map", &imaplen);
  227. if (imap == NULL || imaplen < (intsize + 1))
  228. return NO_IRQ;
  229. iic = of_find_node_by_phandle(imap[intsize]);
  230. if (iic == NULL)
  231. return NO_IRQ;
  232. imap += intsize + 1;
  233. tmp = of_get_property(iic, "#interrupt-cells", NULL);
  234. if (tmp == NULL)
  235. return NO_IRQ;
  236. intsize = *tmp;
  237. /* Assume unit is last entry of interrupt specifier */
  238. unit = imap[intsize - 1];
  239. /* Ok, we have a unit, now let's try to get the node */
  240. tmp = of_get_property(iic, "ibm,interrupt-server-ranges", NULL);
  241. if (tmp == NULL) {
  242. of_node_put(iic);
  243. return NO_IRQ;
  244. }
  245. /* ugly as hell but works for now */
  246. pic->node_id = (*tmp) >> 1;
  247. of_node_put(iic);
  248. /* Ok, now let's get cracking. You may ask me why I just didn't match
  249. * the iic host from the iic OF node, but that way I'm still compatible
  250. * with really really old old firmwares for which we don't have a node
  251. */
  252. /* Manufacture an IIC interrupt number of class 2 */
  253. virq = irq_create_mapping(NULL,
  254. (pic->node_id << IIC_IRQ_NODE_SHIFT) |
  255. (2 << IIC_IRQ_CLASS_SHIFT) |
  256. unit);
  257. if (virq == NO_IRQ)
  258. printk(KERN_ERR "spider_pic: failed to map cascade !");
  259. return virq;
  260. }
  261. static void __init spider_init_one(struct device_node *of_node, int chip,
  262. unsigned long addr)
  263. {
  264. struct spider_pic *pic = &spider_pics[chip];
  265. int i, virq;
  266. /* Map registers */
  267. pic->regs = ioremap(addr, 0x1000);
  268. if (pic->regs == NULL)
  269. panic("spider_pic: can't map registers !");
  270. /* Allocate a host */
  271. pic->host = irq_alloc_host(IRQ_HOST_MAP_LINEAR, SPIDER_SRC_COUNT,
  272. &spider_host_ops, SPIDER_IRQ_INVALID);
  273. if (pic->host == NULL)
  274. panic("spider_pic: can't allocate irq host !");
  275. pic->host->host_data = pic;
  276. /* Fill out other bits */
  277. pic->of_node = of_node_get(of_node);
  278. /* Go through all sources and disable them */
  279. for (i = 0; i < SPIDER_SRC_COUNT; i++) {
  280. void __iomem *cfg = pic->regs + TIR_CFGA + 8 * i;
  281. out_be32(cfg, in_be32(cfg) & ~0x30000000u);
  282. }
  283. /* do not mask any interrupts because of level */
  284. out_be32(pic->regs + TIR_MSK, 0x0);
  285. /* enable interrupt packets to be output */
  286. out_be32(pic->regs + TIR_PIEN, in_be32(pic->regs + TIR_PIEN) | 0x1);
  287. /* Hook up the cascade interrupt to the iic and nodeid */
  288. virq = spider_find_cascade_and_node(pic);
  289. if (virq == NO_IRQ)
  290. return;
  291. set_irq_data(virq, pic);
  292. set_irq_chained_handler(virq, spider_irq_cascade);
  293. printk(KERN_INFO "spider_pic: node %d, addr: 0x%lx %s\n",
  294. pic->node_id, addr, of_node->full_name);
  295. /* Enable the interrupt detection enable bit. Do this last! */
  296. out_be32(pic->regs + TIR_DEN, in_be32(pic->regs + TIR_DEN) | 0x1);
  297. }
  298. void __init spider_init_IRQ(void)
  299. {
  300. struct resource r;
  301. struct device_node *dn;
  302. int chip = 0;
  303. /* XXX node numbers are totally bogus. We _hope_ we get the device
  304. * nodes in the right order here but that's definitely not guaranteed,
  305. * we need to get the node from the device tree instead.
  306. * There is currently no proper property for it (but our whole
  307. * device-tree is bogus anyway) so all we can do is pray or maybe test
  308. * the address and deduce the node-id
  309. */
  310. for (dn = NULL;
  311. (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
  312. if (of_device_is_compatible(dn, "CBEA,platform-spider-pic")) {
  313. if (of_address_to_resource(dn, 0, &r)) {
  314. printk(KERN_WARNING "spider-pic: Failed\n");
  315. continue;
  316. }
  317. } else if (of_device_is_compatible(dn, "sti,platform-spider-pic")
  318. && (chip < 2)) {
  319. static long hard_coded_pics[] =
  320. { 0x24000008000ul, 0x34000008000ul};
  321. r.start = hard_coded_pics[chip];
  322. } else
  323. continue;
  324. spider_init_one(dn, chip++, r.start);
  325. }
  326. }