mpc85xx_mds.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright (C) Freescale Semicondutor, Inc. 2006-2007. All rights reserved.
  3. *
  4. * Author: Andy Fleming <afleming@freescale.com>
  5. *
  6. * Based on 83xx/mpc8360e_pb.c by:
  7. * Li Yang <LeoLi@freescale.com>
  8. * Yin Olivia <Hong-hua.Yin@freescale.com>
  9. *
  10. * Description:
  11. * MPC85xx MDS board specific routines.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/reboot.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdev_t.h>
  25. #include <linux/major.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/initrd.h>
  30. #include <linux/module.h>
  31. #include <linux/fsl_devices.h>
  32. #include <asm/of_device.h>
  33. #include <asm/of_platform.h>
  34. #include <asm/system.h>
  35. #include <asm/atomic.h>
  36. #include <asm/time.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/bootinfo.h>
  40. #include <asm/pci-bridge.h>
  41. #include <asm/mpc85xx.h>
  42. #include <asm/irq.h>
  43. #include <mm/mmu_decl.h>
  44. #include <asm/prom.h>
  45. #include <asm/udbg.h>
  46. #include <sysdev/fsl_soc.h>
  47. #include <asm/qe.h>
  48. #include <asm/qe_ic.h>
  49. #include <asm/mpic.h>
  50. #include "mpc85xx.h"
  51. #undef DEBUG
  52. #ifdef DEBUG
  53. #define DBG(fmt...) udbg_printf(fmt)
  54. #else
  55. #define DBG(fmt...)
  56. #endif
  57. #ifndef CONFIG_PCI
  58. unsigned long isa_io_base = 0;
  59. unsigned long isa_mem_base = 0;
  60. #endif
  61. /* ************************************************************************
  62. *
  63. * Setup the architecture
  64. *
  65. */
  66. static void __init mpc85xx_mds_setup_arch(void)
  67. {
  68. struct device_node *np;
  69. static u8 *bcsr_regs = NULL;
  70. if (ppc_md.progress)
  71. ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
  72. np = of_find_node_by_type(NULL, "cpu");
  73. if (np != NULL) {
  74. const unsigned int *fp =
  75. of_get_property(np, "clock-frequency", NULL);
  76. if (fp != NULL)
  77. loops_per_jiffy = *fp / HZ;
  78. else
  79. loops_per_jiffy = 50000000 / HZ;
  80. of_node_put(np);
  81. }
  82. /* Map BCSR area */
  83. np = of_find_node_by_name(NULL, "bcsr");
  84. if (np != NULL) {
  85. struct resource res;
  86. of_address_to_resource(np, 0, &res);
  87. bcsr_regs = ioremap(res.start, res.end - res.start +1);
  88. of_node_put(np);
  89. }
  90. #ifdef CONFIG_PCI
  91. for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;) {
  92. add_bridge(np);
  93. }
  94. of_node_put(np);
  95. #endif
  96. #ifdef CONFIG_QUICC_ENGINE
  97. if ((np = of_find_node_by_name(NULL, "qe")) != NULL) {
  98. qe_reset();
  99. of_node_put(np);
  100. }
  101. if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
  102. struct device_node *ucc = NULL;
  103. par_io_init(np);
  104. of_node_put(np);
  105. for ( ;(ucc = of_find_node_by_name(ucc, "ucc")) != NULL;)
  106. par_io_of_config(ucc);
  107. of_node_put(ucc);
  108. }
  109. if (bcsr_regs) {
  110. u8 bcsr_phy;
  111. /* Reset the Ethernet PHY */
  112. bcsr_phy = in_be8(&bcsr_regs[9]);
  113. bcsr_phy &= ~0x20;
  114. out_be8(&bcsr_regs[9], bcsr_phy);
  115. udelay(1000);
  116. bcsr_phy = in_be8(&bcsr_regs[9]);
  117. bcsr_phy |= 0x20;
  118. out_be8(&bcsr_regs[9], bcsr_phy);
  119. iounmap(bcsr_regs);
  120. }
  121. #endif /* CONFIG_QUICC_ENGINE */
  122. }
  123. static struct of_device_id mpc85xx_ids[] = {
  124. { .type = "soc", },
  125. { .compatible = "soc", },
  126. { .type = "qe", },
  127. { .type = "mdio", },
  128. {},
  129. };
  130. static int __init mpc85xx_publish_devices(void)
  131. {
  132. if (!machine_is(mpc85xx_mds))
  133. return 0;
  134. /* Publish the QE devices */
  135. of_platform_bus_probe(NULL,mpc85xx_ids,NULL);
  136. return 0;
  137. }
  138. device_initcall(mpc85xx_publish_devices);
  139. static void __init mpc85xx_mds_pic_init(void)
  140. {
  141. struct mpic *mpic;
  142. struct resource r;
  143. struct device_node *np = NULL;
  144. np = of_find_node_by_type(NULL, "open-pic");
  145. if (!np)
  146. return;
  147. if (of_address_to_resource(np, 0, &r)) {
  148. printk(KERN_ERR "Failed to map mpic register space\n");
  149. of_node_put(np);
  150. return;
  151. }
  152. mpic = mpic_alloc(np, r.start,
  153. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
  154. 4, 0, " OpenPIC ");
  155. BUG_ON(mpic == NULL);
  156. of_node_put(np);
  157. /* Internal Interrupts */
  158. mpic_assign_isu(mpic, 0, r.start + 0x10200);
  159. mpic_assign_isu(mpic, 1, r.start + 0x10280);
  160. mpic_assign_isu(mpic, 2, r.start + 0x10300);
  161. mpic_assign_isu(mpic, 3, r.start + 0x10380);
  162. mpic_assign_isu(mpic, 4, r.start + 0x10400);
  163. mpic_assign_isu(mpic, 5, r.start + 0x10480);
  164. mpic_assign_isu(mpic, 6, r.start + 0x10500);
  165. mpic_assign_isu(mpic, 7, r.start + 0x10580);
  166. mpic_assign_isu(mpic, 8, r.start + 0x10600);
  167. mpic_assign_isu(mpic, 9, r.start + 0x10680);
  168. mpic_assign_isu(mpic, 10, r.start + 0x10700);
  169. mpic_assign_isu(mpic, 11, r.start + 0x10780);
  170. /* External Interrupts */
  171. mpic_assign_isu(mpic, 12, r.start + 0x10000);
  172. mpic_assign_isu(mpic, 13, r.start + 0x10080);
  173. mpic_assign_isu(mpic, 14, r.start + 0x10100);
  174. mpic_init(mpic);
  175. #ifdef CONFIG_QUICC_ENGINE
  176. np = of_find_node_by_type(NULL, "qeic");
  177. if (!np)
  178. return;
  179. qe_ic_init(np, 0);
  180. of_node_put(np);
  181. #endif /* CONFIG_QUICC_ENGINE */
  182. }
  183. static int __init mpc85xx_mds_probe(void)
  184. {
  185. unsigned long root = of_get_flat_dt_root();
  186. return of_flat_dt_is_compatible(root, "MPC85xxMDS");
  187. }
  188. define_machine(mpc85xx_mds) {
  189. .name = "MPC85xx MDS",
  190. .probe = mpc85xx_mds_probe,
  191. .setup_arch = mpc85xx_mds_setup_arch,
  192. .init_IRQ = mpc85xx_mds_pic_init,
  193. .get_irq = mpic_get_irq,
  194. .restart = mpc85xx_restart,
  195. .calibrate_decr = generic_calibrate_decr,
  196. .progress = udbg_progress,
  197. };