slb_low.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * Low-level SLB routines
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. *
  6. * Based on earlier C version:
  7. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  8. * Copyright (c) 2001 Dave Engebretsen
  9. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <asm/processor.h>
  17. #include <asm/ppc_asm.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/cputable.h>
  20. #include <asm/page.h>
  21. #include <asm/mmu.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/firmware.h>
  24. /* void slb_allocate_realmode(unsigned long ea);
  25. *
  26. * Create an SLB entry for the given EA (user or kernel).
  27. * r3 = faulting address, r13 = PACA
  28. * r9, r10, r11 are clobbered by this function
  29. * No other registers are examined or changed.
  30. */
  31. _GLOBAL(slb_allocate_realmode)
  32. /* r3 = faulting address */
  33. srdi r9,r3,60 /* get region */
  34. srdi r10,r3,28 /* get esid */
  35. cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
  36. /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
  37. blt cr7,0f /* user or kernel? */
  38. /* kernel address: proto-VSID = ESID */
  39. /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
  40. * this code will generate the protoVSID 0xfffffffff for the
  41. * top segment. That's ok, the scramble below will translate
  42. * it to VSID 0, which is reserved as a bad VSID - one which
  43. * will never have any pages in it. */
  44. /* Check if hitting the linear mapping of the vmalloc/ioremap
  45. * kernel space
  46. */
  47. bne cr7,1f
  48. /* Linear mapping encoding bits, the "li" instruction below will
  49. * be patched by the kernel at boot
  50. */
  51. _GLOBAL(slb_miss_kernel_load_linear)
  52. li r11,0
  53. b slb_finish_load
  54. 1: /* vmalloc/ioremap mapping encoding bits, the "li" instructions below
  55. * will be patched by the kernel at boot
  56. */
  57. BEGIN_FTR_SECTION
  58. /* check whether this is in vmalloc or ioremap space */
  59. clrldi r11,r10,48
  60. cmpldi r11,(VMALLOC_SIZE >> 28) - 1
  61. bgt 5f
  62. lhz r11,PACAVMALLOCSLLP(r13)
  63. b slb_finish_load
  64. 5:
  65. END_FTR_SECTION_IFCLR(CPU_FTR_CI_LARGE_PAGE)
  66. _GLOBAL(slb_miss_kernel_load_io)
  67. li r11,0
  68. b slb_finish_load
  69. 0: /* user address: proto-VSID = context << 15 | ESID. First check
  70. * if the address is within the boundaries of the user region
  71. */
  72. srdi. r9,r10,USER_ESID_BITS
  73. bne- 8f /* invalid ea bits set */
  74. /* when using slices, we extract the psize off the slice bitmaps
  75. * and then we need to get the sllp encoding off the mmu_psize_defs
  76. * array.
  77. *
  78. * XXX This is a bit inefficient especially for the normal case,
  79. * so we should try to implement a fast path for the standard page
  80. * size using the old sllp value so we avoid the array. We cannot
  81. * really do dynamic patching unfortunately as processes might flip
  82. * between 4k and 64k standard page size
  83. */
  84. #ifdef CONFIG_PPC_MM_SLICES
  85. cmpldi r10,16
  86. /* Get the slice index * 4 in r11 and matching slice size mask in r9 */
  87. ld r9,PACALOWSLICESPSIZE(r13)
  88. sldi r11,r10,2
  89. blt 5f
  90. ld r9,PACAHIGHSLICEPSIZE(r13)
  91. srdi r11,r10,(SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT - 2)
  92. andi. r11,r11,0x3c
  93. 5: /* Extract the psize and multiply to get an array offset */
  94. srd r9,r9,r11
  95. andi. r9,r9,0xf
  96. mulli r9,r9,MMUPSIZEDEFSIZE
  97. /* Now get to the array and obtain the sllp
  98. */
  99. ld r11,PACATOC(r13)
  100. ld r11,mmu_psize_defs@got(r11)
  101. add r11,r11,r9
  102. ld r11,MMUPSIZESLLP(r11)
  103. ori r11,r11,SLB_VSID_USER
  104. #else
  105. /* paca context sllp already contains the SLB_VSID_USER bits */
  106. lhz r11,PACACONTEXTSLLP(r13)
  107. #endif /* CONFIG_PPC_MM_SLICES */
  108. ld r9,PACACONTEXTID(r13)
  109. rldimi r10,r9,USER_ESID_BITS,0
  110. b slb_finish_load
  111. 8: /* invalid EA */
  112. li r10,0 /* BAD_VSID */
  113. li r11,SLB_VSID_USER /* flags don't much matter */
  114. b slb_finish_load
  115. #ifdef __DISABLED__
  116. /* void slb_allocate_user(unsigned long ea);
  117. *
  118. * Create an SLB entry for the given EA (user or kernel).
  119. * r3 = faulting address, r13 = PACA
  120. * r9, r10, r11 are clobbered by this function
  121. * No other registers are examined or changed.
  122. *
  123. * It is called with translation enabled in order to be able to walk the
  124. * page tables. This is not currently used.
  125. */
  126. _GLOBAL(slb_allocate_user)
  127. /* r3 = faulting address */
  128. srdi r10,r3,28 /* get esid */
  129. crset 4*cr7+lt /* set "user" flag for later */
  130. /* check if we fit in the range covered by the pagetables*/
  131. srdi. r9,r3,PGTABLE_EADDR_SIZE
  132. crnot 4*cr0+eq,4*cr0+eq
  133. beqlr
  134. /* now we need to get to the page tables in order to get the page
  135. * size encoding from the PMD. In the future, we'll be able to deal
  136. * with 1T segments too by getting the encoding from the PGD instead
  137. */
  138. ld r9,PACAPGDIR(r13)
  139. cmpldi cr0,r9,0
  140. beqlr
  141. rlwinm r11,r10,8,25,28
  142. ldx r9,r9,r11 /* get pgd_t */
  143. cmpldi cr0,r9,0
  144. beqlr
  145. rlwinm r11,r10,3,17,28
  146. ldx r9,r9,r11 /* get pmd_t */
  147. cmpldi cr0,r9,0
  148. beqlr
  149. /* build vsid flags */
  150. andi. r11,r9,SLB_VSID_LLP
  151. ori r11,r11,SLB_VSID_USER
  152. /* get context to calculate proto-VSID */
  153. ld r9,PACACONTEXTID(r13)
  154. rldimi r10,r9,USER_ESID_BITS,0
  155. /* fall through slb_finish_load */
  156. #endif /* __DISABLED__ */
  157. /*
  158. * Finish loading of an SLB entry and return
  159. *
  160. * r3 = EA, r10 = proto-VSID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
  161. */
  162. slb_finish_load:
  163. ASM_VSID_SCRAMBLE(r10,r9)
  164. rldimi r11,r10,SLB_VSID_SHIFT,16 /* combine VSID and flags */
  165. /* r3 = EA, r11 = VSID data */
  166. /*
  167. * Find a slot, round robin. Previously we tried to find a
  168. * free slot first but that took too long. Unfortunately we
  169. * dont have any LRU information to help us choose a slot.
  170. */
  171. #ifdef CONFIG_PPC_ISERIES
  172. BEGIN_FW_FTR_SECTION
  173. /*
  174. * On iSeries, the "bolted" stack segment can be cast out on
  175. * shared processor switch so we need to check for a miss on
  176. * it and restore it to the right slot.
  177. */
  178. ld r9,PACAKSAVE(r13)
  179. clrrdi r9,r9,28
  180. clrrdi r3,r3,28
  181. li r10,SLB_NUM_BOLTED-1 /* Stack goes in last bolted slot */
  182. cmpld r9,r3
  183. beq 3f
  184. END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES)
  185. #endif /* CONFIG_PPC_ISERIES */
  186. ld r10,PACASTABRR(r13)
  187. addi r10,r10,1
  188. /* use a cpu feature mask if we ever change our slb size */
  189. cmpldi r10,SLB_NUM_ENTRIES
  190. blt+ 4f
  191. li r10,SLB_NUM_BOLTED
  192. 4:
  193. std r10,PACASTABRR(r13)
  194. 3:
  195. rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
  196. oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
  197. /* r3 = ESID data, r11 = VSID data */
  198. /*
  199. * No need for an isync before or after this slbmte. The exception
  200. * we enter with and the rfid we exit with are context synchronizing.
  201. */
  202. slbmte r11,r10
  203. /* we're done for kernel addresses */
  204. crclr 4*cr0+eq /* set result to "success" */
  205. bgelr cr7
  206. /* Update the slb cache */
  207. lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
  208. cmpldi r3,SLB_CACHE_ENTRIES
  209. bge 1f
  210. /* still room in the slb cache */
  211. sldi r11,r3,1 /* r11 = offset * sizeof(u16) */
  212. rldicl r10,r10,36,28 /* get low 16 bits of the ESID */
  213. add r11,r11,r13 /* r11 = (u16 *)paca + offset */
  214. sth r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
  215. addi r3,r3,1 /* offset++ */
  216. b 2f
  217. 1: /* offset >= SLB_CACHE_ENTRIES */
  218. li r3,SLB_CACHE_ENTRIES+1
  219. 2:
  220. sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
  221. crclr 4*cr0+eq /* set result to "success" */
  222. blr