slb.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * PowerPC64 SLB support.
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. * Based on earlier code writteh by:
  6. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  7. * Copyright (c) 2001 Dave Engebretsen
  8. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #undef DEBUG
  17. #include <asm/pgtable.h>
  18. #include <asm/mmu.h>
  19. #include <asm/mmu_context.h>
  20. #include <asm/paca.h>
  21. #include <asm/cputable.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/smp.h>
  24. #include <asm/firmware.h>
  25. #include <linux/compiler.h>
  26. #ifdef DEBUG
  27. #define DBG(fmt...) udbg_printf(fmt)
  28. #else
  29. #define DBG(fmt...)
  30. #endif
  31. extern void slb_allocate_realmode(unsigned long ea);
  32. extern void slb_allocate_user(unsigned long ea);
  33. static void slb_allocate(unsigned long ea)
  34. {
  35. /* Currently, we do real mode for all SLBs including user, but
  36. * that will change if we bring back dynamic VSIDs
  37. */
  38. slb_allocate_realmode(ea);
  39. }
  40. static inline unsigned long mk_esid_data(unsigned long ea, unsigned long slot)
  41. {
  42. return (ea & ESID_MASK) | SLB_ESID_V | slot;
  43. }
  44. static inline unsigned long mk_vsid_data(unsigned long ea, unsigned long flags)
  45. {
  46. return (get_kernel_vsid(ea) << SLB_VSID_SHIFT) | flags;
  47. }
  48. static inline void slb_shadow_update(unsigned long esid, unsigned long vsid,
  49. unsigned long entry)
  50. {
  51. /*
  52. * Clear the ESID first so the entry is not valid while we are
  53. * updating it.
  54. */
  55. get_slb_shadow()->save_area[entry].esid = 0;
  56. barrier();
  57. get_slb_shadow()->save_area[entry].vsid = vsid;
  58. barrier();
  59. get_slb_shadow()->save_area[entry].esid = esid;
  60. }
  61. static inline void create_shadowed_slbe(unsigned long ea, unsigned long flags,
  62. unsigned long entry)
  63. {
  64. /*
  65. * Updating the shadow buffer before writing the SLB ensures
  66. * we don't get a stale entry here if we get preempted by PHYP
  67. * between these two statements.
  68. */
  69. slb_shadow_update(mk_esid_data(ea, entry), mk_vsid_data(ea, flags),
  70. entry);
  71. asm volatile("slbmte %0,%1" :
  72. : "r" (mk_vsid_data(ea, flags)),
  73. "r" (mk_esid_data(ea, entry))
  74. : "memory" );
  75. }
  76. void slb_flush_and_rebolt(void)
  77. {
  78. /* If you change this make sure you change SLB_NUM_BOLTED
  79. * appropriately too. */
  80. unsigned long linear_llp, vmalloc_llp, lflags, vflags;
  81. unsigned long ksp_esid_data;
  82. WARN_ON(!irqs_disabled());
  83. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  84. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  85. lflags = SLB_VSID_KERNEL | linear_llp;
  86. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  87. ksp_esid_data = mk_esid_data(get_paca()->kstack, 2);
  88. if ((ksp_esid_data & ESID_MASK) == PAGE_OFFSET)
  89. ksp_esid_data &= ~SLB_ESID_V;
  90. /* Only third entry (stack) may change here so only resave that */
  91. slb_shadow_update(ksp_esid_data,
  92. mk_vsid_data(ksp_esid_data, lflags), 2);
  93. /* We need to do this all in asm, so we're sure we don't touch
  94. * the stack between the slbia and rebolting it. */
  95. asm volatile("isync\n"
  96. "slbia\n"
  97. /* Slot 1 - first VMALLOC segment */
  98. "slbmte %0,%1\n"
  99. /* Slot 2 - kernel stack */
  100. "slbmte %2,%3\n"
  101. "isync"
  102. :: "r"(mk_vsid_data(VMALLOC_START, vflags)),
  103. "r"(mk_esid_data(VMALLOC_START, 1)),
  104. "r"(mk_vsid_data(ksp_esid_data, lflags)),
  105. "r"(ksp_esid_data)
  106. : "memory");
  107. }
  108. /* Flush all user entries from the segment table of the current processor. */
  109. void switch_slb(struct task_struct *tsk, struct mm_struct *mm)
  110. {
  111. unsigned long offset = get_paca()->slb_cache_ptr;
  112. unsigned long esid_data = 0;
  113. unsigned long pc = KSTK_EIP(tsk);
  114. unsigned long stack = KSTK_ESP(tsk);
  115. unsigned long unmapped_base;
  116. if (offset <= SLB_CACHE_ENTRIES) {
  117. int i;
  118. asm volatile("isync" : : : "memory");
  119. for (i = 0; i < offset; i++) {
  120. esid_data = ((unsigned long)get_paca()->slb_cache[i]
  121. << SID_SHIFT) | SLBIE_C;
  122. asm volatile("slbie %0" : : "r" (esid_data));
  123. }
  124. asm volatile("isync" : : : "memory");
  125. } else {
  126. slb_flush_and_rebolt();
  127. }
  128. /* Workaround POWER5 < DD2.1 issue */
  129. if (offset == 1 || offset > SLB_CACHE_ENTRIES)
  130. asm volatile("slbie %0" : : "r" (esid_data));
  131. get_paca()->slb_cache_ptr = 0;
  132. get_paca()->context = mm->context;
  133. /*
  134. * preload some userspace segments into the SLB.
  135. */
  136. if (test_tsk_thread_flag(tsk, TIF_32BIT))
  137. unmapped_base = TASK_UNMAPPED_BASE_USER32;
  138. else
  139. unmapped_base = TASK_UNMAPPED_BASE_USER64;
  140. if (is_kernel_addr(pc))
  141. return;
  142. slb_allocate(pc);
  143. if (GET_ESID(pc) == GET_ESID(stack))
  144. return;
  145. if (is_kernel_addr(stack))
  146. return;
  147. slb_allocate(stack);
  148. if ((GET_ESID(pc) == GET_ESID(unmapped_base))
  149. || (GET_ESID(stack) == GET_ESID(unmapped_base)))
  150. return;
  151. if (is_kernel_addr(unmapped_base))
  152. return;
  153. slb_allocate(unmapped_base);
  154. }
  155. static inline void patch_slb_encoding(unsigned int *insn_addr,
  156. unsigned int immed)
  157. {
  158. /* Assume the instruction had a "0" immediate value, just
  159. * "or" in the new value
  160. */
  161. *insn_addr |= immed;
  162. flush_icache_range((unsigned long)insn_addr, 4+
  163. (unsigned long)insn_addr);
  164. }
  165. void slb_initialize(void)
  166. {
  167. unsigned long linear_llp, vmalloc_llp, io_llp;
  168. unsigned long lflags, vflags;
  169. static int slb_encoding_inited;
  170. extern unsigned int *slb_miss_kernel_load_linear;
  171. extern unsigned int *slb_miss_kernel_load_io;
  172. /* Prepare our SLB miss handler based on our page size */
  173. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  174. io_llp = mmu_psize_defs[mmu_io_psize].sllp;
  175. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  176. get_paca()->vmalloc_sllp = SLB_VSID_KERNEL | vmalloc_llp;
  177. if (!slb_encoding_inited) {
  178. slb_encoding_inited = 1;
  179. patch_slb_encoding(slb_miss_kernel_load_linear,
  180. SLB_VSID_KERNEL | linear_llp);
  181. patch_slb_encoding(slb_miss_kernel_load_io,
  182. SLB_VSID_KERNEL | io_llp);
  183. DBG("SLB: linear LLP = %04x\n", linear_llp);
  184. DBG("SLB: io LLP = %04x\n", io_llp);
  185. }
  186. get_paca()->stab_rr = SLB_NUM_BOLTED;
  187. /* On iSeries the bolted entries have already been set up by
  188. * the hypervisor from the lparMap data in head.S */
  189. if (firmware_has_feature(FW_FEATURE_ISERIES))
  190. return;
  191. lflags = SLB_VSID_KERNEL | linear_llp;
  192. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  193. /* Invalidate the entire SLB (even slot 0) & all the ERATS */
  194. asm volatile("isync":::"memory");
  195. asm volatile("slbmte %0,%0"::"r" (0) : "memory");
  196. asm volatile("isync; slbia; isync":::"memory");
  197. create_shadowed_slbe(PAGE_OFFSET, lflags, 0);
  198. create_shadowed_slbe(VMALLOC_START, vflags, 1);
  199. /* We don't bolt the stack for the time being - we're in boot,
  200. * so the stack is in the bolted segment. By the time it goes
  201. * elsewhere, we'll call _switch() which will bolt in the new
  202. * one. */
  203. asm volatile("isync":::"memory");
  204. }