pci_32.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950
  1. /*
  2. * Common pmac/prep/chrp pci routines. -- Cort
  3. */
  4. #include <linux/kernel.h>
  5. #include <linux/pci.h>
  6. #include <linux/delay.h>
  7. #include <linux/string.h>
  8. #include <linux/init.h>
  9. #include <linux/capability.h>
  10. #include <linux/sched.h>
  11. #include <linux/errno.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/irq.h>
  14. #include <linux/list.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/sections.h>
  19. #include <asm/pci-bridge.h>
  20. #include <asm/byteorder.h>
  21. #include <asm/uaccess.h>
  22. #include <asm/machdep.h>
  23. #undef DEBUG
  24. #ifdef DEBUG
  25. #define DBG(x...) printk(x)
  26. #else
  27. #define DBG(x...)
  28. #endif
  29. unsigned long isa_io_base = 0;
  30. unsigned long isa_mem_base = 0;
  31. unsigned long pci_dram_offset = 0;
  32. int pcibios_assign_bus_offset = 1;
  33. void pcibios_make_OF_bus_map(void);
  34. static int pci_relocate_bridge_resource(struct pci_bus *bus, int i);
  35. static int probe_resource(struct pci_bus *parent, struct resource *pr,
  36. struct resource *res, struct resource **conflict);
  37. static void update_bridge_base(struct pci_bus *bus, int i);
  38. static void pcibios_fixup_resources(struct pci_dev* dev);
  39. static void fixup_broken_pcnet32(struct pci_dev* dev);
  40. static int reparent_resources(struct resource *parent, struct resource *res);
  41. static void fixup_cpc710_pci64(struct pci_dev* dev);
  42. #ifdef CONFIG_PPC_OF
  43. static u8* pci_to_OF_bus_map;
  44. #endif
  45. /* By default, we don't re-assign bus numbers. We do this only on
  46. * some pmacs
  47. */
  48. int pci_assign_all_buses;
  49. struct pci_controller* hose_head;
  50. struct pci_controller** hose_tail = &hose_head;
  51. static int pci_bus_count;
  52. static void
  53. fixup_broken_pcnet32(struct pci_dev* dev)
  54. {
  55. if ((dev->class>>8 == PCI_CLASS_NETWORK_ETHERNET)) {
  56. dev->vendor = PCI_VENDOR_ID_AMD;
  57. pci_write_config_word(dev, PCI_VENDOR_ID, PCI_VENDOR_ID_AMD);
  58. }
  59. }
  60. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TRIDENT, PCI_ANY_ID, fixup_broken_pcnet32);
  61. static void
  62. fixup_cpc710_pci64(struct pci_dev* dev)
  63. {
  64. /* Hide the PCI64 BARs from the kernel as their content doesn't
  65. * fit well in the resource management
  66. */
  67. dev->resource[0].start = dev->resource[0].end = 0;
  68. dev->resource[0].flags = 0;
  69. dev->resource[1].start = dev->resource[1].end = 0;
  70. dev->resource[1].flags = 0;
  71. }
  72. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CPC710_PCI64, fixup_cpc710_pci64);
  73. static void
  74. pcibios_fixup_resources(struct pci_dev *dev)
  75. {
  76. struct pci_controller* hose = (struct pci_controller *)dev->sysdata;
  77. int i;
  78. unsigned long offset;
  79. if (!hose) {
  80. printk(KERN_ERR "No hose for PCI dev %s!\n", pci_name(dev));
  81. return;
  82. }
  83. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  84. struct resource *res = dev->resource + i;
  85. if (!res->flags)
  86. continue;
  87. if (res->end == 0xffffffff) {
  88. DBG("PCI:%s Resource %d [%016llx-%016llx] is unassigned\n",
  89. pci_name(dev), i, (u64)res->start, (u64)res->end);
  90. res->end -= res->start;
  91. res->start = 0;
  92. res->flags |= IORESOURCE_UNSET;
  93. continue;
  94. }
  95. offset = 0;
  96. if (res->flags & IORESOURCE_MEM) {
  97. offset = hose->pci_mem_offset;
  98. } else if (res->flags & IORESOURCE_IO) {
  99. offset = (unsigned long) hose->io_base_virt
  100. - isa_io_base;
  101. }
  102. if (offset != 0) {
  103. res->start += offset;
  104. res->end += offset;
  105. DBG("Fixup res %d (%lx) of dev %s: %llx -> %llx\n",
  106. i, res->flags, pci_name(dev),
  107. (u64)res->start - offset, (u64)res->start);
  108. }
  109. }
  110. /* Call machine specific resource fixup */
  111. if (ppc_md.pcibios_fixup_resources)
  112. ppc_md.pcibios_fixup_resources(dev);
  113. }
  114. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  115. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  116. struct resource *res)
  117. {
  118. unsigned long offset = 0;
  119. struct pci_controller *hose = dev->sysdata;
  120. if (hose && res->flags & IORESOURCE_IO)
  121. offset = (unsigned long)hose->io_base_virt - isa_io_base;
  122. else if (hose && res->flags & IORESOURCE_MEM)
  123. offset = hose->pci_mem_offset;
  124. region->start = res->start - offset;
  125. region->end = res->end - offset;
  126. }
  127. EXPORT_SYMBOL(pcibios_resource_to_bus);
  128. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  129. struct pci_bus_region *region)
  130. {
  131. unsigned long offset = 0;
  132. struct pci_controller *hose = dev->sysdata;
  133. if (hose && res->flags & IORESOURCE_IO)
  134. offset = (unsigned long)hose->io_base_virt - isa_io_base;
  135. else if (hose && res->flags & IORESOURCE_MEM)
  136. offset = hose->pci_mem_offset;
  137. res->start = region->start + offset;
  138. res->end = region->end + offset;
  139. }
  140. EXPORT_SYMBOL(pcibios_bus_to_resource);
  141. /*
  142. * We need to avoid collisions with `mirrored' VGA ports
  143. * and other strange ISA hardware, so we always want the
  144. * addresses to be allocated in the 0x000-0x0ff region
  145. * modulo 0x400.
  146. *
  147. * Why? Because some silly external IO cards only decode
  148. * the low 10 bits of the IO address. The 0x00-0xff region
  149. * is reserved for motherboard devices that decode all 16
  150. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  151. * but we want to try to avoid allocating at 0x2900-0x2bff
  152. * which might have be mirrored at 0x0100-0x03ff..
  153. */
  154. void pcibios_align_resource(void *data, struct resource *res,
  155. resource_size_t size, resource_size_t align)
  156. {
  157. struct pci_dev *dev = data;
  158. if (res->flags & IORESOURCE_IO) {
  159. resource_size_t start = res->start;
  160. if (size > 0x100) {
  161. printk(KERN_ERR "PCI: I/O Region %s/%d too large"
  162. " (%lld bytes)\n", pci_name(dev),
  163. dev->resource - res, (unsigned long long)size);
  164. }
  165. if (start & 0x300) {
  166. start = (start + 0x3ff) & ~0x3ff;
  167. res->start = start;
  168. }
  169. }
  170. }
  171. EXPORT_SYMBOL(pcibios_align_resource);
  172. /*
  173. * Handle resources of PCI devices. If the world were perfect, we could
  174. * just allocate all the resource regions and do nothing more. It isn't.
  175. * On the other hand, we cannot just re-allocate all devices, as it would
  176. * require us to know lots of host bridge internals. So we attempt to
  177. * keep as much of the original configuration as possible, but tweak it
  178. * when it's found to be wrong.
  179. *
  180. * Known BIOS problems we have to work around:
  181. * - I/O or memory regions not configured
  182. * - regions configured, but not enabled in the command register
  183. * - bogus I/O addresses above 64K used
  184. * - expansion ROMs left enabled (this may sound harmless, but given
  185. * the fact the PCI specs explicitly allow address decoders to be
  186. * shared between expansion ROMs and other resource regions, it's
  187. * at least dangerous)
  188. *
  189. * Our solution:
  190. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  191. * This gives us fixed barriers on where we can allocate.
  192. * (2) Allocate resources for all enabled devices. If there is
  193. * a collision, just mark the resource as unallocated. Also
  194. * disable expansion ROMs during this step.
  195. * (3) Try to allocate resources for disabled devices. If the
  196. * resources were assigned correctly, everything goes well,
  197. * if they weren't, they won't disturb allocation of other
  198. * resources.
  199. * (4) Assign new addresses to resources which were either
  200. * not configured at all or misconfigured. If explicitly
  201. * requested by the user, configure expansion ROM address
  202. * as well.
  203. */
  204. static void __init
  205. pcibios_allocate_bus_resources(struct list_head *bus_list)
  206. {
  207. struct pci_bus *bus;
  208. int i;
  209. struct resource *res, *pr;
  210. /* Depth-First Search on bus tree */
  211. list_for_each_entry(bus, bus_list, node) {
  212. for (i = 0; i < 4; ++i) {
  213. if ((res = bus->resource[i]) == NULL || !res->flags
  214. || res->start > res->end)
  215. continue;
  216. if (bus->parent == NULL)
  217. pr = (res->flags & IORESOURCE_IO)?
  218. &ioport_resource: &iomem_resource;
  219. else {
  220. pr = pci_find_parent_resource(bus->self, res);
  221. if (pr == res) {
  222. /* this happens when the generic PCI
  223. * code (wrongly) decides that this
  224. * bridge is transparent -- paulus
  225. */
  226. continue;
  227. }
  228. }
  229. DBG("PCI: bridge rsrc %llx..%llx (%lx), parent %p\n",
  230. (u64)res->start, (u64)res->end, res->flags, pr);
  231. if (pr) {
  232. if (request_resource(pr, res) == 0)
  233. continue;
  234. /*
  235. * Must be a conflict with an existing entry.
  236. * Move that entry (or entries) under the
  237. * bridge resource and try again.
  238. */
  239. if (reparent_resources(pr, res) == 0)
  240. continue;
  241. }
  242. printk(KERN_ERR "PCI: Cannot allocate resource region "
  243. "%d of PCI bridge %d\n", i, bus->number);
  244. if (pci_relocate_bridge_resource(bus, i))
  245. bus->resource[i] = NULL;
  246. }
  247. pcibios_allocate_bus_resources(&bus->children);
  248. }
  249. }
  250. /*
  251. * Reparent resource children of pr that conflict with res
  252. * under res, and make res replace those children.
  253. */
  254. static int __init
  255. reparent_resources(struct resource *parent, struct resource *res)
  256. {
  257. struct resource *p, **pp;
  258. struct resource **firstpp = NULL;
  259. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  260. if (p->end < res->start)
  261. continue;
  262. if (res->end < p->start)
  263. break;
  264. if (p->start < res->start || p->end > res->end)
  265. return -1; /* not completely contained */
  266. if (firstpp == NULL)
  267. firstpp = pp;
  268. }
  269. if (firstpp == NULL)
  270. return -1; /* didn't find any conflicting entries? */
  271. res->parent = parent;
  272. res->child = *firstpp;
  273. res->sibling = *pp;
  274. *firstpp = res;
  275. *pp = NULL;
  276. for (p = res->child; p != NULL; p = p->sibling) {
  277. p->parent = res;
  278. DBG(KERN_INFO "PCI: reparented %s [%llx..%llx] under %s\n",
  279. p->name, (u64)p->start, (u64)p->end, res->name);
  280. }
  281. return 0;
  282. }
  283. /*
  284. * A bridge has been allocated a range which is outside the range
  285. * of its parent bridge, so it needs to be moved.
  286. */
  287. static int __init
  288. pci_relocate_bridge_resource(struct pci_bus *bus, int i)
  289. {
  290. struct resource *res, *pr, *conflict;
  291. unsigned long try, size;
  292. int j;
  293. struct pci_bus *parent = bus->parent;
  294. if (parent == NULL) {
  295. /* shouldn't ever happen */
  296. printk(KERN_ERR "PCI: can't move host bridge resource\n");
  297. return -1;
  298. }
  299. res = bus->resource[i];
  300. if (res == NULL)
  301. return -1;
  302. pr = NULL;
  303. for (j = 0; j < 4; j++) {
  304. struct resource *r = parent->resource[j];
  305. if (!r)
  306. continue;
  307. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  308. continue;
  309. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH)) {
  310. pr = r;
  311. break;
  312. }
  313. if (res->flags & IORESOURCE_PREFETCH)
  314. pr = r;
  315. }
  316. if (pr == NULL)
  317. return -1;
  318. size = res->end - res->start;
  319. if (pr->start > pr->end || size > pr->end - pr->start)
  320. return -1;
  321. try = pr->end;
  322. for (;;) {
  323. res->start = try - size;
  324. res->end = try;
  325. if (probe_resource(bus->parent, pr, res, &conflict) == 0)
  326. break;
  327. if (conflict->start <= pr->start + size)
  328. return -1;
  329. try = conflict->start - 1;
  330. }
  331. if (request_resource(pr, res)) {
  332. DBG(KERN_ERR "PCI: huh? couldn't move to %llx..%llx\n",
  333. (u64)res->start, (u64)res->end);
  334. return -1; /* "can't happen" */
  335. }
  336. update_bridge_base(bus, i);
  337. printk(KERN_INFO "PCI: bridge %d resource %d moved to %llx..%llx\n",
  338. bus->number, i, (unsigned long long)res->start,
  339. (unsigned long long)res->end);
  340. return 0;
  341. }
  342. static int __init
  343. probe_resource(struct pci_bus *parent, struct resource *pr,
  344. struct resource *res, struct resource **conflict)
  345. {
  346. struct pci_bus *bus;
  347. struct pci_dev *dev;
  348. struct resource *r;
  349. int i;
  350. for (r = pr->child; r != NULL; r = r->sibling) {
  351. if (r->end >= res->start && res->end >= r->start) {
  352. *conflict = r;
  353. return 1;
  354. }
  355. }
  356. list_for_each_entry(bus, &parent->children, node) {
  357. for (i = 0; i < 4; ++i) {
  358. if ((r = bus->resource[i]) == NULL)
  359. continue;
  360. if (!r->flags || r->start > r->end || r == res)
  361. continue;
  362. if (pci_find_parent_resource(bus->self, r) != pr)
  363. continue;
  364. if (r->end >= res->start && res->end >= r->start) {
  365. *conflict = r;
  366. return 1;
  367. }
  368. }
  369. }
  370. list_for_each_entry(dev, &parent->devices, bus_list) {
  371. for (i = 0; i < 6; ++i) {
  372. r = &dev->resource[i];
  373. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  374. continue;
  375. if (pci_find_parent_resource(dev, r) != pr)
  376. continue;
  377. if (r->end >= res->start && res->end >= r->start) {
  378. *conflict = r;
  379. return 1;
  380. }
  381. }
  382. }
  383. return 0;
  384. }
  385. static void __init
  386. update_bridge_base(struct pci_bus *bus, int i)
  387. {
  388. struct resource *res = bus->resource[i];
  389. u8 io_base_lo, io_limit_lo;
  390. u16 mem_base, mem_limit;
  391. u16 cmd;
  392. unsigned long start, end, off;
  393. struct pci_dev *dev = bus->self;
  394. struct pci_controller *hose = dev->sysdata;
  395. if (!hose) {
  396. printk("update_bridge_base: no hose?\n");
  397. return;
  398. }
  399. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  400. pci_write_config_word(dev, PCI_COMMAND,
  401. cmd & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY));
  402. if (res->flags & IORESOURCE_IO) {
  403. off = (unsigned long) hose->io_base_virt - isa_io_base;
  404. start = res->start - off;
  405. end = res->end - off;
  406. io_base_lo = (start >> 8) & PCI_IO_RANGE_MASK;
  407. io_limit_lo = (end >> 8) & PCI_IO_RANGE_MASK;
  408. if (end > 0xffff)
  409. io_base_lo |= PCI_IO_RANGE_TYPE_32;
  410. else
  411. io_base_lo |= PCI_IO_RANGE_TYPE_16;
  412. pci_write_config_word(dev, PCI_IO_BASE_UPPER16,
  413. start >> 16);
  414. pci_write_config_word(dev, PCI_IO_LIMIT_UPPER16,
  415. end >> 16);
  416. pci_write_config_byte(dev, PCI_IO_BASE, io_base_lo);
  417. pci_write_config_byte(dev, PCI_IO_LIMIT, io_limit_lo);
  418. } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
  419. == IORESOURCE_MEM) {
  420. off = hose->pci_mem_offset;
  421. mem_base = ((res->start - off) >> 16) & PCI_MEMORY_RANGE_MASK;
  422. mem_limit = ((res->end - off) >> 16) & PCI_MEMORY_RANGE_MASK;
  423. pci_write_config_word(dev, PCI_MEMORY_BASE, mem_base);
  424. pci_write_config_word(dev, PCI_MEMORY_LIMIT, mem_limit);
  425. } else if ((res->flags & (IORESOURCE_MEM | IORESOURCE_PREFETCH))
  426. == (IORESOURCE_MEM | IORESOURCE_PREFETCH)) {
  427. off = hose->pci_mem_offset;
  428. mem_base = ((res->start - off) >> 16) & PCI_PREF_RANGE_MASK;
  429. mem_limit = ((res->end - off) >> 16) & PCI_PREF_RANGE_MASK;
  430. pci_write_config_word(dev, PCI_PREF_MEMORY_BASE, mem_base);
  431. pci_write_config_word(dev, PCI_PREF_MEMORY_LIMIT, mem_limit);
  432. } else {
  433. DBG(KERN_ERR "PCI: ugh, bridge %s res %d has flags=%lx\n",
  434. pci_name(dev), i, res->flags);
  435. }
  436. pci_write_config_word(dev, PCI_COMMAND, cmd);
  437. }
  438. static inline void alloc_resource(struct pci_dev *dev, int idx)
  439. {
  440. struct resource *pr, *r = &dev->resource[idx];
  441. DBG("PCI:%s: Resource %d: %016llx-%016llx (f=%lx)\n",
  442. pci_name(dev), idx, (u64)r->start, (u64)r->end, r->flags);
  443. pr = pci_find_parent_resource(dev, r);
  444. if (!pr || request_resource(pr, r) < 0) {
  445. printk(KERN_ERR "PCI: Cannot allocate resource region %d"
  446. " of device %s\n", idx, pci_name(dev));
  447. if (pr)
  448. DBG("PCI: parent is %p: %016llx-%016llx (f=%lx)\n",
  449. pr, (u64)pr->start, (u64)pr->end, pr->flags);
  450. /* We'll assign a new address later */
  451. r->flags |= IORESOURCE_UNSET;
  452. r->end -= r->start;
  453. r->start = 0;
  454. }
  455. }
  456. static void __init
  457. pcibios_allocate_resources(int pass)
  458. {
  459. struct pci_dev *dev = NULL;
  460. int idx, disabled;
  461. u16 command;
  462. struct resource *r;
  463. for_each_pci_dev(dev) {
  464. pci_read_config_word(dev, PCI_COMMAND, &command);
  465. for (idx = 0; idx < 6; idx++) {
  466. r = &dev->resource[idx];
  467. if (r->parent) /* Already allocated */
  468. continue;
  469. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  470. continue; /* Not assigned at all */
  471. if (r->flags & IORESOURCE_IO)
  472. disabled = !(command & PCI_COMMAND_IO);
  473. else
  474. disabled = !(command & PCI_COMMAND_MEMORY);
  475. if (pass == disabled)
  476. alloc_resource(dev, idx);
  477. }
  478. if (pass)
  479. continue;
  480. r = &dev->resource[PCI_ROM_RESOURCE];
  481. if (r->flags & IORESOURCE_ROM_ENABLE) {
  482. /* Turn the ROM off, leave the resource region, but keep it unregistered. */
  483. u32 reg;
  484. DBG("PCI: Switching off ROM of %s\n", pci_name(dev));
  485. r->flags &= ~IORESOURCE_ROM_ENABLE;
  486. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  487. pci_write_config_dword(dev, dev->rom_base_reg,
  488. reg & ~PCI_ROM_ADDRESS_ENABLE);
  489. }
  490. }
  491. }
  492. static void __init
  493. pcibios_assign_resources(void)
  494. {
  495. struct pci_dev *dev = NULL;
  496. int idx;
  497. struct resource *r;
  498. for_each_pci_dev(dev) {
  499. int class = dev->class >> 8;
  500. /* Don't touch classless devices and host bridges */
  501. if (!class || class == PCI_CLASS_BRIDGE_HOST)
  502. continue;
  503. for (idx = 0; idx < 6; idx++) {
  504. r = &dev->resource[idx];
  505. /*
  506. * We shall assign a new address to this resource,
  507. * either because the BIOS (sic) forgot to do so
  508. * or because we have decided the old address was
  509. * unusable for some reason.
  510. */
  511. if ((r->flags & IORESOURCE_UNSET) && r->end &&
  512. (!ppc_md.pcibios_enable_device_hook ||
  513. !ppc_md.pcibios_enable_device_hook(dev, 1))) {
  514. r->flags &= ~IORESOURCE_UNSET;
  515. pci_assign_resource(dev, idx);
  516. }
  517. }
  518. #if 0 /* don't assign ROMs */
  519. r = &dev->resource[PCI_ROM_RESOURCE];
  520. r->end -= r->start;
  521. r->start = 0;
  522. if (r->end)
  523. pci_assign_resource(dev, PCI_ROM_RESOURCE);
  524. #endif
  525. }
  526. }
  527. int
  528. pcibios_enable_resources(struct pci_dev *dev, int mask)
  529. {
  530. u16 cmd, old_cmd;
  531. int idx;
  532. struct resource *r;
  533. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  534. old_cmd = cmd;
  535. for (idx=0; idx<6; idx++) {
  536. /* Only set up the requested stuff */
  537. if (!(mask & (1<<idx)))
  538. continue;
  539. r = &dev->resource[idx];
  540. if (r->flags & IORESOURCE_UNSET) {
  541. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  542. return -EINVAL;
  543. }
  544. if (r->flags & IORESOURCE_IO)
  545. cmd |= PCI_COMMAND_IO;
  546. if (r->flags & IORESOURCE_MEM)
  547. cmd |= PCI_COMMAND_MEMORY;
  548. }
  549. if (dev->resource[PCI_ROM_RESOURCE].start)
  550. cmd |= PCI_COMMAND_MEMORY;
  551. if (cmd != old_cmd) {
  552. printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
  553. pci_write_config_word(dev, PCI_COMMAND, cmd);
  554. }
  555. return 0;
  556. }
  557. static int next_controller_index;
  558. struct pci_controller * __init
  559. pcibios_alloc_controller(void)
  560. {
  561. struct pci_controller *hose;
  562. hose = (struct pci_controller *)alloc_bootmem(sizeof(*hose));
  563. memset(hose, 0, sizeof(struct pci_controller));
  564. *hose_tail = hose;
  565. hose_tail = &hose->next;
  566. hose->index = next_controller_index++;
  567. return hose;
  568. }
  569. #ifdef CONFIG_PPC_OF
  570. /*
  571. * Functions below are used on OpenFirmware machines.
  572. */
  573. static void
  574. make_one_node_map(struct device_node* node, u8 pci_bus)
  575. {
  576. const int *bus_range;
  577. int len;
  578. if (pci_bus >= pci_bus_count)
  579. return;
  580. bus_range = of_get_property(node, "bus-range", &len);
  581. if (bus_range == NULL || len < 2 * sizeof(int)) {
  582. printk(KERN_WARNING "Can't get bus-range for %s, "
  583. "assuming it starts at 0\n", node->full_name);
  584. pci_to_OF_bus_map[pci_bus] = 0;
  585. } else
  586. pci_to_OF_bus_map[pci_bus] = bus_range[0];
  587. for (node=node->child; node != 0;node = node->sibling) {
  588. struct pci_dev* dev;
  589. const unsigned int *class_code, *reg;
  590. class_code = of_get_property(node, "class-code", NULL);
  591. if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
  592. (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
  593. continue;
  594. reg = of_get_property(node, "reg", NULL);
  595. if (!reg)
  596. continue;
  597. dev = pci_get_bus_and_slot(pci_bus, ((reg[0] >> 8) & 0xff));
  598. if (!dev || !dev->subordinate) {
  599. pci_dev_put(dev);
  600. continue;
  601. }
  602. make_one_node_map(node, dev->subordinate->number);
  603. pci_dev_put(dev);
  604. }
  605. }
  606. void
  607. pcibios_make_OF_bus_map(void)
  608. {
  609. int i;
  610. struct pci_controller* hose;
  611. struct property *map_prop;
  612. struct device_node *dn;
  613. pci_to_OF_bus_map = kmalloc(pci_bus_count, GFP_KERNEL);
  614. if (!pci_to_OF_bus_map) {
  615. printk(KERN_ERR "Can't allocate OF bus map !\n");
  616. return;
  617. }
  618. /* We fill the bus map with invalid values, that helps
  619. * debugging.
  620. */
  621. for (i=0; i<pci_bus_count; i++)
  622. pci_to_OF_bus_map[i] = 0xff;
  623. /* For each hose, we begin searching bridges */
  624. for(hose=hose_head; hose; hose=hose->next) {
  625. struct device_node* node;
  626. node = (struct device_node *)hose->arch_data;
  627. if (!node)
  628. continue;
  629. make_one_node_map(node, hose->first_busno);
  630. }
  631. dn = of_find_node_by_path("/");
  632. map_prop = of_find_property(dn, "pci-OF-bus-map", NULL);
  633. if (map_prop) {
  634. BUG_ON(pci_bus_count > map_prop->length);
  635. memcpy(map_prop->value, pci_to_OF_bus_map, pci_bus_count);
  636. }
  637. of_node_put(dn);
  638. #ifdef DEBUG
  639. printk("PCI->OF bus map:\n");
  640. for (i=0; i<pci_bus_count; i++) {
  641. if (pci_to_OF_bus_map[i] == 0xff)
  642. continue;
  643. printk("%d -> %d\n", i, pci_to_OF_bus_map[i]);
  644. }
  645. #endif
  646. }
  647. typedef int (*pci_OF_scan_iterator)(struct device_node* node, void* data);
  648. static struct device_node*
  649. scan_OF_pci_childs(struct device_node* node, pci_OF_scan_iterator filter, void* data)
  650. {
  651. struct device_node* sub_node;
  652. for (; node != 0;node = node->sibling) {
  653. const unsigned int *class_code;
  654. if (filter(node, data))
  655. return node;
  656. /* For PCI<->PCI bridges or CardBus bridges, we go down
  657. * Note: some OFs create a parent node "multifunc-device" as
  658. * a fake root for all functions of a multi-function device,
  659. * we go down them as well.
  660. */
  661. class_code = of_get_property(node, "class-code", NULL);
  662. if ((!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
  663. (*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS)) &&
  664. strcmp(node->name, "multifunc-device"))
  665. continue;
  666. sub_node = scan_OF_pci_childs(node->child, filter, data);
  667. if (sub_node)
  668. return sub_node;
  669. }
  670. return NULL;
  671. }
  672. static struct device_node *scan_OF_for_pci_dev(struct device_node *parent,
  673. unsigned int devfn)
  674. {
  675. struct device_node *np = NULL;
  676. const u32 *reg;
  677. unsigned int psize;
  678. while ((np = of_get_next_child(parent, np)) != NULL) {
  679. reg = of_get_property(np, "reg", &psize);
  680. if (reg == NULL || psize < 4)
  681. continue;
  682. if (((reg[0] >> 8) & 0xff) == devfn)
  683. return np;
  684. }
  685. return NULL;
  686. }
  687. static struct device_node *scan_OF_for_pci_bus(struct pci_bus *bus)
  688. {
  689. struct device_node *parent, *np;
  690. /* Are we a root bus ? */
  691. if (bus->self == NULL || bus->parent == NULL) {
  692. struct pci_controller *hose = pci_bus_to_hose(bus->number);
  693. if (hose == NULL)
  694. return NULL;
  695. return of_node_get(hose->arch_data);
  696. }
  697. /* not a root bus, we need to get our parent */
  698. parent = scan_OF_for_pci_bus(bus->parent);
  699. if (parent == NULL)
  700. return NULL;
  701. /* now iterate for children for a match */
  702. np = scan_OF_for_pci_dev(parent, bus->self->devfn);
  703. of_node_put(parent);
  704. return np;
  705. }
  706. /*
  707. * Scans the OF tree for a device node matching a PCI device
  708. */
  709. struct device_node *
  710. pci_busdev_to_OF_node(struct pci_bus *bus, int devfn)
  711. {
  712. struct device_node *parent, *np;
  713. if (!have_of)
  714. return NULL;
  715. DBG("pci_busdev_to_OF_node(%d,0x%x)\n", bus->number, devfn);
  716. parent = scan_OF_for_pci_bus(bus);
  717. if (parent == NULL)
  718. return NULL;
  719. DBG(" parent is %s\n", parent ? parent->full_name : "<NULL>");
  720. np = scan_OF_for_pci_dev(parent, devfn);
  721. of_node_put(parent);
  722. DBG(" result is %s\n", np ? np->full_name : "<NULL>");
  723. /* XXX most callers don't release the returned node
  724. * mostly because ppc64 doesn't increase the refcount,
  725. * we need to fix that.
  726. */
  727. return np;
  728. }
  729. EXPORT_SYMBOL(pci_busdev_to_OF_node);
  730. struct device_node*
  731. pci_device_to_OF_node(struct pci_dev *dev)
  732. {
  733. return pci_busdev_to_OF_node(dev->bus, dev->devfn);
  734. }
  735. EXPORT_SYMBOL(pci_device_to_OF_node);
  736. /* This routine is meant to be used early during boot, when the
  737. * PCI bus numbers have not yet been assigned, and you need to
  738. * issue PCI config cycles to an OF device.
  739. * It could also be used to "fix" RTAS config cycles if you want
  740. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  741. * config cycles.
  742. */
  743. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  744. {
  745. if (!have_of)
  746. return NULL;
  747. while(node) {
  748. struct pci_controller* hose;
  749. for (hose=hose_head;hose;hose=hose->next)
  750. if (hose->arch_data == node)
  751. return hose;
  752. node=node->parent;
  753. }
  754. return NULL;
  755. }
  756. static int
  757. find_OF_pci_device_filter(struct device_node* node, void* data)
  758. {
  759. return ((void *)node == data);
  760. }
  761. /*
  762. * Returns the PCI device matching a given OF node
  763. */
  764. int
  765. pci_device_from_OF_node(struct device_node* node, u8* bus, u8* devfn)
  766. {
  767. const unsigned int *reg;
  768. struct pci_controller* hose;
  769. struct pci_dev* dev = NULL;
  770. if (!have_of)
  771. return -ENODEV;
  772. /* Make sure it's really a PCI device */
  773. hose = pci_find_hose_for_OF_device(node);
  774. if (!hose || !hose->arch_data)
  775. return -ENODEV;
  776. if (!scan_OF_pci_childs(((struct device_node*)hose->arch_data)->child,
  777. find_OF_pci_device_filter, (void *)node))
  778. return -ENODEV;
  779. reg = of_get_property(node, "reg", NULL);
  780. if (!reg)
  781. return -ENODEV;
  782. *bus = (reg[0] >> 16) & 0xff;
  783. *devfn = ((reg[0] >> 8) & 0xff);
  784. /* Ok, here we need some tweak. If we have already renumbered
  785. * all busses, we can't rely on the OF bus number any more.
  786. * the pci_to_OF_bus_map is not enough as several PCI busses
  787. * may match the same OF bus number.
  788. */
  789. if (!pci_to_OF_bus_map)
  790. return 0;
  791. for_each_pci_dev(dev)
  792. if (pci_to_OF_bus_map[dev->bus->number] == *bus &&
  793. dev->devfn == *devfn) {
  794. *bus = dev->bus->number;
  795. pci_dev_put(dev);
  796. return 0;
  797. }
  798. return -ENODEV;
  799. }
  800. EXPORT_SYMBOL(pci_device_from_OF_node);
  801. void __init
  802. pci_process_bridge_OF_ranges(struct pci_controller *hose,
  803. struct device_node *dev, int primary)
  804. {
  805. static unsigned int static_lc_ranges[256] __initdata;
  806. const unsigned int *dt_ranges;
  807. unsigned int *lc_ranges, *ranges, *prev, size;
  808. int rlen = 0, orig_rlen;
  809. int memno = 0;
  810. struct resource *res;
  811. int np, na = of_n_addr_cells(dev);
  812. np = na + 5;
  813. /* First we try to merge ranges to fix a problem with some pmacs
  814. * that can have more than 3 ranges, fortunately using contiguous
  815. * addresses -- BenH
  816. */
  817. dt_ranges = of_get_property(dev, "ranges", &rlen);
  818. if (!dt_ranges)
  819. return;
  820. /* Sanity check, though hopefully that never happens */
  821. if (rlen > sizeof(static_lc_ranges)) {
  822. printk(KERN_WARNING "OF ranges property too large !\n");
  823. rlen = sizeof(static_lc_ranges);
  824. }
  825. lc_ranges = static_lc_ranges;
  826. memcpy(lc_ranges, dt_ranges, rlen);
  827. orig_rlen = rlen;
  828. /* Let's work on a copy of the "ranges" property instead of damaging
  829. * the device-tree image in memory
  830. */
  831. ranges = lc_ranges;
  832. prev = NULL;
  833. while ((rlen -= np * sizeof(unsigned int)) >= 0) {
  834. if (prev) {
  835. if (prev[0] == ranges[0] && prev[1] == ranges[1] &&
  836. (prev[2] + prev[na+4]) == ranges[2] &&
  837. (prev[na+2] + prev[na+4]) == ranges[na+2]) {
  838. prev[na+4] += ranges[na+4];
  839. ranges[0] = 0;
  840. ranges += np;
  841. continue;
  842. }
  843. }
  844. prev = ranges;
  845. ranges += np;
  846. }
  847. /*
  848. * The ranges property is laid out as an array of elements,
  849. * each of which comprises:
  850. * cells 0 - 2: a PCI address
  851. * cells 3 or 3+4: a CPU physical address
  852. * (size depending on dev->n_addr_cells)
  853. * cells 4+5 or 5+6: the size of the range
  854. */
  855. ranges = lc_ranges;
  856. rlen = orig_rlen;
  857. while (ranges && (rlen -= np * sizeof(unsigned int)) >= 0) {
  858. res = NULL;
  859. size = ranges[na+4];
  860. switch ((ranges[0] >> 24) & 0x3) {
  861. case 1: /* I/O space */
  862. if (ranges[2] != 0)
  863. break;
  864. hose->io_base_phys = ranges[na+2];
  865. /* limit I/O space to 16MB */
  866. if (size > 0x01000000)
  867. size = 0x01000000;
  868. hose->io_base_virt = ioremap(ranges[na+2], size);
  869. if (primary)
  870. isa_io_base = (unsigned long) hose->io_base_virt;
  871. res = &hose->io_resource;
  872. res->flags = IORESOURCE_IO;
  873. res->start = ranges[2];
  874. DBG("PCI: IO 0x%llx -> 0x%llx\n",
  875. (u64)res->start, (u64)res->start + size - 1);
  876. break;
  877. case 2: /* memory space */
  878. memno = 0;
  879. if (ranges[1] == 0 && ranges[2] == 0
  880. && ranges[na+4] <= (16 << 20)) {
  881. /* 1st 16MB, i.e. ISA memory area */
  882. if (primary)
  883. isa_mem_base = ranges[na+2];
  884. memno = 1;
  885. }
  886. while (memno < 3 && hose->mem_resources[memno].flags)
  887. ++memno;
  888. if (memno == 0)
  889. hose->pci_mem_offset = ranges[na+2] - ranges[2];
  890. if (memno < 3) {
  891. res = &hose->mem_resources[memno];
  892. res->flags = IORESOURCE_MEM;
  893. if(ranges[0] & 0x40000000)
  894. res->flags |= IORESOURCE_PREFETCH;
  895. res->start = ranges[na+2];
  896. DBG("PCI: MEM[%d] 0x%llx -> 0x%llx\n", memno,
  897. (u64)res->start, (u64)res->start + size - 1);
  898. }
  899. break;
  900. }
  901. if (res != NULL) {
  902. res->name = dev->full_name;
  903. res->end = res->start + size - 1;
  904. res->parent = NULL;
  905. res->sibling = NULL;
  906. res->child = NULL;
  907. }
  908. ranges += np;
  909. }
  910. }
  911. /* We create the "pci-OF-bus-map" property now so it appears in the
  912. * /proc device tree
  913. */
  914. void __init
  915. pci_create_OF_bus_map(void)
  916. {
  917. struct property* of_prop;
  918. struct device_node *dn;
  919. of_prop = (struct property*) alloc_bootmem(sizeof(struct property) + 256);
  920. if (!of_prop)
  921. return;
  922. dn = of_find_node_by_path("/");
  923. if (dn) {
  924. memset(of_prop, -1, sizeof(struct property) + 256);
  925. of_prop->name = "pci-OF-bus-map";
  926. of_prop->length = 256;
  927. of_prop->value = &of_prop[1];
  928. prom_add_property(dn, of_prop);
  929. of_node_put(dn);
  930. }
  931. }
  932. static ssize_t pci_show_devspec(struct device *dev, struct device_attribute *attr, char *buf)
  933. {
  934. struct pci_dev *pdev;
  935. struct device_node *np;
  936. pdev = to_pci_dev (dev);
  937. np = pci_device_to_OF_node(pdev);
  938. if (np == NULL || np->full_name == NULL)
  939. return 0;
  940. return sprintf(buf, "%s", np->full_name);
  941. }
  942. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  943. #else /* CONFIG_PPC_OF */
  944. void pcibios_make_OF_bus_map(void)
  945. {
  946. }
  947. #endif /* CONFIG_PPC_OF */
  948. /* Add sysfs properties */
  949. void pcibios_add_platform_entries(struct pci_dev *pdev)
  950. {
  951. #ifdef CONFIG_PPC_OF
  952. device_create_file(&pdev->dev, &dev_attr_devspec);
  953. #endif /* CONFIG_PPC_OF */
  954. }
  955. #ifdef CONFIG_PPC_PMAC
  956. /*
  957. * This set of routines checks for PCI<->PCI bridges that have closed
  958. * IO resources and have child devices. It tries to re-open an IO
  959. * window on them.
  960. *
  961. * This is a _temporary_ fix to workaround a problem with Apple's OF
  962. * closing IO windows on P2P bridges when the OF drivers of cards
  963. * below this bridge don't claim any IO range (typically ATI or
  964. * Adaptec).
  965. *
  966. * A more complete fix would be to use drivers/pci/setup-bus.c, which
  967. * involves a working pcibios_fixup_pbus_ranges(), some more care about
  968. * ordering when creating the host bus resources, and maybe a few more
  969. * minor tweaks
  970. */
  971. /* Initialize bridges with base/limit values we have collected */
  972. static void __init
  973. do_update_p2p_io_resource(struct pci_bus *bus, int enable_vga)
  974. {
  975. struct pci_dev *bridge = bus->self;
  976. struct pci_controller* hose = (struct pci_controller *)bridge->sysdata;
  977. u32 l;
  978. u16 w;
  979. struct resource res;
  980. if (bus->resource[0] == NULL)
  981. return;
  982. res = *(bus->resource[0]);
  983. DBG("Remapping Bus %d, bridge: %s\n", bus->number, pci_name(bridge));
  984. res.start -= ((unsigned long) hose->io_base_virt - isa_io_base);
  985. res.end -= ((unsigned long) hose->io_base_virt - isa_io_base);
  986. DBG(" IO window: %016llx-%016llx\n", res.start, res.end);
  987. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  988. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  989. l &= 0xffff000f;
  990. l |= (res.start >> 8) & 0x00f0;
  991. l |= res.end & 0xf000;
  992. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  993. if ((l & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
  994. l = (res.start >> 16) | (res.end & 0xffff0000);
  995. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, l);
  996. }
  997. pci_read_config_word(bridge, PCI_COMMAND, &w);
  998. w |= PCI_COMMAND_IO;
  999. pci_write_config_word(bridge, PCI_COMMAND, w);
  1000. #if 0 /* Enabling this causes XFree 4.2.0 to hang during PCI probe */
  1001. if (enable_vga) {
  1002. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL, &w);
  1003. w |= PCI_BRIDGE_CTL_VGA;
  1004. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, w);
  1005. }
  1006. #endif
  1007. }
  1008. /* This function is pretty basic and actually quite broken for the
  1009. * general case, it's enough for us right now though. It's supposed
  1010. * to tell us if we need to open an IO range at all or not and what
  1011. * size.
  1012. */
  1013. static int __init
  1014. check_for_io_childs(struct pci_bus *bus, struct resource* res, int *found_vga)
  1015. {
  1016. struct pci_dev *dev;
  1017. int i;
  1018. int rc = 0;
  1019. #define push_end(res, mask) do { \
  1020. BUG_ON((mask+1) & mask); \
  1021. res->end = (res->end + mask) | mask; \
  1022. } while (0)
  1023. list_for_each_entry(dev, &bus->devices, bus_list) {
  1024. u16 class = dev->class >> 8;
  1025. if (class == PCI_CLASS_DISPLAY_VGA ||
  1026. class == PCI_CLASS_NOT_DEFINED_VGA)
  1027. *found_vga = 1;
  1028. if (class >> 8 == PCI_BASE_CLASS_BRIDGE && dev->subordinate)
  1029. rc |= check_for_io_childs(dev->subordinate, res, found_vga);
  1030. if (class == PCI_CLASS_BRIDGE_CARDBUS)
  1031. push_end(res, 0xfff);
  1032. for (i=0; i<PCI_NUM_RESOURCES; i++) {
  1033. struct resource *r;
  1034. unsigned long r_size;
  1035. if (dev->class >> 8 == PCI_CLASS_BRIDGE_PCI
  1036. && i >= PCI_BRIDGE_RESOURCES)
  1037. continue;
  1038. r = &dev->resource[i];
  1039. r_size = r->end - r->start;
  1040. if (r_size < 0xfff)
  1041. r_size = 0xfff;
  1042. if (r->flags & IORESOURCE_IO && (r_size) != 0) {
  1043. rc = 1;
  1044. push_end(res, r_size);
  1045. }
  1046. }
  1047. }
  1048. return rc;
  1049. }
  1050. /* Here we scan all P2P bridges of a given level that have a closed
  1051. * IO window. Note that the test for the presence of a VGA card should
  1052. * be improved to take into account already configured P2P bridges,
  1053. * currently, we don't see them and might end up configuring 2 bridges
  1054. * with VGA pass through enabled
  1055. */
  1056. static void __init
  1057. do_fixup_p2p_level(struct pci_bus *bus)
  1058. {
  1059. struct pci_bus *b;
  1060. int i, parent_io;
  1061. int has_vga = 0;
  1062. for (parent_io=0; parent_io<4; parent_io++)
  1063. if (bus->resource[parent_io]
  1064. && bus->resource[parent_io]->flags & IORESOURCE_IO)
  1065. break;
  1066. if (parent_io >= 4)
  1067. return;
  1068. list_for_each_entry(b, &bus->children, node) {
  1069. struct pci_dev *d = b->self;
  1070. struct pci_controller* hose = (struct pci_controller *)d->sysdata;
  1071. struct resource *res = b->resource[0];
  1072. struct resource tmp_res;
  1073. unsigned long max;
  1074. int found_vga = 0;
  1075. memset(&tmp_res, 0, sizeof(tmp_res));
  1076. tmp_res.start = bus->resource[parent_io]->start;
  1077. /* We don't let low addresses go through that closed P2P bridge, well,
  1078. * that may not be necessary but I feel safer that way
  1079. */
  1080. if (tmp_res.start == 0)
  1081. tmp_res.start = 0x1000;
  1082. if (!list_empty(&b->devices) && res && res->flags == 0 &&
  1083. res != bus->resource[parent_io] &&
  1084. (d->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  1085. check_for_io_childs(b, &tmp_res, &found_vga)) {
  1086. u8 io_base_lo;
  1087. printk(KERN_INFO "Fixing up IO bus %s\n", b->name);
  1088. if (found_vga) {
  1089. if (has_vga) {
  1090. printk(KERN_WARNING "Skipping VGA, already active"
  1091. " on bus segment\n");
  1092. found_vga = 0;
  1093. } else
  1094. has_vga = 1;
  1095. }
  1096. pci_read_config_byte(d, PCI_IO_BASE, &io_base_lo);
  1097. if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32)
  1098. max = ((unsigned long) hose->io_base_virt
  1099. - isa_io_base) + 0xffffffff;
  1100. else
  1101. max = ((unsigned long) hose->io_base_virt
  1102. - isa_io_base) + 0xffff;
  1103. *res = tmp_res;
  1104. res->flags = IORESOURCE_IO;
  1105. res->name = b->name;
  1106. /* Find a resource in the parent where we can allocate */
  1107. for (i = 0 ; i < 4; i++) {
  1108. struct resource *r = bus->resource[i];
  1109. if (!r)
  1110. continue;
  1111. if ((r->flags & IORESOURCE_IO) == 0)
  1112. continue;
  1113. DBG("Trying to allocate from %016llx, size %016llx from parent"
  1114. " res %d: %016llx -> %016llx\n",
  1115. res->start, res->end, i, r->start, r->end);
  1116. if (allocate_resource(r, res, res->end + 1, res->start, max,
  1117. res->end + 1, NULL, NULL) < 0) {
  1118. DBG("Failed !\n");
  1119. continue;
  1120. }
  1121. do_update_p2p_io_resource(b, found_vga);
  1122. break;
  1123. }
  1124. }
  1125. do_fixup_p2p_level(b);
  1126. }
  1127. }
  1128. static void
  1129. pcibios_fixup_p2p_bridges(void)
  1130. {
  1131. struct pci_bus *b;
  1132. list_for_each_entry(b, &pci_root_buses, node)
  1133. do_fixup_p2p_level(b);
  1134. }
  1135. #endif /* CONFIG_PPC_PMAC */
  1136. static int __init
  1137. pcibios_init(void)
  1138. {
  1139. struct pci_controller *hose;
  1140. struct pci_bus *bus;
  1141. int next_busno;
  1142. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1143. /* Scan all of the recorded PCI controllers. */
  1144. for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
  1145. if (pci_assign_all_buses)
  1146. hose->first_busno = next_busno;
  1147. hose->last_busno = 0xff;
  1148. bus = pci_scan_bus_parented(hose->parent, hose->first_busno,
  1149. hose->ops, hose);
  1150. if (bus)
  1151. pci_bus_add_devices(bus);
  1152. hose->last_busno = bus->subordinate;
  1153. if (pci_assign_all_buses || next_busno <= hose->last_busno)
  1154. next_busno = hose->last_busno + pcibios_assign_bus_offset;
  1155. }
  1156. pci_bus_count = next_busno;
  1157. /* OpenFirmware based machines need a map of OF bus
  1158. * numbers vs. kernel bus numbers since we may have to
  1159. * remap them.
  1160. */
  1161. if (pci_assign_all_buses && have_of)
  1162. pcibios_make_OF_bus_map();
  1163. /* Call machine dependent fixup */
  1164. if (ppc_md.pcibios_fixup)
  1165. ppc_md.pcibios_fixup();
  1166. /* Allocate and assign resources */
  1167. pcibios_allocate_bus_resources(&pci_root_buses);
  1168. pcibios_allocate_resources(0);
  1169. pcibios_allocate_resources(1);
  1170. #ifdef CONFIG_PPC_PMAC
  1171. pcibios_fixup_p2p_bridges();
  1172. #endif /* CONFIG_PPC_PMAC */
  1173. pcibios_assign_resources();
  1174. /* Call machine dependent post-init code */
  1175. if (ppc_md.pcibios_after_init)
  1176. ppc_md.pcibios_after_init();
  1177. return 0;
  1178. }
  1179. subsys_initcall(pcibios_init);
  1180. unsigned long resource_fixup(struct pci_dev * dev, struct resource * res,
  1181. unsigned long start, unsigned long size)
  1182. {
  1183. return start;
  1184. }
  1185. void __init pcibios_fixup_bus(struct pci_bus *bus)
  1186. {
  1187. struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
  1188. unsigned long io_offset;
  1189. struct resource *res;
  1190. struct pci_dev *dev;
  1191. int i;
  1192. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1193. if (bus->parent == NULL) {
  1194. /* This is a host bridge - fill in its resources */
  1195. hose->bus = bus;
  1196. bus->resource[0] = res = &hose->io_resource;
  1197. if (!res->flags) {
  1198. if (io_offset)
  1199. printk(KERN_ERR "I/O resource not set for host"
  1200. " bridge %d\n", hose->index);
  1201. res->start = 0;
  1202. res->end = IO_SPACE_LIMIT;
  1203. res->flags = IORESOURCE_IO;
  1204. }
  1205. res->start += io_offset;
  1206. res->end += io_offset;
  1207. for (i = 0; i < 3; ++i) {
  1208. res = &hose->mem_resources[i];
  1209. if (!res->flags) {
  1210. if (i > 0)
  1211. continue;
  1212. printk(KERN_ERR "Memory resource not set for "
  1213. "host bridge %d\n", hose->index);
  1214. res->start = hose->pci_mem_offset;
  1215. res->end = ~0U;
  1216. res->flags = IORESOURCE_MEM;
  1217. }
  1218. bus->resource[i+1] = res;
  1219. }
  1220. } else {
  1221. /* This is a subordinate bridge */
  1222. pci_read_bridge_bases(bus);
  1223. for (i = 0; i < 4; ++i) {
  1224. if ((res = bus->resource[i]) == NULL)
  1225. continue;
  1226. if (!res->flags)
  1227. continue;
  1228. if (io_offset && (res->flags & IORESOURCE_IO)) {
  1229. res->start += io_offset;
  1230. res->end += io_offset;
  1231. } else if (hose->pci_mem_offset
  1232. && (res->flags & IORESOURCE_MEM)) {
  1233. res->start += hose->pci_mem_offset;
  1234. res->end += hose->pci_mem_offset;
  1235. }
  1236. }
  1237. }
  1238. /* Platform specific bus fixups */
  1239. if (ppc_md.pcibios_fixup_bus)
  1240. ppc_md.pcibios_fixup_bus(bus);
  1241. /* Read default IRQs and fixup if necessary */
  1242. list_for_each_entry(dev, &bus->devices, bus_list) {
  1243. pci_read_irq_line(dev);
  1244. if (ppc_md.pci_irq_fixup)
  1245. ppc_md.pci_irq_fixup(dev);
  1246. }
  1247. }
  1248. char __init *pcibios_setup(char *str)
  1249. {
  1250. return str;
  1251. }
  1252. /* the next one is stolen from the alpha port... */
  1253. void __init
  1254. pcibios_update_irq(struct pci_dev *dev, int irq)
  1255. {
  1256. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  1257. /* XXX FIXME - update OF device tree node interrupt property */
  1258. }
  1259. #ifdef CONFIG_PPC_MERGE
  1260. /* XXX This is a copy of the ppc64 version. This is temporary until we start
  1261. * merging the 2 PCI layers
  1262. */
  1263. /*
  1264. * Reads the interrupt pin to determine if interrupt is use by card.
  1265. * If the interrupt is used, then gets the interrupt line from the
  1266. * openfirmware and sets it in the pci_dev and pci_config line.
  1267. */
  1268. int pci_read_irq_line(struct pci_dev *pci_dev)
  1269. {
  1270. struct of_irq oirq;
  1271. unsigned int virq;
  1272. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  1273. /* Try to get a mapping from the device-tree */
  1274. if (of_irq_map_pci(pci_dev, &oirq)) {
  1275. u8 line, pin;
  1276. /* If that fails, lets fallback to what is in the config
  1277. * space and map that through the default controller. We
  1278. * also set the type to level low since that's what PCI
  1279. * interrupts are. If your platform does differently, then
  1280. * either provide a proper interrupt tree or don't use this
  1281. * function.
  1282. */
  1283. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  1284. return -1;
  1285. if (pin == 0)
  1286. return -1;
  1287. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  1288. line == 0xff) {
  1289. return -1;
  1290. }
  1291. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  1292. virq = irq_create_mapping(NULL, line);
  1293. if (virq != NO_IRQ)
  1294. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  1295. } else {
  1296. DBG(" -> got one, spec %d cells (0x%08x...) on %s\n",
  1297. oirq.size, oirq.specifier[0], oirq.controller->full_name);
  1298. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  1299. oirq.size);
  1300. }
  1301. if(virq == NO_IRQ) {
  1302. DBG(" -> failed to map !\n");
  1303. return -1;
  1304. }
  1305. pci_dev->irq = virq;
  1306. return 0;
  1307. }
  1308. EXPORT_SYMBOL(pci_read_irq_line);
  1309. #endif /* CONFIG_PPC_MERGE */
  1310. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1311. {
  1312. u16 cmd, old_cmd;
  1313. int idx;
  1314. struct resource *r;
  1315. if (ppc_md.pcibios_enable_device_hook)
  1316. if (ppc_md.pcibios_enable_device_hook(dev, 0))
  1317. return -EINVAL;
  1318. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  1319. old_cmd = cmd;
  1320. for (idx=0; idx<6; idx++) {
  1321. r = &dev->resource[idx];
  1322. if (r->flags & IORESOURCE_UNSET) {
  1323. printk(KERN_ERR "PCI: Device %s not available because of resource collisions\n", pci_name(dev));
  1324. return -EINVAL;
  1325. }
  1326. if (r->flags & IORESOURCE_IO)
  1327. cmd |= PCI_COMMAND_IO;
  1328. if (r->flags & IORESOURCE_MEM)
  1329. cmd |= PCI_COMMAND_MEMORY;
  1330. }
  1331. if (cmd != old_cmd) {
  1332. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  1333. pci_name(dev), old_cmd, cmd);
  1334. pci_write_config_word(dev, PCI_COMMAND, cmd);
  1335. }
  1336. return 0;
  1337. }
  1338. struct pci_controller*
  1339. pci_bus_to_hose(int bus)
  1340. {
  1341. struct pci_controller* hose = hose_head;
  1342. for (; hose; hose = hose->next)
  1343. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1344. return hose;
  1345. return NULL;
  1346. }
  1347. void __iomem *
  1348. pci_bus_io_base(unsigned int bus)
  1349. {
  1350. struct pci_controller *hose;
  1351. hose = pci_bus_to_hose(bus);
  1352. if (!hose)
  1353. return NULL;
  1354. return hose->io_base_virt;
  1355. }
  1356. unsigned long
  1357. pci_bus_io_base_phys(unsigned int bus)
  1358. {
  1359. struct pci_controller *hose;
  1360. hose = pci_bus_to_hose(bus);
  1361. if (!hose)
  1362. return 0;
  1363. return hose->io_base_phys;
  1364. }
  1365. unsigned long
  1366. pci_bus_mem_base_phys(unsigned int bus)
  1367. {
  1368. struct pci_controller *hose;
  1369. hose = pci_bus_to_hose(bus);
  1370. if (!hose)
  1371. return 0;
  1372. return hose->pci_mem_offset;
  1373. }
  1374. unsigned long
  1375. pci_resource_to_bus(struct pci_dev *pdev, struct resource *res)
  1376. {
  1377. /* Hack alert again ! See comments in chrp_pci.c
  1378. */
  1379. struct pci_controller* hose =
  1380. (struct pci_controller *)pdev->sysdata;
  1381. if (hose && res->flags & IORESOURCE_MEM)
  1382. return res->start - hose->pci_mem_offset;
  1383. /* We may want to do something with IOs here... */
  1384. return res->start;
  1385. }
  1386. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  1387. resource_size_t *offset,
  1388. enum pci_mmap_state mmap_state)
  1389. {
  1390. struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
  1391. unsigned long io_offset = 0;
  1392. int i, res_bit;
  1393. if (hose == 0)
  1394. return NULL; /* should never happen */
  1395. /* If memory, add on the PCI bridge address offset */
  1396. if (mmap_state == pci_mmap_mem) {
  1397. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  1398. *offset += hose->pci_mem_offset;
  1399. #endif
  1400. res_bit = IORESOURCE_MEM;
  1401. } else {
  1402. io_offset = hose->io_base_virt - (void __iomem *)_IO_BASE;
  1403. *offset += io_offset;
  1404. res_bit = IORESOURCE_IO;
  1405. }
  1406. /*
  1407. * Check that the offset requested corresponds to one of the
  1408. * resources of the device.
  1409. */
  1410. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  1411. struct resource *rp = &dev->resource[i];
  1412. int flags = rp->flags;
  1413. /* treat ROM as memory (should be already) */
  1414. if (i == PCI_ROM_RESOURCE)
  1415. flags |= IORESOURCE_MEM;
  1416. /* Active and same type? */
  1417. if ((flags & res_bit) == 0)
  1418. continue;
  1419. /* In the range of this resource? */
  1420. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  1421. continue;
  1422. /* found it! construct the final physical address */
  1423. if (mmap_state == pci_mmap_io)
  1424. *offset += hose->io_base_phys - io_offset;
  1425. return rp;
  1426. }
  1427. return NULL;
  1428. }
  1429. /*
  1430. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  1431. * device mapping.
  1432. */
  1433. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  1434. pgprot_t protection,
  1435. enum pci_mmap_state mmap_state,
  1436. int write_combine)
  1437. {
  1438. unsigned long prot = pgprot_val(protection);
  1439. /* Write combine is always 0 on non-memory space mappings. On
  1440. * memory space, if the user didn't pass 1, we check for a
  1441. * "prefetchable" resource. This is a bit hackish, but we use
  1442. * this to workaround the inability of /sysfs to provide a write
  1443. * combine bit
  1444. */
  1445. if (mmap_state != pci_mmap_mem)
  1446. write_combine = 0;
  1447. else if (write_combine == 0) {
  1448. if (rp->flags & IORESOURCE_PREFETCH)
  1449. write_combine = 1;
  1450. }
  1451. /* XXX would be nice to have a way to ask for write-through */
  1452. prot |= _PAGE_NO_CACHE;
  1453. if (write_combine)
  1454. prot &= ~_PAGE_GUARDED;
  1455. else
  1456. prot |= _PAGE_GUARDED;
  1457. return __pgprot(prot);
  1458. }
  1459. /*
  1460. * This one is used by /dev/mem and fbdev who have no clue about the
  1461. * PCI device, it tries to find the PCI device first and calls the
  1462. * above routine
  1463. */
  1464. pgprot_t pci_phys_mem_access_prot(struct file *file,
  1465. unsigned long pfn,
  1466. unsigned long size,
  1467. pgprot_t protection)
  1468. {
  1469. struct pci_dev *pdev = NULL;
  1470. struct resource *found = NULL;
  1471. unsigned long prot = pgprot_val(protection);
  1472. unsigned long offset = pfn << PAGE_SHIFT;
  1473. int i;
  1474. if (page_is_ram(pfn))
  1475. return __pgprot(prot);
  1476. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  1477. for_each_pci_dev(pdev) {
  1478. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  1479. struct resource *rp = &pdev->resource[i];
  1480. int flags = rp->flags;
  1481. /* Active and same type? */
  1482. if ((flags & IORESOURCE_MEM) == 0)
  1483. continue;
  1484. /* In the range of this resource? */
  1485. if (offset < (rp->start & PAGE_MASK) ||
  1486. offset > rp->end)
  1487. continue;
  1488. found = rp;
  1489. break;
  1490. }
  1491. if (found)
  1492. break;
  1493. }
  1494. if (found) {
  1495. if (found->flags & IORESOURCE_PREFETCH)
  1496. prot &= ~_PAGE_GUARDED;
  1497. pci_dev_put(pdev);
  1498. }
  1499. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  1500. return __pgprot(prot);
  1501. }
  1502. /*
  1503. * Perform the actual remap of the pages for a PCI device mapping, as
  1504. * appropriate for this architecture. The region in the process to map
  1505. * is described by vm_start and vm_end members of VMA, the base physical
  1506. * address is found in vm_pgoff.
  1507. * The pci device structure is provided so that architectures may make mapping
  1508. * decisions on a per-device or per-bus basis.
  1509. *
  1510. * Returns a negative error code on failure, zero on success.
  1511. */
  1512. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  1513. enum pci_mmap_state mmap_state,
  1514. int write_combine)
  1515. {
  1516. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  1517. struct resource *rp;
  1518. int ret;
  1519. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  1520. if (rp == NULL)
  1521. return -EINVAL;
  1522. vma->vm_pgoff = offset >> PAGE_SHIFT;
  1523. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  1524. vma->vm_page_prot,
  1525. mmap_state, write_combine);
  1526. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  1527. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  1528. return ret;
  1529. }
  1530. /* Obsolete functions. Should be removed once the symbios driver
  1531. * is fixed
  1532. */
  1533. unsigned long
  1534. phys_to_bus(unsigned long pa)
  1535. {
  1536. struct pci_controller *hose;
  1537. int i;
  1538. for (hose = hose_head; hose; hose = hose->next) {
  1539. for (i = 0; i < 3; ++i) {
  1540. if (pa >= hose->mem_resources[i].start
  1541. && pa <= hose->mem_resources[i].end) {
  1542. /*
  1543. * XXX the hose->pci_mem_offset really
  1544. * only applies to mem_resources[0].
  1545. * We need a way to store an offset for
  1546. * the others. -- paulus
  1547. */
  1548. if (i == 0)
  1549. pa -= hose->pci_mem_offset;
  1550. return pa;
  1551. }
  1552. }
  1553. }
  1554. /* hmmm, didn't find it */
  1555. return 0;
  1556. }
  1557. unsigned long
  1558. pci_phys_to_bus(unsigned long pa, int busnr)
  1559. {
  1560. struct pci_controller* hose = pci_bus_to_hose(busnr);
  1561. if (!hose)
  1562. return pa;
  1563. return pa - hose->pci_mem_offset;
  1564. }
  1565. unsigned long
  1566. pci_bus_to_phys(unsigned int ba, int busnr)
  1567. {
  1568. struct pci_controller* hose = pci_bus_to_hose(busnr);
  1569. if (!hose)
  1570. return ba;
  1571. return ba + hose->pci_mem_offset;
  1572. }
  1573. /* Provide information on locations of various I/O regions in physical
  1574. * memory. Do this on a per-card basis so that we choose the right
  1575. * root bridge.
  1576. * Note that the returned IO or memory base is a physical address
  1577. */
  1578. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1579. {
  1580. struct pci_controller* hose;
  1581. long result = -EOPNOTSUPP;
  1582. /* Argh ! Please forgive me for that hack, but that's the
  1583. * simplest way to get existing XFree to not lockup on some
  1584. * G5 machines... So when something asks for bus 0 io base
  1585. * (bus 0 is HT root), we return the AGP one instead.
  1586. */
  1587. #ifdef CONFIG_PPC_PMAC
  1588. if (machine_is(powermac) && machine_is_compatible("MacRISC4"))
  1589. if (bus == 0)
  1590. bus = 0xf0;
  1591. #endif /* CONFIG_PPC_PMAC */
  1592. hose = pci_bus_to_hose(bus);
  1593. if (!hose)
  1594. return -ENODEV;
  1595. switch (which) {
  1596. case IOBASE_BRIDGE_NUMBER:
  1597. return (long)hose->first_busno;
  1598. case IOBASE_MEMORY:
  1599. return (long)hose->pci_mem_offset;
  1600. case IOBASE_IO:
  1601. return (long)hose->io_base_phys;
  1602. case IOBASE_ISA_IO:
  1603. return (long)isa_io_base;
  1604. case IOBASE_ISA_MEM:
  1605. return (long)isa_mem_base;
  1606. }
  1607. return result;
  1608. }
  1609. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  1610. const struct resource *rsrc,
  1611. resource_size_t *start, resource_size_t *end)
  1612. {
  1613. struct pci_controller *hose = pci_bus_to_hose(dev->bus->number);
  1614. resource_size_t offset = 0;
  1615. if (hose == NULL)
  1616. return;
  1617. if (rsrc->flags & IORESOURCE_IO)
  1618. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1619. /* We pass a fully fixed up address to userland for MMIO instead of
  1620. * a BAR value because X is lame and expects to be able to use that
  1621. * to pass to /dev/mem !
  1622. *
  1623. * That means that we'll have potentially 64 bits values where some
  1624. * userland apps only expect 32 (like X itself since it thinks only
  1625. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  1626. * 32 bits CHRPs :-(
  1627. *
  1628. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  1629. * has been fixed (and the fix spread enough), we can re-enable the
  1630. * 2 lines below and pass down a BAR value to userland. In that case
  1631. * we'll also have to re-enable the matching code in
  1632. * __pci_mmap_make_offset().
  1633. *
  1634. * BenH.
  1635. */
  1636. #if 0
  1637. else if (rsrc->flags & IORESOURCE_MEM)
  1638. offset = hose->pci_mem_offset;
  1639. #endif
  1640. *start = rsrc->start - offset;
  1641. *end = rsrc->end - offset;
  1642. }
  1643. void __init pci_init_resource(struct resource *res, resource_size_t start,
  1644. resource_size_t end, int flags, char *name)
  1645. {
  1646. res->start = start;
  1647. res->end = end;
  1648. res->flags = flags;
  1649. res->name = name;
  1650. res->parent = NULL;
  1651. res->sibling = NULL;
  1652. res->child = NULL;
  1653. }
  1654. unsigned long pci_address_to_pio(phys_addr_t address)
  1655. {
  1656. struct pci_controller* hose = hose_head;
  1657. for (; hose; hose = hose->next) {
  1658. unsigned int size = hose->io_resource.end -
  1659. hose->io_resource.start + 1;
  1660. if (address >= hose->io_base_phys &&
  1661. address < (hose->io_base_phys + size)) {
  1662. unsigned long base =
  1663. (unsigned long)hose->io_base_virt - _IO_BASE;
  1664. return base + (address - hose->io_base_phys);
  1665. }
  1666. }
  1667. return (unsigned int)-1;
  1668. }
  1669. EXPORT_SYMBOL(pci_address_to_pio);
  1670. /*
  1671. * Null PCI config access functions, for the case when we can't
  1672. * find a hose.
  1673. */
  1674. #define NULL_PCI_OP(rw, size, type) \
  1675. static int \
  1676. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1677. { \
  1678. return PCIBIOS_DEVICE_NOT_FOUND; \
  1679. }
  1680. static int
  1681. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1682. int len, u32 *val)
  1683. {
  1684. return PCIBIOS_DEVICE_NOT_FOUND;
  1685. }
  1686. static int
  1687. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1688. int len, u32 val)
  1689. {
  1690. return PCIBIOS_DEVICE_NOT_FOUND;
  1691. }
  1692. static struct pci_ops null_pci_ops =
  1693. {
  1694. null_read_config,
  1695. null_write_config
  1696. };
  1697. /*
  1698. * These functions are used early on before PCI scanning is done
  1699. * and all of the pci_dev and pci_bus structures have been created.
  1700. */
  1701. static struct pci_bus *
  1702. fake_pci_bus(struct pci_controller *hose, int busnr)
  1703. {
  1704. static struct pci_bus bus;
  1705. if (hose == 0) {
  1706. hose = pci_bus_to_hose(busnr);
  1707. if (hose == 0)
  1708. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1709. }
  1710. bus.number = busnr;
  1711. bus.sysdata = hose;
  1712. bus.ops = hose? hose->ops: &null_pci_ops;
  1713. return &bus;
  1714. }
  1715. #define EARLY_PCI_OP(rw, size, type) \
  1716. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1717. int devfn, int offset, type value) \
  1718. { \
  1719. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1720. devfn, offset, value); \
  1721. }
  1722. EARLY_PCI_OP(read, byte, u8 *)
  1723. EARLY_PCI_OP(read, word, u16 *)
  1724. EARLY_PCI_OP(read, dword, u32 *)
  1725. EARLY_PCI_OP(write, byte, u8)
  1726. EARLY_PCI_OP(write, word, u16)
  1727. EARLY_PCI_OP(write, dword, u32)