mpc8641_hpcn.dts 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * MPC8641 HPCN Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8641HPCN";
  13. compatible = "mpc86xx";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8641@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // From uboot
  28. clock-frequency = <0>; // From uboot
  29. 32-bit;
  30. };
  31. PowerPC,8641@1 {
  32. device_type = "cpu";
  33. reg = <1>;
  34. d-cache-line-size = <20>; // 32 bytes
  35. i-cache-line-size = <20>; // 32 bytes
  36. d-cache-size = <8000>; // L1, 32K
  37. i-cache-size = <8000>; // L1, 32K
  38. timebase-frequency = <0>; // 33 MHz, from uboot
  39. bus-frequency = <0>; // From uboot
  40. clock-frequency = <0>; // From uboot
  41. 32-bit;
  42. };
  43. };
  44. memory {
  45. device_type = "memory";
  46. reg = <00000000 40000000>; // 1G at 0x0
  47. };
  48. soc8641@f8000000 {
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. #interrupt-cells = <2>;
  52. device_type = "soc";
  53. ranges = <0 f8000000 00100000>;
  54. reg = <f8000000 00100000>; // CCSRBAR 1M
  55. bus-frequency = <0>;
  56. i2c@3000 {
  57. device_type = "i2c";
  58. compatible = "fsl-i2c";
  59. reg = <3000 100>;
  60. interrupts = <2b 2>;
  61. interrupt-parent = <&mpic>;
  62. dfsrr;
  63. };
  64. i2c@3100 {
  65. device_type = "i2c";
  66. compatible = "fsl-i2c";
  67. reg = <3100 100>;
  68. interrupts = <2b 2>;
  69. interrupt-parent = <&mpic>;
  70. dfsrr;
  71. };
  72. mdio@24520 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. device_type = "mdio";
  76. compatible = "gianfar";
  77. reg = <24520 20>;
  78. phy0: ethernet-phy@0 {
  79. interrupt-parent = <&mpic>;
  80. interrupts = <4a 1>;
  81. reg = <0>;
  82. device_type = "ethernet-phy";
  83. };
  84. phy1: ethernet-phy@1 {
  85. interrupt-parent = <&mpic>;
  86. interrupts = <4a 1>;
  87. reg = <1>;
  88. device_type = "ethernet-phy";
  89. };
  90. phy2: ethernet-phy@2 {
  91. interrupt-parent = <&mpic>;
  92. interrupts = <4a 1>;
  93. reg = <2>;
  94. device_type = "ethernet-phy";
  95. };
  96. phy3: ethernet-phy@3 {
  97. interrupt-parent = <&mpic>;
  98. interrupts = <4a 1>;
  99. reg = <3>;
  100. device_type = "ethernet-phy";
  101. };
  102. };
  103. ethernet@24000 {
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. device_type = "network";
  107. model = "TSEC";
  108. compatible = "gianfar";
  109. reg = <24000 1000>;
  110. mac-address = [ 00 E0 0C 00 73 00 ];
  111. interrupts = <1d 2 1e 2 22 2>;
  112. interrupt-parent = <&mpic>;
  113. phy-handle = <&phy0>;
  114. };
  115. ethernet@25000 {
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. device_type = "network";
  119. model = "TSEC";
  120. compatible = "gianfar";
  121. reg = <25000 1000>;
  122. mac-address = [ 00 E0 0C 00 73 01 ];
  123. interrupts = <23 2 24 2 28 2>;
  124. interrupt-parent = <&mpic>;
  125. phy-handle = <&phy1>;
  126. };
  127. ethernet@26000 {
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. device_type = "network";
  131. model = "TSEC";
  132. compatible = "gianfar";
  133. reg = <26000 1000>;
  134. mac-address = [ 00 E0 0C 00 02 FD ];
  135. interrupts = <1F 2 20 2 21 2>;
  136. interrupt-parent = <&mpic>;
  137. phy-handle = <&phy2>;
  138. };
  139. ethernet@27000 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. device_type = "network";
  143. model = "TSEC";
  144. compatible = "gianfar";
  145. reg = <27000 1000>;
  146. mac-address = [ 00 E0 0C 00 03 FD ];
  147. interrupts = <25 2 26 2 27 2>;
  148. interrupt-parent = <&mpic>;
  149. phy-handle = <&phy3>;
  150. };
  151. serial@4500 {
  152. device_type = "serial";
  153. compatible = "ns16550";
  154. reg = <4500 100>;
  155. clock-frequency = <0>;
  156. interrupts = <2a 2>;
  157. interrupt-parent = <&mpic>;
  158. };
  159. serial@4600 {
  160. device_type = "serial";
  161. compatible = "ns16550";
  162. reg = <4600 100>;
  163. clock-frequency = <0>;
  164. interrupts = <1c 2>;
  165. interrupt-parent = <&mpic>;
  166. };
  167. pci@8000 {
  168. compatible = "86xx";
  169. device_type = "pci";
  170. #interrupt-cells = <1>;
  171. #size-cells = <2>;
  172. #address-cells = <3>;
  173. reg = <8000 1000>;
  174. bus-range = <0 fe>;
  175. ranges = <02000000 0 80000000 80000000 0 20000000
  176. 01000000 0 00000000 e2000000 0 00100000>;
  177. clock-frequency = <1fca055>;
  178. interrupt-parent = <&mpic>;
  179. interrupts = <18 2>;
  180. interrupt-map-mask = <f800 0 0 7>;
  181. interrupt-map = <
  182. /* IDSEL 0x11 */
  183. 8800 0 0 1 &i8259 3 2
  184. 8800 0 0 2 &i8259 4 2
  185. 8800 0 0 3 &i8259 5 2
  186. 8800 0 0 4 &i8259 6 2
  187. /* IDSEL 0x12 */
  188. 9000 0 0 1 &i8259 4 2
  189. 9000 0 0 2 &i8259 5 2
  190. 9000 0 0 3 &i8259 6 2
  191. 9000 0 0 4 &i8259 3 2
  192. /* IDSEL 0x13 */
  193. 9800 0 0 1 &i8259 0 0
  194. 9800 0 0 2 &i8259 0 0
  195. 9800 0 0 3 &i8259 0 0
  196. 9800 0 0 4 &i8259 0 0
  197. /* IDSEL 0x14 */
  198. a000 0 0 1 &i8259 0 0
  199. a000 0 0 2 &i8259 0 0
  200. a000 0 0 3 &i8259 0 0
  201. a000 0 0 4 &i8259 0 0
  202. /* IDSEL 0x15 */
  203. a800 0 0 1 &i8259 0 0
  204. a800 0 0 2 &i8259 0 0
  205. a800 0 0 3 &i8259 0 0
  206. a800 0 0 4 &i8259 0 0
  207. /* IDSEL 0x16 */
  208. b000 0 0 1 &i8259 0 0
  209. b000 0 0 2 &i8259 0 0
  210. b000 0 0 3 &i8259 0 0
  211. b000 0 0 4 &i8259 0 0
  212. /* IDSEL 0x17 */
  213. b800 0 0 1 &i8259 0 0
  214. b800 0 0 2 &i8259 0 0
  215. b800 0 0 3 &i8259 0 0
  216. b800 0 0 4 &i8259 0 0
  217. /* IDSEL 0x18 */
  218. c000 0 0 1 &i8259 0 0
  219. c000 0 0 2 &i8259 0 0
  220. c000 0 0 3 &i8259 0 0
  221. c000 0 0 4 &i8259 0 0
  222. /* IDSEL 0x19 */
  223. c800 0 0 1 &i8259 0 0
  224. c800 0 0 2 &i8259 0 0
  225. c800 0 0 3 &i8259 0 0
  226. c800 0 0 4 &i8259 0 0
  227. /* IDSEL 0x1a */
  228. d000 0 0 1 &i8259 6 2
  229. d000 0 0 2 &i8259 3 2
  230. d000 0 0 3 &i8259 4 2
  231. d000 0 0 4 &i8259 5 2
  232. /* IDSEL 0x1b */
  233. d800 0 0 1 &i8259 5 2
  234. d800 0 0 2 &i8259 0 0
  235. d800 0 0 3 &i8259 0 0
  236. d800 0 0 4 &i8259 0 0
  237. /* IDSEL 0x1c */
  238. e000 0 0 1 &i8259 9 2
  239. e000 0 0 2 &i8259 a 2
  240. e000 0 0 3 &i8259 c 2
  241. e000 0 0 4 &i8259 7 2
  242. /* IDSEL 0x1d */
  243. e800 0 0 1 &i8259 9 2
  244. e800 0 0 2 &i8259 a 2
  245. e800 0 0 3 &i8259 b 2
  246. e800 0 0 4 &i8259 0 0
  247. /* IDSEL 0x1e */
  248. f000 0 0 1 &i8259 c 2
  249. f000 0 0 2 &i8259 0 0
  250. f000 0 0 3 &i8259 0 0
  251. f000 0 0 4 &i8259 0 0
  252. /* IDSEL 0x1f */
  253. f800 0 0 1 &i8259 6 2
  254. f800 0 0 2 &i8259 0 0
  255. f800 0 0 3 &i8259 0 0
  256. f800 0 0 4 &i8259 0 0
  257. >;
  258. i8259: i8259@4d0 {
  259. clock-frequency = <0>;
  260. interrupt-controller;
  261. device_type = "interrupt-controller";
  262. #address-cells = <0>;
  263. #interrupt-cells = <2>;
  264. built-in;
  265. compatible = "chrp,iic";
  266. big-endian;
  267. interrupts = <49 2>;
  268. interrupt-parent = <&mpic>;
  269. };
  270. };
  271. pci@9000 {
  272. compatible = "86xx";
  273. device_type = "pci";
  274. #interrupt-cells = <1>;
  275. #size-cells = <2>;
  276. #address-cells = <3>;
  277. reg = <9000 1000>;
  278. bus-range = <0 ff>;
  279. ranges = <02000000 0 a0000000 a0000000 0 20000000
  280. 01000000 0 00000000 e3000000 0 00100000>;
  281. clock-frequency = <1fca055>;
  282. interrupt-parent = <&mpic>;
  283. interrupts = <19 2>;
  284. interrupt-map-mask = <f800 0 0 7>;
  285. interrupt-map = <
  286. /* IDSEL 0x0 */
  287. 0000 0 0 1 &mpic 44 1
  288. 0000 0 0 2 &mpic 45 1
  289. 0000 0 0 3 &mpic 46 1
  290. 0000 0 0 4 &mpic 47 1
  291. >;
  292. };
  293. mpic: pic@40000 {
  294. clock-frequency = <0>;
  295. interrupt-controller;
  296. #address-cells = <0>;
  297. #interrupt-cells = <2>;
  298. reg = <40000 40000>;
  299. built-in;
  300. compatible = "chrp,open-pic";
  301. device_type = "open-pic";
  302. big-endian;
  303. };
  304. };
  305. };