mpc8560ads.dts 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * MPC8560 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8560ADS";
  13. compatible = "MPC8560ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8560@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <04ead9a0>;
  27. bus-frequency = <13ab6680>;
  28. clock-frequency = <312c8040>;
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 10000000>;
  35. };
  36. soc8560@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <0 e0000000 00100000>;
  42. reg = <e0000000 00000200>;
  43. bus-frequency = <13ab6680>;
  44. mdio@24520 {
  45. device_type = "mdio";
  46. compatible = "gianfar";
  47. reg = <24520 20>;
  48. #address-cells = <1>;
  49. #size-cells = <0>;
  50. phy0: ethernet-phy@0 {
  51. interrupt-parent = <&mpic>;
  52. interrupts = <35 1>;
  53. reg = <0>;
  54. device_type = "ethernet-phy";
  55. };
  56. phy1: ethernet-phy@1 {
  57. interrupt-parent = <&mpic>;
  58. interrupts = <35 1>;
  59. reg = <1>;
  60. device_type = "ethernet-phy";
  61. };
  62. phy2: ethernet-phy@2 {
  63. interrupt-parent = <&mpic>;
  64. interrupts = <37 1>;
  65. reg = <2>;
  66. device_type = "ethernet-phy";
  67. };
  68. phy3: ethernet-phy@3 {
  69. interrupt-parent = <&mpic>;
  70. interrupts = <37 1>;
  71. reg = <3>;
  72. device_type = "ethernet-phy";
  73. };
  74. };
  75. ethernet@24000 {
  76. device_type = "network";
  77. model = "TSEC";
  78. compatible = "gianfar";
  79. reg = <24000 1000>;
  80. address = [ 00 00 0C 00 00 FD ];
  81. interrupts = <d 2 e 2 12 2>;
  82. interrupt-parent = <&mpic>;
  83. phy-handle = <&phy0>;
  84. };
  85. ethernet@25000 {
  86. #address-cells = <1>;
  87. #size-cells = <0>;
  88. device_type = "network";
  89. model = "TSEC";
  90. compatible = "gianfar";
  91. reg = <25000 1000>;
  92. address = [ 00 00 0C 00 01 FD ];
  93. interrupts = <13 2 14 2 18 2>;
  94. interrupt-parent = <&mpic>;
  95. phy-handle = <&phy1>;
  96. };
  97. pci@8000 {
  98. #interrupt-cells = <1>;
  99. #size-cells = <2>;
  100. #address-cells = <3>;
  101. compatible = "85xx";
  102. device_type = "pci";
  103. reg = <8000 400>;
  104. clock-frequency = <3f940aa>;
  105. interrupt-map-mask = <f800 0 0 7>;
  106. interrupt-map = <
  107. /* IDSEL 0x2 */
  108. 1000 0 0 1 &mpic 31 1
  109. 1000 0 0 2 &mpic 32 1
  110. 1000 0 0 3 &mpic 33 1
  111. 1000 0 0 4 &mpic 34 1
  112. /* IDSEL 0x3 */
  113. 1800 0 0 1 &mpic 34 1
  114. 1800 0 0 2 &mpic 31 1
  115. 1800 0 0 3 &mpic 32 1
  116. 1800 0 0 4 &mpic 33 1
  117. /* IDSEL 0x4 */
  118. 2000 0 0 1 &mpic 33 1
  119. 2000 0 0 2 &mpic 34 1
  120. 2000 0 0 3 &mpic 31 1
  121. 2000 0 0 4 &mpic 32 1
  122. /* IDSEL 0x5 */
  123. 2800 0 0 1 &mpic 32 1
  124. 2800 0 0 2 &mpic 33 1
  125. 2800 0 0 3 &mpic 34 1
  126. 2800 0 0 4 &mpic 31 1
  127. /* IDSEL 12 */
  128. 6000 0 0 1 &mpic 31 1
  129. 6000 0 0 2 &mpic 32 1
  130. 6000 0 0 3 &mpic 33 1
  131. 6000 0 0 4 &mpic 34 1
  132. /* IDSEL 13 */
  133. 6800 0 0 1 &mpic 34 1
  134. 6800 0 0 2 &mpic 31 1
  135. 6800 0 0 3 &mpic 32 1
  136. 6800 0 0 4 &mpic 33 1
  137. /* IDSEL 14*/
  138. 7000 0 0 1 &mpic 33 1
  139. 7000 0 0 2 &mpic 34 1
  140. 7000 0 0 3 &mpic 31 1
  141. 7000 0 0 4 &mpic 32 1
  142. /* IDSEL 15 */
  143. 7800 0 0 1 &mpic 32 1
  144. 7800 0 0 2 &mpic 33 1
  145. 7800 0 0 3 &mpic 34 1
  146. 7800 0 0 4 &mpic 31 1
  147. /* IDSEL 18 */
  148. 9000 0 0 1 &mpic 31 1
  149. 9000 0 0 2 &mpic 32 1
  150. 9000 0 0 3 &mpic 33 1
  151. 9000 0 0 4 &mpic 34 1
  152. /* IDSEL 19 */
  153. 9800 0 0 1 &mpic 34 1
  154. 9800 0 0 2 &mpic 31 1
  155. 9800 0 0 3 &mpic 32 1
  156. 9800 0 0 4 &mpic 33 1
  157. /* IDSEL 20 */
  158. a000 0 0 1 &mpic 33 1
  159. a000 0 0 2 &mpic 34 1
  160. a000 0 0 3 &mpic 31 1
  161. a000 0 0 4 &mpic 32 1
  162. /* IDSEL 21 */
  163. a800 0 0 1 &mpic 32 1
  164. a800 0 0 2 &mpic 33 1
  165. a800 0 0 3 &mpic 34 1
  166. a800 0 0 4 &mpic 31 1>;
  167. interrupt-parent = <&mpic>;
  168. interrupts = <8 0>;
  169. bus-range = <0 0>;
  170. ranges = <02000000 0 80000000 80000000 0 20000000
  171. 01000000 0 00000000 e2000000 0 01000000>;
  172. };
  173. mpic: pic@40000 {
  174. interrupt-controller;
  175. #address-cells = <0>;
  176. #interrupt-cells = <2>;
  177. reg = <40000 40000>;
  178. built-in;
  179. device_type = "open-pic";
  180. };
  181. cpm@e0000000 {
  182. #address-cells = <1>;
  183. #size-cells = <1>;
  184. #interrupt-cells = <2>;
  185. device_type = "cpm";
  186. model = "CPM2";
  187. ranges = <0 0 c0000>;
  188. reg = <80000 40000>;
  189. command-proc = <919c0>;
  190. brg-frequency = <9d5b340>;
  191. cpmpic: pic@90c00 {
  192. interrupt-controller;
  193. #address-cells = <0>;
  194. #interrupt-cells = <2>;
  195. interrupts = <1e 0>;
  196. interrupt-parent = <&mpic>;
  197. reg = <90c00 80>;
  198. built-in;
  199. device_type = "cpm-pic";
  200. };
  201. scc@91a00 {
  202. device_type = "serial";
  203. compatible = "cpm_uart";
  204. model = "SCC";
  205. device-id = <1>;
  206. reg = <91a00 20 88000 100>;
  207. clock-setup = <00ffffff 0>;
  208. rx-clock = <1>;
  209. tx-clock = <1>;
  210. current-speed = <1c200>;
  211. interrupts = <28 8>;
  212. interrupt-parent = <&cpmpic>;
  213. };
  214. scc@91a20 {
  215. device_type = "serial";
  216. compatible = "cpm_uart";
  217. model = "SCC";
  218. device-id = <2>;
  219. reg = <91a20 20 88100 100>;
  220. clock-setup = <ff00ffff 90000>;
  221. rx-clock = <2>;
  222. tx-clock = <2>;
  223. current-speed = <1c200>;
  224. interrupts = <29 8>;
  225. interrupt-parent = <&cpmpic>;
  226. };
  227. fcc@91320 {
  228. device_type = "network";
  229. compatible = "fs_enet";
  230. model = "FCC";
  231. device-id = <2>;
  232. reg = <91320 20 88500 100 913a0 30>;
  233. mac-address = [ 00 00 0C 00 02 FD ];
  234. clock-setup = <ff00ffff 250000>;
  235. rx-clock = <15>;
  236. tx-clock = <16>;
  237. interrupts = <21 8>;
  238. interrupt-parent = <&cpmpic>;
  239. phy-handle = <&phy2>;
  240. };
  241. fcc@91340 {
  242. device_type = "network";
  243. compatible = "fs_enet";
  244. model = "FCC";
  245. device-id = <3>;
  246. reg = <91340 20 88600 100 913d0 30>;
  247. mac-address = [ 00 00 0C 00 03 FD ];
  248. clock-setup = <ffff00ff 3700>;
  249. rx-clock = <17>;
  250. tx-clock = <18>;
  251. interrupts = <22 8>;
  252. interrupt-parent = <&cpmpic>;
  253. phy-handle = <&phy3>;
  254. };
  255. };
  256. };
  257. };