mpc8548cds.dts 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * MPC8555 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8548@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 08000000>; // 128M at 0x0
  35. };
  36. soc8548@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <0 e0000000 00100000>;
  42. reg = <e0000000 00100000>; // CCSRBAR 1M
  43. bus-frequency = <0>;
  44. i2c@3000 {
  45. device_type = "i2c";
  46. compatible = "fsl-i2c";
  47. reg = <3000 100>;
  48. interrupts = <1b 2>;
  49. interrupt-parent = <&mpic>;
  50. dfsrr;
  51. };
  52. mdio@24520 {
  53. #address-cells = <1>;
  54. #size-cells = <0>;
  55. device_type = "mdio";
  56. compatible = "gianfar";
  57. reg = <24520 20>;
  58. phy0: ethernet-phy@0 {
  59. interrupt-parent = <&mpic>;
  60. interrupts = <35 0>;
  61. reg = <0>;
  62. device_type = "ethernet-phy";
  63. };
  64. phy1: ethernet-phy@1 {
  65. interrupt-parent = <&mpic>;
  66. interrupts = <35 0>;
  67. reg = <1>;
  68. device_type = "ethernet-phy";
  69. };
  70. phy2: ethernet-phy@2 {
  71. interrupt-parent = <&mpic>;
  72. interrupts = <35 0>;
  73. reg = <2>;
  74. device_type = "ethernet-phy";
  75. };
  76. phy3: ethernet-phy@3 {
  77. interrupt-parent = <&mpic>;
  78. interrupts = <35 0>;
  79. reg = <3>;
  80. device_type = "ethernet-phy";
  81. };
  82. };
  83. ethernet@24000 {
  84. #address-cells = <1>;
  85. #size-cells = <0>;
  86. device_type = "network";
  87. model = "eTSEC";
  88. compatible = "gianfar";
  89. reg = <24000 1000>;
  90. local-mac-address = [ 00 E0 0C 00 73 00 ];
  91. interrupts = <d 2 e 2 12 2>;
  92. interrupt-parent = <&mpic>;
  93. phy-handle = <&phy0>;
  94. };
  95. ethernet@25000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. device_type = "network";
  99. model = "eTSEC";
  100. compatible = "gianfar";
  101. reg = <25000 1000>;
  102. local-mac-address = [ 00 E0 0C 00 73 01 ];
  103. interrupts = <13 2 14 2 18 2>;
  104. interrupt-parent = <&mpic>;
  105. phy-handle = <&phy1>;
  106. };
  107. /* eTSEC 3/4 are currently broken
  108. ethernet@26000 {
  109. #address-cells = <1>;
  110. #size-cells = <0>;
  111. device_type = "network";
  112. model = "eTSEC";
  113. compatible = "gianfar";
  114. reg = <26000 1000>;
  115. local-mac-address = [ 00 E0 0C 00 73 02 ];
  116. interrupts = <f 2 10 2 11 2>;
  117. interrupt-parent = <&mpic>;
  118. phy-handle = <&phy2>;
  119. };
  120. ethernet@27000 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. device_type = "network";
  124. model = "eTSEC";
  125. compatible = "gianfar";
  126. reg = <27000 1000>;
  127. local-mac-address = [ 00 E0 0C 00 73 03 ];
  128. interrupts = <15 2 16 2 17 2>;
  129. interrupt-parent = <&mpic>;
  130. phy-handle = <&phy3>;
  131. };
  132. */
  133. serial@4500 {
  134. device_type = "serial";
  135. compatible = "ns16550";
  136. reg = <4500 100>; // reg base, size
  137. clock-frequency = <0>; // should we fill in in uboot?
  138. interrupts = <1a 2>;
  139. interrupt-parent = <&mpic>;
  140. };
  141. serial@4600 {
  142. device_type = "serial";
  143. compatible = "ns16550";
  144. reg = <4600 100>; // reg base, size
  145. clock-frequency = <0>; // should we fill in in uboot?
  146. interrupts = <1a 2>;
  147. interrupt-parent = <&mpic>;
  148. };
  149. pci1: pci@8000 {
  150. interrupt-map-mask = <1f800 0 0 7>;
  151. interrupt-map = <
  152. /* IDSEL 0x10 */
  153. 08000 0 0 1 &mpic 30 1
  154. 08000 0 0 2 &mpic 31 1
  155. 08000 0 0 3 &mpic 32 1
  156. 08000 0 0 4 &mpic 33 1
  157. /* IDSEL 0x11 */
  158. 08800 0 0 1 &mpic 30 1
  159. 08800 0 0 2 &mpic 31 1
  160. 08800 0 0 3 &mpic 32 1
  161. 08800 0 0 4 &mpic 33 1
  162. /* IDSEL 0x12 (Slot 1) */
  163. 09000 0 0 1 &mpic 30 1
  164. 09000 0 0 2 &mpic 31 1
  165. 09000 0 0 3 &mpic 32 1
  166. 09000 0 0 4 &mpic 33 1
  167. /* IDSEL 0x13 (Slot 2) */
  168. 09800 0 0 1 &mpic 31 1
  169. 09800 0 0 2 &mpic 32 1
  170. 09800 0 0 3 &mpic 33 1
  171. 09800 0 0 4 &mpic 30 1
  172. /* IDSEL 0x14 (Slot 3) */
  173. 0a000 0 0 1 &mpic 32 1
  174. 0a000 0 0 2 &mpic 33 1
  175. 0a000 0 0 3 &mpic 30 1
  176. 0a000 0 0 4 &mpic 31 1
  177. /* IDSEL 0x15 (Slot 4) */
  178. 0a800 0 0 1 &mpic 33 1
  179. 0a800 0 0 2 &mpic 30 1
  180. 0a800 0 0 3 &mpic 31 1
  181. 0a800 0 0 4 &mpic 32 1
  182. /* Bus 1 (Tundra Bridge) */
  183. /* IDSEL 0x12 (ISA bridge) */
  184. 19000 0 0 1 &mpic 30 1
  185. 19000 0 0 2 &mpic 31 1
  186. 19000 0 0 3 &mpic 32 1
  187. 19000 0 0 4 &mpic 33 1>;
  188. interrupt-parent = <&mpic>;
  189. interrupts = <08 2>;
  190. bus-range = <0 0>;
  191. ranges = <02000000 0 80000000 80000000 0 20000000
  192. 01000000 0 00000000 e2000000 0 00100000>;
  193. clock-frequency = <3f940aa>;
  194. #interrupt-cells = <1>;
  195. #size-cells = <2>;
  196. #address-cells = <3>;
  197. reg = <8000 1000>;
  198. compatible = "85xx";
  199. device_type = "pci";
  200. i8259@19000 {
  201. clock-frequency = <0>;
  202. interrupt-controller;
  203. device_type = "interrupt-controller";
  204. reg = <19000 0 0 0 1>;
  205. #address-cells = <0>;
  206. #interrupt-cells = <2>;
  207. built-in;
  208. compatible = "chrp,iic";
  209. big-endian;
  210. interrupts = <1>;
  211. interrupt-parent = <&pci1>;
  212. };
  213. };
  214. pci@9000 {
  215. interrupt-map-mask = <f800 0 0 7>;
  216. interrupt-map = <
  217. /* IDSEL 0x15 */
  218. a800 0 0 1 &mpic 3b 1
  219. a800 0 0 2 &mpic 3b 1
  220. a800 0 0 3 &mpic 3b 1
  221. a800 0 0 4 &mpic 3b 1>;
  222. interrupt-parent = <&mpic>;
  223. interrupts = <09 2>;
  224. bus-range = <0 0>;
  225. ranges = <02000000 0 a0000000 a0000000 0 20000000
  226. 01000000 0 00000000 e3000000 0 00100000>;
  227. clock-frequency = <3f940aa>;
  228. #interrupt-cells = <1>;
  229. #size-cells = <2>;
  230. #address-cells = <3>;
  231. reg = <9000 1000>;
  232. compatible = "85xx";
  233. device_type = "pci";
  234. };
  235. mpic: pic@40000 {
  236. clock-frequency = <0>;
  237. interrupt-controller;
  238. #address-cells = <0>;
  239. #interrupt-cells = <2>;
  240. reg = <40000 40000>;
  241. built-in;
  242. compatible = "chrp,open-pic";
  243. device_type = "open-pic";
  244. big-endian;
  245. };
  246. };
  247. };