mpc8540ads.dts 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8540ADS";
  13. compatible = "MPC8540ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8540@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 08000000>; // 128M at 0x0
  35. };
  36. soc8540@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <0 e0000000 00100000>;
  42. reg = <e0000000 00100000>; // CCSRBAR 1M
  43. bus-frequency = <0>;
  44. i2c@3000 {
  45. device_type = "i2c";
  46. compatible = "fsl-i2c";
  47. reg = <3000 100>;
  48. interrupts = <1b 2>;
  49. interrupt-parent = <&mpic>;
  50. dfsrr;
  51. };
  52. mdio@24520 {
  53. #address-cells = <1>;
  54. #size-cells = <0>;
  55. device_type = "mdio";
  56. compatible = "gianfar";
  57. reg = <24520 20>;
  58. phy0: ethernet-phy@0 {
  59. interrupt-parent = <&mpic>;
  60. interrupts = <35 1>;
  61. reg = <0>;
  62. device_type = "ethernet-phy";
  63. };
  64. phy1: ethernet-phy@1 {
  65. interrupt-parent = <&mpic>;
  66. interrupts = <35 1>;
  67. reg = <1>;
  68. device_type = "ethernet-phy";
  69. };
  70. phy3: ethernet-phy@3 {
  71. interrupt-parent = <&mpic>;
  72. interrupts = <37 1>;
  73. reg = <3>;
  74. device_type = "ethernet-phy";
  75. };
  76. };
  77. ethernet@24000 {
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. device_type = "network";
  81. model = "TSEC";
  82. compatible = "gianfar";
  83. reg = <24000 1000>;
  84. address = [ 00 E0 0C 00 73 00 ];
  85. local-mac-address = [ 00 E0 0C 00 73 00 ];
  86. interrupts = <d 2 e 2 12 2>;
  87. interrupt-parent = <&mpic>;
  88. phy-handle = <&phy0>;
  89. };
  90. ethernet@25000 {
  91. #address-cells = <1>;
  92. #size-cells = <0>;
  93. device_type = "network";
  94. model = "TSEC";
  95. compatible = "gianfar";
  96. reg = <25000 1000>;
  97. address = [ 00 E0 0C 00 73 01 ];
  98. local-mac-address = [ 00 E0 0C 00 73 01 ];
  99. interrupts = <13 2 14 2 18 2>;
  100. interrupt-parent = <&mpic>;
  101. phy-handle = <&phy1>;
  102. };
  103. ethernet@26000 {
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. device_type = "network";
  107. model = "FEC";
  108. compatible = "gianfar";
  109. reg = <26000 1000>;
  110. address = [ 00 E0 0C 00 73 02 ];
  111. local-mac-address = [ 00 E0 0C 00 73 02 ];
  112. interrupts = <19 2>;
  113. interrupt-parent = <&mpic>;
  114. phy-handle = <&phy3>;
  115. };
  116. serial@4500 {
  117. device_type = "serial";
  118. compatible = "ns16550";
  119. reg = <4500 100>; // reg base, size
  120. clock-frequency = <0>; // should we fill in in uboot?
  121. interrupts = <1a 2>;
  122. interrupt-parent = <&mpic>;
  123. };
  124. serial@4600 {
  125. device_type = "serial";
  126. compatible = "ns16550";
  127. reg = <4600 100>; // reg base, size
  128. clock-frequency = <0>; // should we fill in in uboot?
  129. interrupts = <1a 2>;
  130. interrupt-parent = <&mpic>;
  131. };
  132. pci@8000 {
  133. interrupt-map-mask = <f800 0 0 7>;
  134. interrupt-map = <
  135. /* IDSEL 0x02 */
  136. 1000 0 0 1 &mpic 31 1
  137. 1000 0 0 2 &mpic 32 1
  138. 1000 0 0 3 &mpic 33 1
  139. 1000 0 0 4 &mpic 34 1
  140. /* IDSEL 0x03 */
  141. 1800 0 0 1 &mpic 34 1
  142. 1800 0 0 2 &mpic 31 1
  143. 1800 0 0 3 &mpic 32 1
  144. 1800 0 0 4 &mpic 33 1
  145. /* IDSEL 0x04 */
  146. 2000 0 0 1 &mpic 33 1
  147. 2000 0 0 2 &mpic 34 1
  148. 2000 0 0 3 &mpic 31 1
  149. 2000 0 0 4 &mpic 32 1
  150. /* IDSEL 0x05 */
  151. 2800 0 0 1 &mpic 32 1
  152. 2800 0 0 2 &mpic 33 1
  153. 2800 0 0 3 &mpic 34 1
  154. 2800 0 0 4 &mpic 31 1
  155. /* IDSEL 0x0c */
  156. 6000 0 0 1 &mpic 31 1
  157. 6000 0 0 2 &mpic 32 1
  158. 6000 0 0 3 &mpic 33 1
  159. 6000 0 0 4 &mpic 34 1
  160. /* IDSEL 0x0d */
  161. 6800 0 0 1 &mpic 34 1
  162. 6800 0 0 2 &mpic 31 1
  163. 6800 0 0 3 &mpic 32 1
  164. 6800 0 0 4 &mpic 33 1
  165. /* IDSEL 0x0e */
  166. 7000 0 0 1 &mpic 33 1
  167. 7000 0 0 2 &mpic 34 1
  168. 7000 0 0 3 &mpic 31 1
  169. 7000 0 0 4 &mpic 32 1
  170. /* IDSEL 0x0f */
  171. 7800 0 0 1 &mpic 32 1
  172. 7800 0 0 2 &mpic 33 1
  173. 7800 0 0 3 &mpic 34 1
  174. 7800 0 0 4 &mpic 31 1
  175. /* IDSEL 0x12 */
  176. 9000 0 0 1 &mpic 31 1
  177. 9000 0 0 2 &mpic 32 1
  178. 9000 0 0 3 &mpic 33 1
  179. 9000 0 0 4 &mpic 34 1
  180. /* IDSEL 0x13 */
  181. 9800 0 0 1 &mpic 34 1
  182. 9800 0 0 2 &mpic 31 1
  183. 9800 0 0 3 &mpic 32 1
  184. 9800 0 0 4 &mpic 33 1
  185. /* IDSEL 0x14 */
  186. a000 0 0 1 &mpic 33 1
  187. a000 0 0 2 &mpic 34 1
  188. a000 0 0 3 &mpic 31 1
  189. a000 0 0 4 &mpic 32 1
  190. /* IDSEL 0x15 */
  191. a800 0 0 1 &mpic 32 1
  192. a800 0 0 2 &mpic 33 1
  193. a800 0 0 3 &mpic 34 1
  194. a800 0 0 4 &mpic 31 1>;
  195. interrupt-parent = <&mpic>;
  196. interrupts = <08 2>;
  197. bus-range = <0 0>;
  198. ranges = <02000000 0 80000000 80000000 0 20000000
  199. 01000000 0 00000000 e2000000 0 00100000>;
  200. clock-frequency = <3f940aa>;
  201. #interrupt-cells = <1>;
  202. #size-cells = <2>;
  203. #address-cells = <3>;
  204. reg = <8000 1000>;
  205. compatible = "85xx";
  206. device_type = "pci";
  207. };
  208. mpic: pic@40000 {
  209. clock-frequency = <0>;
  210. interrupt-controller;
  211. #address-cells = <0>;
  212. #interrupt-cells = <2>;
  213. reg = <40000 40000>;
  214. built-in;
  215. compatible = "chrp,open-pic";
  216. device_type = "open-pic";
  217. big-endian;
  218. };
  219. };
  220. };