ip32-irq.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/mm.h>
  20. #include <linux/random.h>
  21. #include <linux/sched.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. #undef DEBUG_IRQ
  39. #ifdef DEBUG_IRQ
  40. #define DBG(x...) printk(x)
  41. #else
  42. #define DBG(x...)
  43. #endif
  44. /* O2 irq map
  45. *
  46. * IP0 -> software (ignored)
  47. * IP1 -> software (ignored)
  48. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  49. * IP3 -> (irq1) X unknown
  50. * IP4 -> (irq2) X unknown
  51. * IP5 -> (irq3) X unknown
  52. * IP6 -> (irq4) X unknown
  53. * IP7 -> (irq5) 0 CPU count/compare timer (system timer)
  54. *
  55. * crime: (C)
  56. *
  57. * CRIME_INT_STAT 31:0:
  58. *
  59. * 0 -> 1 Video in 1
  60. * 1 -> 2 Video in 2
  61. * 2 -> 3 Video out
  62. * 3 -> 4 Mace ethernet
  63. * 4 -> S SuperIO sub-interrupt
  64. * 5 -> M Miscellaneous sub-interrupt
  65. * 6 -> A Audio sub-interrupt
  66. * 7 -> 8 PCI bridge errors
  67. * 8 -> 9 PCI SCSI aic7xxx 0
  68. * 9 -> 10 PCI SCSI aic7xxx 1
  69. * 10 -> 11 PCI slot 0
  70. * 11 -> 12 unused (PCI slot 1)
  71. * 12 -> 13 unused (PCI slot 2)
  72. * 13 -> 14 unused (PCI shared 0)
  73. * 14 -> 15 unused (PCI shared 1)
  74. * 15 -> 16 unused (PCI shared 2)
  75. * 16 -> 17 GBE0 (E)
  76. * 17 -> 18 GBE1 (E)
  77. * 18 -> 19 GBE2 (E)
  78. * 19 -> 20 GBE3 (E)
  79. * 20 -> 21 CPU errors
  80. * 21 -> 22 Memory errors
  81. * 22 -> 23 RE empty edge (E)
  82. * 23 -> 24 RE full edge (E)
  83. * 24 -> 25 RE idle edge (E)
  84. * 25 -> 26 RE empty level
  85. * 26 -> 27 RE full level
  86. * 27 -> 28 RE idle level
  87. * 28 -> 29 unused (software 0) (E)
  88. * 29 -> 30 unused (software 1) (E)
  89. * 30 -> 31 unused (software 2) - crime 1.5 CPU SysCorError (E)
  90. * 31 -> 32 VICE
  91. *
  92. * S, M, A: Use the MACE ISA interrupt register
  93. * MACE_ISA_INT_STAT 31:0
  94. *
  95. * 0-7 -> 33-40 Audio
  96. * 8 -> 41 RTC
  97. * 9 -> 42 Keyboard
  98. * 10 -> X Keyboard polled
  99. * 11 -> 44 Mouse
  100. * 12 -> X Mouse polled
  101. * 13-15 -> 46-48 Count/compare timers
  102. * 16-19 -> 49-52 Parallel (16 E)
  103. * 20-25 -> 53-58 Serial 1 (22 E)
  104. * 26-31 -> 59-64 Serial 2 (28 E)
  105. *
  106. * Note that this means IRQs 5-7, 43, and 45 do not exist. This is a
  107. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  108. * is quite different anyway.
  109. */
  110. /* Some initial interrupts to set up */
  111. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  112. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  113. struct irqaction memerr_irq = { crime_memerr_intr, IRQF_DISABLED,
  114. CPU_MASK_NONE, "CRIME memory error", NULL, NULL };
  115. struct irqaction cpuerr_irq = { crime_cpuerr_intr, IRQF_DISABLED,
  116. CPU_MASK_NONE, "CRIME CPU error", NULL, NULL };
  117. /*
  118. * For interrupts wired from a single device to the CPU. Only the clock
  119. * uses this it seems, which is IRQ 0 and IP7.
  120. */
  121. static void enable_cpu_irq(unsigned int irq)
  122. {
  123. set_c0_status(STATUSF_IP7);
  124. }
  125. static void disable_cpu_irq(unsigned int irq)
  126. {
  127. clear_c0_status(STATUSF_IP7);
  128. }
  129. static void end_cpu_irq(unsigned int irq)
  130. {
  131. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  132. enable_cpu_irq (irq);
  133. }
  134. static struct irq_chip ip32_cpu_interrupt = {
  135. .name = "IP32 CPU",
  136. .ack = disable_cpu_irq,
  137. .mask = disable_cpu_irq,
  138. .mask_ack = disable_cpu_irq,
  139. .unmask = enable_cpu_irq,
  140. .end = end_cpu_irq,
  141. };
  142. /*
  143. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  144. * We get to split the register in half and do faster lookups.
  145. */
  146. static uint64_t crime_mask;
  147. static void enable_crime_irq(unsigned int irq)
  148. {
  149. crime_mask |= 1 << (irq - 1);
  150. crime->imask = crime_mask;
  151. }
  152. static void disable_crime_irq(unsigned int irq)
  153. {
  154. crime_mask &= ~(1 << (irq - 1));
  155. crime->imask = crime_mask;
  156. flush_crime_bus();
  157. }
  158. static void mask_and_ack_crime_irq(unsigned int irq)
  159. {
  160. /* Edge triggered interrupts must be cleared. */
  161. if ((irq >= CRIME_GBE0_IRQ && irq <= CRIME_GBE3_IRQ)
  162. || (irq >= CRIME_RE_EMPTY_E_IRQ && irq <= CRIME_RE_IDLE_E_IRQ)
  163. || (irq >= CRIME_SOFT0_IRQ && irq <= CRIME_SOFT2_IRQ)) {
  164. uint64_t crime_int;
  165. crime_int = crime->hard_int;
  166. crime_int &= ~(1 << (irq - 1));
  167. crime->hard_int = crime_int;
  168. }
  169. disable_crime_irq(irq);
  170. }
  171. static void end_crime_irq(unsigned int irq)
  172. {
  173. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  174. enable_crime_irq(irq);
  175. }
  176. static struct irq_chip ip32_crime_interrupt = {
  177. .name = "IP32 CRIME",
  178. .ack = mask_and_ack_crime_irq,
  179. .mask = disable_crime_irq,
  180. .mask_ack = mask_and_ack_crime_irq,
  181. .unmask = enable_crime_irq,
  182. .end = end_crime_irq,
  183. };
  184. /*
  185. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  186. * as close to the source as possible. This also means we can take the
  187. * next chunk of the CRIME register in one piece.
  188. */
  189. static unsigned long macepci_mask;
  190. static void enable_macepci_irq(unsigned int irq)
  191. {
  192. macepci_mask |= MACEPCI_CONTROL_INT(irq - 9);
  193. mace->pci.control = macepci_mask;
  194. crime_mask |= 1 << (irq - 1);
  195. crime->imask = crime_mask;
  196. }
  197. static void disable_macepci_irq(unsigned int irq)
  198. {
  199. crime_mask &= ~(1 << (irq - 1));
  200. crime->imask = crime_mask;
  201. flush_crime_bus();
  202. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - 9);
  203. mace->pci.control = macepci_mask;
  204. flush_mace_bus();
  205. }
  206. static void end_macepci_irq(unsigned int irq)
  207. {
  208. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  209. enable_macepci_irq(irq);
  210. }
  211. static struct irq_chip ip32_macepci_interrupt = {
  212. .name = "IP32 MACE PCI",
  213. .ack = disable_macepci_irq,
  214. .mask = disable_macepci_irq,
  215. .mask_ack = disable_macepci_irq,
  216. .unmask = enable_macepci_irq,
  217. .end = end_macepci_irq,
  218. };
  219. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  220. * CRIME register.
  221. */
  222. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  223. MACEISA_AUDIO_SC_INT | \
  224. MACEISA_AUDIO1_DMAT_INT | \
  225. MACEISA_AUDIO1_OF_INT | \
  226. MACEISA_AUDIO2_DMAT_INT | \
  227. MACEISA_AUDIO2_MERR_INT | \
  228. MACEISA_AUDIO3_DMAT_INT | \
  229. MACEISA_AUDIO3_MERR_INT)
  230. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  231. MACEISA_KEYB_INT | \
  232. MACEISA_KEYB_POLL_INT | \
  233. MACEISA_MOUSE_INT | \
  234. MACEISA_MOUSE_POLL_INT | \
  235. MACEISA_TIMER0_INT | \
  236. MACEISA_TIMER1_INT | \
  237. MACEISA_TIMER2_INT)
  238. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  239. MACEISA_PAR_CTXA_INT | \
  240. MACEISA_PAR_CTXB_INT | \
  241. MACEISA_PAR_MERR_INT | \
  242. MACEISA_SERIAL1_INT | \
  243. MACEISA_SERIAL1_TDMAT_INT | \
  244. MACEISA_SERIAL1_TDMAPR_INT | \
  245. MACEISA_SERIAL1_TDMAME_INT | \
  246. MACEISA_SERIAL1_RDMAT_INT | \
  247. MACEISA_SERIAL1_RDMAOR_INT | \
  248. MACEISA_SERIAL2_INT | \
  249. MACEISA_SERIAL2_TDMAT_INT | \
  250. MACEISA_SERIAL2_TDMAPR_INT | \
  251. MACEISA_SERIAL2_TDMAME_INT | \
  252. MACEISA_SERIAL2_RDMAT_INT | \
  253. MACEISA_SERIAL2_RDMAOR_INT)
  254. static unsigned long maceisa_mask;
  255. static void enable_maceisa_irq (unsigned int irq)
  256. {
  257. unsigned int crime_int = 0;
  258. DBG ("maceisa enable: %u\n", irq);
  259. switch (irq) {
  260. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  261. crime_int = MACE_AUDIO_INT;
  262. break;
  263. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  264. crime_int = MACE_MISC_INT;
  265. break;
  266. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  267. crime_int = MACE_SUPERIO_INT;
  268. break;
  269. }
  270. DBG ("crime_int %08x enabled\n", crime_int);
  271. crime_mask |= crime_int;
  272. crime->imask = crime_mask;
  273. maceisa_mask |= 1 << (irq - 33);
  274. mace->perif.ctrl.imask = maceisa_mask;
  275. }
  276. static void disable_maceisa_irq(unsigned int irq)
  277. {
  278. unsigned int crime_int = 0;
  279. maceisa_mask &= ~(1 << (irq - 33));
  280. if(!(maceisa_mask & MACEISA_AUDIO_INT))
  281. crime_int |= MACE_AUDIO_INT;
  282. if(!(maceisa_mask & MACEISA_MISC_INT))
  283. crime_int |= MACE_MISC_INT;
  284. if(!(maceisa_mask & MACEISA_SUPERIO_INT))
  285. crime_int |= MACE_SUPERIO_INT;
  286. crime_mask &= ~crime_int;
  287. crime->imask = crime_mask;
  288. flush_crime_bus();
  289. mace->perif.ctrl.imask = maceisa_mask;
  290. flush_mace_bus();
  291. }
  292. static void mask_and_ack_maceisa_irq(unsigned int irq)
  293. {
  294. unsigned long mace_int;
  295. switch (irq) {
  296. case MACEISA_PARALLEL_IRQ:
  297. case MACEISA_SERIAL1_TDMAPR_IRQ:
  298. case MACEISA_SERIAL2_TDMAPR_IRQ:
  299. /* edge triggered */
  300. mace_int = mace->perif.ctrl.istat;
  301. mace_int &= ~(1 << (irq - 33));
  302. mace->perif.ctrl.istat = mace_int;
  303. break;
  304. }
  305. disable_maceisa_irq(irq);
  306. }
  307. static void end_maceisa_irq(unsigned irq)
  308. {
  309. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  310. enable_maceisa_irq(irq);
  311. }
  312. static struct irq_chip ip32_maceisa_interrupt = {
  313. .name = "IP32 MACE ISA",
  314. .ack = mask_and_ack_maceisa_irq,
  315. .mask = disable_maceisa_irq,
  316. .mask_ack = mask_and_ack_maceisa_irq,
  317. .unmask = enable_maceisa_irq,
  318. .end = end_maceisa_irq,
  319. };
  320. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  321. * bits 0-3 and 7 in the CRIME register.
  322. */
  323. static void enable_mace_irq(unsigned int irq)
  324. {
  325. crime_mask |= 1 << (irq - 1);
  326. crime->imask = crime_mask;
  327. }
  328. static void disable_mace_irq(unsigned int irq)
  329. {
  330. crime_mask &= ~(1 << (irq - 1));
  331. crime->imask = crime_mask;
  332. flush_crime_bus();
  333. }
  334. static void end_mace_irq(unsigned int irq)
  335. {
  336. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  337. enable_mace_irq(irq);
  338. }
  339. static struct irq_chip ip32_mace_interrupt = {
  340. .name = "IP32 MACE",
  341. .ack = disable_mace_irq,
  342. .mask = disable_mace_irq,
  343. .mask_ack = disable_mace_irq,
  344. .unmask = enable_mace_irq,
  345. .end = end_mace_irq,
  346. };
  347. static void ip32_unknown_interrupt(void)
  348. {
  349. printk ("Unknown interrupt occurred!\n");
  350. printk ("cp0_status: %08x\n", read_c0_status());
  351. printk ("cp0_cause: %08x\n", read_c0_cause());
  352. printk ("CRIME intr mask: %016lx\n", crime->imask);
  353. printk ("CRIME intr status: %016lx\n", crime->istat);
  354. printk ("CRIME hardware intr register: %016lx\n", crime->hard_int);
  355. printk ("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  356. printk ("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  357. printk ("MACE PCI control register: %08x\n", mace->pci.control);
  358. printk("Register dump:\n");
  359. show_regs(get_irq_regs());
  360. printk("Please mail this report to linux-mips@linux-mips.org\n");
  361. printk("Spinning...");
  362. while(1) ;
  363. }
  364. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  365. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  366. static void ip32_irq0(void)
  367. {
  368. uint64_t crime_int;
  369. int irq = 0;
  370. crime_int = crime->istat & crime_mask;
  371. irq = __ffs(crime_int);
  372. crime_int = 1 << irq;
  373. if (crime_int & CRIME_MACEISA_INT_MASK) {
  374. unsigned long mace_int = mace->perif.ctrl.istat;
  375. irq = __ffs(mace_int & maceisa_mask) + 32;
  376. }
  377. irq++;
  378. DBG("*irq %u*\n", irq);
  379. do_IRQ(irq);
  380. }
  381. static void ip32_irq1(void)
  382. {
  383. ip32_unknown_interrupt();
  384. }
  385. static void ip32_irq2(void)
  386. {
  387. ip32_unknown_interrupt();
  388. }
  389. static void ip32_irq3(void)
  390. {
  391. ip32_unknown_interrupt();
  392. }
  393. static void ip32_irq4(void)
  394. {
  395. ip32_unknown_interrupt();
  396. }
  397. static void ip32_irq5(void)
  398. {
  399. ll_timer_interrupt(IP32_R4K_TIMER_IRQ);
  400. }
  401. asmlinkage void plat_irq_dispatch(void)
  402. {
  403. unsigned int pending = read_c0_status() & read_c0_cause();
  404. if (likely(pending & IE_IRQ0))
  405. ip32_irq0();
  406. else if (unlikely(pending & IE_IRQ1))
  407. ip32_irq1();
  408. else if (unlikely(pending & IE_IRQ2))
  409. ip32_irq2();
  410. else if (unlikely(pending & IE_IRQ3))
  411. ip32_irq3();
  412. else if (unlikely(pending & IE_IRQ4))
  413. ip32_irq4();
  414. else if (likely(pending & IE_IRQ5))
  415. ip32_irq5();
  416. }
  417. void __init arch_init_irq(void)
  418. {
  419. unsigned int irq;
  420. /* Install our interrupt handler, then clear and disable all
  421. * CRIME and MACE interrupts. */
  422. crime->imask = 0;
  423. crime->hard_int = 0;
  424. crime->soft_int = 0;
  425. mace->perif.ctrl.istat = 0;
  426. mace->perif.ctrl.imask = 0;
  427. for (irq = 0; irq <= IP32_IRQ_MAX; irq++) {
  428. struct irq_chip *controller;
  429. if (irq == IP32_R4K_TIMER_IRQ)
  430. controller = &ip32_cpu_interrupt;
  431. else if (irq <= MACE_PCI_BRIDGE_IRQ && irq >= MACE_VID_IN1_IRQ)
  432. controller = &ip32_mace_interrupt;
  433. else if (irq <= MACEPCI_SHARED2_IRQ && irq >= MACEPCI_SCSI0_IRQ)
  434. controller = &ip32_macepci_interrupt;
  435. else if (irq <= CRIME_VICE_IRQ && irq >= CRIME_GBE0_IRQ)
  436. controller = &ip32_crime_interrupt;
  437. else
  438. controller = &ip32_maceisa_interrupt;
  439. set_irq_chip(irq, controller);
  440. }
  441. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  442. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  443. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  444. change_c0_status(ST0_IM, ALLINTS);
  445. }