irq.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include <linux/types.h>
  35. #include <linux/interrupt.h>
  36. #include <asm/io.h>
  37. #include <asm/mipsregs.h>
  38. #include <asm/system.h>
  39. #include <asm/processor.h>
  40. #include <asm/jmr3927/jmr3927.h>
  41. #if JMR3927_IRQ_END > NR_IRQS
  42. #error JMR3927_IRQ_END > NR_IRQS
  43. #endif
  44. #define irc_dlevel 0
  45. #define irc_elevel 1
  46. static unsigned char irc_level[TX3927_NUM_IR] = {
  47. 5, 5, 5, 5, 5, 5, /* INT[5:0] */
  48. 7, 7, /* SIO */
  49. 5, 5, 5, 0, 0, /* DMA, PIO, PCI */
  50. 6, 6, 6 /* TMR */
  51. };
  52. /*
  53. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  54. * So disable_irq/enable_irq MUST handle IOC/IRC registers.
  55. */
  56. static void mask_irq_ioc(unsigned int irq)
  57. {
  58. /* 0: mask */
  59. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  60. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  61. unsigned int bit = 1 << irq_nr;
  62. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  63. /* flush write buffer */
  64. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  65. }
  66. static void unmask_irq_ioc(unsigned int irq)
  67. {
  68. /* 0: mask */
  69. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  70. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  71. unsigned int bit = 1 << irq_nr;
  72. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  73. /* flush write buffer */
  74. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  75. }
  76. static void mask_irq_irc(unsigned int irq)
  77. {
  78. unsigned int irq_nr = irq - JMR3927_IRQ_IRC;
  79. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  80. if (irq_nr & 1)
  81. *ilrp = (*ilrp & 0x00ff) | (irc_dlevel << 8);
  82. else
  83. *ilrp = (*ilrp & 0xff00) | irc_dlevel;
  84. /* update IRCSR */
  85. tx3927_ircptr->imr = 0;
  86. tx3927_ircptr->imr = irc_elevel;
  87. /* flush write buffer */
  88. (void)tx3927_ircptr->ssr;
  89. }
  90. static void unmask_irq_irc(unsigned int irq)
  91. {
  92. unsigned int irq_nr = irq - JMR3927_IRQ_IRC;
  93. volatile unsigned long *ilrp = &tx3927_ircptr->ilr[irq_nr / 2];
  94. if (irq_nr & 1)
  95. *ilrp = (*ilrp & 0x00ff) | (irc_level[irq_nr] << 8);
  96. else
  97. *ilrp = (*ilrp & 0xff00) | irc_level[irq_nr];
  98. /* update IRCSR */
  99. tx3927_ircptr->imr = 0;
  100. tx3927_ircptr->imr = irc_elevel;
  101. }
  102. asmlinkage void plat_irq_dispatch(void)
  103. {
  104. unsigned long cp0_cause = read_c0_cause();
  105. int irq;
  106. if ((cp0_cause & CAUSEF_IP7) == 0)
  107. return;
  108. irq = (cp0_cause >> CAUSEB_IP2) & 0x0f;
  109. do_IRQ(irq + JMR3927_IRQ_IRC);
  110. }
  111. static irqreturn_t jmr3927_ioc_interrupt(int irq, void *dev_id)
  112. {
  113. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  114. int i;
  115. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  116. if (istat & (1 << i)) {
  117. irq = JMR3927_IRQ_IOC + i;
  118. do_IRQ(irq);
  119. }
  120. }
  121. return IRQ_HANDLED;
  122. }
  123. static struct irqaction ioc_action = {
  124. jmr3927_ioc_interrupt, 0, CPU_MASK_NONE, "IOC", NULL, NULL,
  125. };
  126. static irqreturn_t jmr3927_pcierr_interrupt(int irq, void *dev_id)
  127. {
  128. printk(KERN_WARNING "PCI error interrupt (irq 0x%x).\n", irq);
  129. printk(KERN_WARNING "pcistat:%02x, lbstat:%04lx\n",
  130. tx3927_pcicptr->pcistat, tx3927_pcicptr->lbstat);
  131. return IRQ_HANDLED;
  132. }
  133. static struct irqaction pcierr_action = {
  134. jmr3927_pcierr_interrupt, 0, CPU_MASK_NONE, "PCI error", NULL, NULL,
  135. };
  136. static void __init jmr3927_irq_init(void);
  137. void __init arch_init_irq(void)
  138. {
  139. /* Now, interrupt control disabled, */
  140. /* all IRC interrupts are masked, */
  141. /* all IRC interrupt mode are Low Active. */
  142. /* mask all IOC interrupts */
  143. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  144. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  145. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  146. /* clear PCI Soft interrupts */
  147. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  148. /* clear PCI Reset interrupts */
  149. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  150. /* enable interrupt control */
  151. tx3927_ircptr->cer = TX3927_IRCER_ICE;
  152. tx3927_ircptr->imr = irc_elevel;
  153. jmr3927_irq_init();
  154. /* setup IOC interrupt 1 (PCI, MODEM) */
  155. setup_irq(JMR3927_IRQ_IOCINT, &ioc_action);
  156. #ifdef CONFIG_PCI
  157. setup_irq(JMR3927_IRQ_IRC_PCI, &pcierr_action);
  158. #endif
  159. /* enable all CPU interrupt bits. */
  160. set_c0_status(ST0_IM); /* IE bit is still 0. */
  161. }
  162. static struct irq_chip jmr3927_irq_ioc = {
  163. .name = "jmr3927_ioc",
  164. .ack = mask_irq_ioc,
  165. .mask = mask_irq_ioc,
  166. .mask_ack = mask_irq_ioc,
  167. .unmask = unmask_irq_ioc,
  168. };
  169. static struct irq_chip jmr3927_irq_irc = {
  170. .name = "jmr3927_irc",
  171. .ack = mask_irq_irc,
  172. .mask = mask_irq_irc,
  173. .mask_ack = mask_irq_irc,
  174. .unmask = unmask_irq_irc,
  175. };
  176. static void __init jmr3927_irq_init(void)
  177. {
  178. u32 i;
  179. for (i = JMR3927_IRQ_IRC; i < JMR3927_IRQ_IRC + JMR3927_NR_IRQ_IRC; i++)
  180. set_irq_chip_and_handler(i, &jmr3927_irq_irc, handle_level_irq);
  181. for (i = JMR3927_IRQ_IOC; i < JMR3927_IRQ_IOC + JMR3927_NR_IRQ_IOC; i++)
  182. set_irq_chip_and_handler(i, &jmr3927_irq_ioc, handle_level_irq);
  183. }