pci.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(x...) printk(x)
  9. #else
  10. #define DBG(x...)
  11. #endif
  12. #define PCI_PROBE_BIOS 0x0001
  13. #define PCI_PROBE_CONF1 0x0002
  14. #define PCI_PROBE_CONF2 0x0004
  15. #define PCI_PROBE_MMCONF 0x0008
  16. #define PCI_PROBE_MASK 0x000f
  17. #define PCI_PROBE_NOEARLY 0x0010
  18. #define PCI_NO_SORT 0x0100
  19. #define PCI_BIOS_SORT 0x0200
  20. #define PCI_NO_CHECKS 0x0400
  21. #define PCI_USE_PIRQ_MASK 0x0800
  22. #define PCI_ASSIGN_ROMS 0x1000
  23. #define PCI_BIOS_IRQ_SCAN 0x2000
  24. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  25. extern unsigned int pci_probe;
  26. extern unsigned long pirq_table_addr;
  27. enum pci_bf_sort_state {
  28. pci_bf_sort_default,
  29. pci_force_nobf,
  30. pci_force_bf,
  31. pci_dmi_bf,
  32. };
  33. /* pci-i386.c */
  34. extern unsigned int pcibios_max_latency;
  35. void pcibios_resource_survey(void);
  36. int pcibios_enable_resources(struct pci_dev *, int);
  37. /* pci-pc.c */
  38. extern int pcibios_last_bus;
  39. extern struct pci_bus *pci_root_bus;
  40. extern struct pci_ops pci_root_ops;
  41. /* pci-irq.c */
  42. struct irq_info {
  43. u8 bus, devfn; /* Bus, device and function */
  44. struct {
  45. u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
  46. u16 bitmap; /* Available IRQs */
  47. } __attribute__((packed)) irq[4];
  48. u8 slot; /* Slot number, 0=onboard */
  49. u8 rfu;
  50. } __attribute__((packed));
  51. struct irq_routing_table {
  52. u32 signature; /* PIRQ_SIGNATURE should be here */
  53. u16 version; /* PIRQ_VERSION */
  54. u16 size; /* Table size in bytes */
  55. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  56. u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
  57. u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
  58. u32 miniport_data; /* Crap */
  59. u8 rfu[11];
  60. u8 checksum; /* Modulo 256 checksum must give zero */
  61. struct irq_info slots[0];
  62. } __attribute__((packed));
  63. extern unsigned int pcibios_irq_mask;
  64. extern int pcibios_scanned;
  65. extern spinlock_t pci_config_lock;
  66. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  67. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  68. extern int pci_conf1_write(unsigned int seg, unsigned int bus,
  69. unsigned int devfn, int reg, int len, u32 value);
  70. extern int pci_conf1_read(unsigned int seg, unsigned int bus,
  71. unsigned int devfn, int reg, int len, u32 *value);
  72. extern int pci_direct_probe(void);
  73. extern void pci_direct_init(int type);
  74. extern void pci_pcbios_init(void);
  75. extern void pci_mmcfg_init(int type);
  76. extern void pcibios_sort(void);
  77. /* pci-mmconfig.c */
  78. /* Verify the first 16 busses. We assume that systems with more busses
  79. get MCFG right. */
  80. #define PCI_MMCFG_MAX_CHECK_BUS 16
  81. extern DECLARE_BITMAP(pci_mmcfg_fallback_slots, 32*PCI_MMCFG_MAX_CHECK_BUS);
  82. extern int __init pci_mmcfg_arch_reachable(unsigned int seg, unsigned int bus,
  83. unsigned int devfn);
  84. extern int __init pci_mmcfg_arch_init(void);