i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. #include <linux/errno.h>
  2. #include <linux/signal.h>
  3. #include <linux/sched.h>
  4. #include <linux/ioport.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/slab.h>
  7. #include <linux/random.h>
  8. #include <linux/init.h>
  9. #include <linux/kernel_stat.h>
  10. #include <linux/sysdev.h>
  11. #include <linux/bitops.h>
  12. #include <asm/8253pit.h>
  13. #include <asm/atomic.h>
  14. #include <asm/system.h>
  15. #include <asm/io.h>
  16. #include <asm/timer.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/delay.h>
  19. #include <asm/desc.h>
  20. #include <asm/apic.h>
  21. #include <asm/arch_hooks.h>
  22. #include <asm/i8259.h>
  23. #include <io_ports.h>
  24. /*
  25. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  26. * present in the majority of PC/AT boxes.
  27. * plus some generic x86 specific things if generic specifics makes
  28. * any sense at all.
  29. * this file should become arch/i386/kernel/irq.c when the old irq.c
  30. * moves to arch independent land
  31. */
  32. static int i8259A_auto_eoi;
  33. DEFINE_SPINLOCK(i8259A_lock);
  34. static void mask_and_ack_8259A(unsigned int);
  35. static struct irq_chip i8259A_chip = {
  36. .name = "XT-PIC",
  37. .mask = disable_8259A_irq,
  38. .disable = disable_8259A_irq,
  39. .unmask = enable_8259A_irq,
  40. .mask_ack = mask_and_ack_8259A,
  41. };
  42. /*
  43. * 8259A PIC functions to handle ISA devices:
  44. */
  45. /*
  46. * This contains the irq mask for both 8259A irq controllers,
  47. */
  48. unsigned int cached_irq_mask = 0xffff;
  49. /*
  50. * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
  51. * boards the timer interrupt is not really connected to any IO-APIC pin,
  52. * it's fed to the master 8259A's IR0 line only.
  53. *
  54. * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
  55. * this 'mixed mode' IRQ handling costs nothing because it's only used
  56. * at IRQ setup time.
  57. */
  58. unsigned long io_apic_irqs;
  59. void disable_8259A_irq(unsigned int irq)
  60. {
  61. unsigned int mask = 1 << irq;
  62. unsigned long flags;
  63. spin_lock_irqsave(&i8259A_lock, flags);
  64. cached_irq_mask |= mask;
  65. if (irq & 8)
  66. outb(cached_slave_mask, PIC_SLAVE_IMR);
  67. else
  68. outb(cached_master_mask, PIC_MASTER_IMR);
  69. spin_unlock_irqrestore(&i8259A_lock, flags);
  70. }
  71. void enable_8259A_irq(unsigned int irq)
  72. {
  73. unsigned int mask = ~(1 << irq);
  74. unsigned long flags;
  75. spin_lock_irqsave(&i8259A_lock, flags);
  76. cached_irq_mask &= mask;
  77. if (irq & 8)
  78. outb(cached_slave_mask, PIC_SLAVE_IMR);
  79. else
  80. outb(cached_master_mask, PIC_MASTER_IMR);
  81. spin_unlock_irqrestore(&i8259A_lock, flags);
  82. }
  83. int i8259A_irq_pending(unsigned int irq)
  84. {
  85. unsigned int mask = 1<<irq;
  86. unsigned long flags;
  87. int ret;
  88. spin_lock_irqsave(&i8259A_lock, flags);
  89. if (irq < 8)
  90. ret = inb(PIC_MASTER_CMD) & mask;
  91. else
  92. ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
  93. spin_unlock_irqrestore(&i8259A_lock, flags);
  94. return ret;
  95. }
  96. void make_8259A_irq(unsigned int irq)
  97. {
  98. disable_irq_nosync(irq);
  99. io_apic_irqs &= ~(1<<irq);
  100. set_irq_chip_and_handler_name(irq, &i8259A_chip, handle_level_irq,
  101. "XT");
  102. enable_irq(irq);
  103. }
  104. /*
  105. * This function assumes to be called rarely. Switching between
  106. * 8259A registers is slow.
  107. * This has to be protected by the irq controller spinlock
  108. * before being called.
  109. */
  110. static inline int i8259A_irq_real(unsigned int irq)
  111. {
  112. int value;
  113. int irqmask = 1<<irq;
  114. if (irq < 8) {
  115. outb(0x0B,PIC_MASTER_CMD); /* ISR register */
  116. value = inb(PIC_MASTER_CMD) & irqmask;
  117. outb(0x0A,PIC_MASTER_CMD); /* back to the IRR register */
  118. return value;
  119. }
  120. outb(0x0B,PIC_SLAVE_CMD); /* ISR register */
  121. value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
  122. outb(0x0A,PIC_SLAVE_CMD); /* back to the IRR register */
  123. return value;
  124. }
  125. /*
  126. * Careful! The 8259A is a fragile beast, it pretty
  127. * much _has_ to be done exactly like this (mask it
  128. * first, _then_ send the EOI, and the order of EOI
  129. * to the two 8259s is important!
  130. */
  131. static void mask_and_ack_8259A(unsigned int irq)
  132. {
  133. unsigned int irqmask = 1 << irq;
  134. unsigned long flags;
  135. spin_lock_irqsave(&i8259A_lock, flags);
  136. /*
  137. * Lightweight spurious IRQ detection. We do not want
  138. * to overdo spurious IRQ handling - it's usually a sign
  139. * of hardware problems, so we only do the checks we can
  140. * do without slowing down good hardware unnecessarily.
  141. *
  142. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  143. * usually resulting from the 8259A-1|2 PICs) occur
  144. * even if the IRQ is masked in the 8259A. Thus we
  145. * can check spurious 8259A IRQs without doing the
  146. * quite slow i8259A_irq_real() call for every IRQ.
  147. * This does not cover 100% of spurious interrupts,
  148. * but should be enough to warn the user that there
  149. * is something bad going on ...
  150. */
  151. if (cached_irq_mask & irqmask)
  152. goto spurious_8259A_irq;
  153. cached_irq_mask |= irqmask;
  154. handle_real_irq:
  155. if (irq & 8) {
  156. inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
  157. outb(cached_slave_mask, PIC_SLAVE_IMR);
  158. outb(0x60+(irq&7),PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
  159. outb(0x60+PIC_CASCADE_IR,PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
  160. } else {
  161. inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
  162. outb(cached_master_mask, PIC_MASTER_IMR);
  163. outb(0x60+irq,PIC_MASTER_CMD); /* 'Specific EOI to master */
  164. }
  165. spin_unlock_irqrestore(&i8259A_lock, flags);
  166. return;
  167. spurious_8259A_irq:
  168. /*
  169. * this is the slow path - should happen rarely.
  170. */
  171. if (i8259A_irq_real(irq))
  172. /*
  173. * oops, the IRQ _is_ in service according to the
  174. * 8259A - not spurious, go handle it.
  175. */
  176. goto handle_real_irq;
  177. {
  178. static int spurious_irq_mask;
  179. /*
  180. * At this point we can be sure the IRQ is spurious,
  181. * lets ACK and report it. [once per IRQ]
  182. */
  183. if (!(spurious_irq_mask & irqmask)) {
  184. printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
  185. spurious_irq_mask |= irqmask;
  186. }
  187. atomic_inc(&irq_err_count);
  188. /*
  189. * Theoretically we do not have to handle this IRQ,
  190. * but in Linux this does not cause problems and is
  191. * simpler for us.
  192. */
  193. goto handle_real_irq;
  194. }
  195. }
  196. static char irq_trigger[2];
  197. /**
  198. * ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
  199. */
  200. static void restore_ELCR(char *trigger)
  201. {
  202. outb(trigger[0], 0x4d0);
  203. outb(trigger[1], 0x4d1);
  204. }
  205. static void save_ELCR(char *trigger)
  206. {
  207. /* IRQ 0,1,2,8,13 are marked as reserved */
  208. trigger[0] = inb(0x4d0) & 0xF8;
  209. trigger[1] = inb(0x4d1) & 0xDE;
  210. }
  211. static int i8259A_resume(struct sys_device *dev)
  212. {
  213. init_8259A(i8259A_auto_eoi);
  214. restore_ELCR(irq_trigger);
  215. return 0;
  216. }
  217. static int i8259A_suspend(struct sys_device *dev, pm_message_t state)
  218. {
  219. save_ELCR(irq_trigger);
  220. return 0;
  221. }
  222. static int i8259A_shutdown(struct sys_device *dev)
  223. {
  224. /* Put the i8259A into a quiescent state that
  225. * the kernel initialization code can get it
  226. * out of.
  227. */
  228. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  229. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
  230. return 0;
  231. }
  232. static struct sysdev_class i8259_sysdev_class = {
  233. set_kset_name("i8259"),
  234. .suspend = i8259A_suspend,
  235. .resume = i8259A_resume,
  236. .shutdown = i8259A_shutdown,
  237. };
  238. static struct sys_device device_i8259A = {
  239. .id = 0,
  240. .cls = &i8259_sysdev_class,
  241. };
  242. static int __init i8259A_init_sysfs(void)
  243. {
  244. int error = sysdev_class_register(&i8259_sysdev_class);
  245. if (!error)
  246. error = sysdev_register(&device_i8259A);
  247. return error;
  248. }
  249. device_initcall(i8259A_init_sysfs);
  250. void init_8259A(int auto_eoi)
  251. {
  252. unsigned long flags;
  253. i8259A_auto_eoi = auto_eoi;
  254. spin_lock_irqsave(&i8259A_lock, flags);
  255. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  256. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  257. /*
  258. * outb_p - this has to work on a wide range of PC hardware.
  259. */
  260. outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
  261. outb_p(0x20 + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0-7 mapped to 0x20-0x27 */
  262. outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
  263. if (auto_eoi) /* master does Auto EOI */
  264. outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
  265. else /* master expects normal EOI */
  266. outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
  267. outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
  268. outb_p(0x20 + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0-7 mapped to 0x28-0x2f */
  269. outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
  270. outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
  271. if (auto_eoi)
  272. /*
  273. * In AEOI mode we just have to mask the interrupt
  274. * when acking.
  275. */
  276. i8259A_chip.mask_ack = disable_8259A_irq;
  277. else
  278. i8259A_chip.mask_ack = mask_and_ack_8259A;
  279. udelay(100); /* wait for 8259A to initialize */
  280. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  281. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  282. spin_unlock_irqrestore(&i8259A_lock, flags);
  283. }
  284. /*
  285. * Note that on a 486, we don't want to do a SIGFPE on an irq13
  286. * as the irq is unreliable, and exception 16 works correctly
  287. * (ie as explained in the intel literature). On a 386, you
  288. * can't use exception 16 due to bad IBM design, so we have to
  289. * rely on the less exact irq13.
  290. *
  291. * Careful.. Not only is IRQ13 unreliable, but it is also
  292. * leads to races. IBM designers who came up with it should
  293. * be shot.
  294. */
  295. static irqreturn_t math_error_irq(int cpl, void *dev_id)
  296. {
  297. extern void math_error(void __user *);
  298. outb(0,0xF0);
  299. if (ignore_fpu_irq || !boot_cpu_data.hard_math)
  300. return IRQ_NONE;
  301. math_error((void __user *)get_irq_regs()->eip);
  302. return IRQ_HANDLED;
  303. }
  304. /*
  305. * New motherboards sometimes make IRQ 13 be a PCI interrupt,
  306. * so allow interrupt sharing.
  307. */
  308. static struct irqaction fpu_irq = { math_error_irq, 0, CPU_MASK_NONE, "fpu", NULL, NULL };
  309. void __init init_ISA_irqs (void)
  310. {
  311. int i;
  312. #ifdef CONFIG_X86_LOCAL_APIC
  313. init_bsp_APIC();
  314. #endif
  315. init_8259A(0);
  316. for (i = 0; i < NR_IRQS; i++) {
  317. irq_desc[i].status = IRQ_DISABLED;
  318. irq_desc[i].action = NULL;
  319. irq_desc[i].depth = 1;
  320. if (i < 16) {
  321. /*
  322. * 16 old-style INTA-cycle interrupts:
  323. */
  324. set_irq_chip_and_handler_name(i, &i8259A_chip,
  325. handle_level_irq, "XT");
  326. } else {
  327. /*
  328. * 'high' PCI IRQs filled in on demand
  329. */
  330. irq_desc[i].chip = &no_irq_chip;
  331. }
  332. }
  333. }
  334. /* Overridden in paravirt.c */
  335. void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
  336. void __init native_init_IRQ(void)
  337. {
  338. int i;
  339. /* all the set up before the call gates are initialised */
  340. pre_intr_init_hook();
  341. /*
  342. * Cover the whole vector space, no vector can escape
  343. * us. (some of these will be overridden and become
  344. * 'special' SMP interrupts)
  345. */
  346. for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
  347. int vector = FIRST_EXTERNAL_VECTOR + i;
  348. if (i >= NR_IRQS)
  349. break;
  350. if (vector != SYSCALL_VECTOR)
  351. set_intr_gate(vector, interrupt[i]);
  352. }
  353. /* setup after call gates are initialised (usually add in
  354. * the architecture specific gates)
  355. */
  356. intr_init_hook();
  357. /*
  358. * External FPU? Set up irq13 if so, for
  359. * original braindamaged IBM FERR coupling.
  360. */
  361. if (boot_cpu_data.hard_math && !cpu_has_fpu)
  362. setup_irq(FPU_IRQ, &fpu_irq);
  363. irq_ctx_init(smp_processor_id());
  364. }