i8253.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * i8253.c 8253/PIT functions
  3. *
  4. */
  5. #include <linux/clockchips.h>
  6. #include <linux/spinlock.h>
  7. #include <linux/jiffies.h>
  8. #include <linux/sysdev.h>
  9. #include <linux/module.h>
  10. #include <linux/init.h>
  11. #include <asm/smp.h>
  12. #include <asm/delay.h>
  13. #include <asm/i8253.h>
  14. #include <asm/io.h>
  15. #include "io_ports.h"
  16. DEFINE_SPINLOCK(i8253_lock);
  17. EXPORT_SYMBOL(i8253_lock);
  18. /*
  19. * HPET replaces the PIT, when enabled. So we need to know, which of
  20. * the two timers is used
  21. */
  22. struct clock_event_device *global_clock_event;
  23. /*
  24. * Initialize the PIT timer.
  25. *
  26. * This is also called after resume to bring the PIT into operation again.
  27. */
  28. static void init_pit_timer(enum clock_event_mode mode,
  29. struct clock_event_device *evt)
  30. {
  31. unsigned long flags;
  32. spin_lock_irqsave(&i8253_lock, flags);
  33. switch(mode) {
  34. case CLOCK_EVT_MODE_PERIODIC:
  35. /* binary, mode 2, LSB/MSB, ch 0 */
  36. outb_p(0x34, PIT_MODE);
  37. udelay(10);
  38. outb_p(LATCH & 0xff , PIT_CH0); /* LSB */
  39. udelay(10);
  40. outb(LATCH >> 8 , PIT_CH0); /* MSB */
  41. break;
  42. /*
  43. * Avoid unnecessary state transitions, as it confuses
  44. * Geode / Cyrix based boxen.
  45. */
  46. case CLOCK_EVT_MODE_SHUTDOWN:
  47. if (evt->mode == CLOCK_EVT_MODE_UNUSED)
  48. break;
  49. case CLOCK_EVT_MODE_UNUSED:
  50. if (evt->mode == CLOCK_EVT_MODE_SHUTDOWN)
  51. break;
  52. case CLOCK_EVT_MODE_ONESHOT:
  53. /* One shot setup */
  54. outb_p(0x38, PIT_MODE);
  55. udelay(10);
  56. break;
  57. }
  58. spin_unlock_irqrestore(&i8253_lock, flags);
  59. }
  60. /*
  61. * Program the next event in oneshot mode
  62. *
  63. * Delta is given in PIT ticks
  64. */
  65. static int pit_next_event(unsigned long delta, struct clock_event_device *evt)
  66. {
  67. unsigned long flags;
  68. spin_lock_irqsave(&i8253_lock, flags);
  69. outb_p(delta & 0xff , PIT_CH0); /* LSB */
  70. outb(delta >> 8 , PIT_CH0); /* MSB */
  71. spin_unlock_irqrestore(&i8253_lock, flags);
  72. return 0;
  73. }
  74. /*
  75. * On UP the PIT can serve all of the possible timer functions. On SMP systems
  76. * it can be solely used for the global tick.
  77. *
  78. * The profiling and update capabilites are switched off once the local apic is
  79. * registered. This mechanism replaces the previous #ifdef LOCAL_APIC -
  80. * !using_apic_timer decisions in do_timer_interrupt_hook()
  81. */
  82. struct clock_event_device pit_clockevent = {
  83. .name = "pit",
  84. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  85. .set_mode = init_pit_timer,
  86. .set_next_event = pit_next_event,
  87. .shift = 32,
  88. .irq = 0,
  89. };
  90. /*
  91. * Initialize the conversion factor and the min/max deltas of the clock event
  92. * structure and register the clock event source with the framework.
  93. */
  94. void __init setup_pit_timer(void)
  95. {
  96. /*
  97. * Start pit with the boot cpu mask and make it global after the
  98. * IO_APIC has been initialized.
  99. */
  100. pit_clockevent.cpumask = cpumask_of_cpu(smp_processor_id());
  101. pit_clockevent.mult = div_sc(CLOCK_TICK_RATE, NSEC_PER_SEC, 32);
  102. pit_clockevent.max_delta_ns =
  103. clockevent_delta2ns(0x7FFF, &pit_clockevent);
  104. pit_clockevent.min_delta_ns =
  105. clockevent_delta2ns(0xF, &pit_clockevent);
  106. clockevents_register_device(&pit_clockevent);
  107. global_clock_event = &pit_clockevent;
  108. }
  109. /*
  110. * Since the PIT overflows every tick, its not very useful
  111. * to just read by itself. So use jiffies to emulate a free
  112. * running counter:
  113. */
  114. static cycle_t pit_read(void)
  115. {
  116. unsigned long flags;
  117. int count;
  118. u32 jifs;
  119. static int old_count;
  120. static u32 old_jifs;
  121. spin_lock_irqsave(&i8253_lock, flags);
  122. /*
  123. * Although our caller may have the read side of xtime_lock,
  124. * this is now a seqlock, and we are cheating in this routine
  125. * by having side effects on state that we cannot undo if
  126. * there is a collision on the seqlock and our caller has to
  127. * retry. (Namely, old_jifs and old_count.) So we must treat
  128. * jiffies as volatile despite the lock. We read jiffies
  129. * before latching the timer count to guarantee that although
  130. * the jiffies value might be older than the count (that is,
  131. * the counter may underflow between the last point where
  132. * jiffies was incremented and the point where we latch the
  133. * count), it cannot be newer.
  134. */
  135. jifs = jiffies;
  136. outb_p(0x00, PIT_MODE); /* latch the count ASAP */
  137. count = inb_p(PIT_CH0); /* read the latched count */
  138. count |= inb_p(PIT_CH0) << 8;
  139. /* VIA686a test code... reset the latch if count > max + 1 */
  140. if (count > LATCH) {
  141. outb_p(0x34, PIT_MODE);
  142. outb_p(LATCH & 0xff, PIT_CH0);
  143. outb(LATCH >> 8, PIT_CH0);
  144. count = LATCH - 1;
  145. }
  146. /*
  147. * It's possible for count to appear to go the wrong way for a
  148. * couple of reasons:
  149. *
  150. * 1. The timer counter underflows, but we haven't handled the
  151. * resulting interrupt and incremented jiffies yet.
  152. * 2. Hardware problem with the timer, not giving us continuous time,
  153. * the counter does small "jumps" upwards on some Pentium systems,
  154. * (see c't 95/10 page 335 for Neptun bug.)
  155. *
  156. * Previous attempts to handle these cases intelligently were
  157. * buggy, so we just do the simple thing now.
  158. */
  159. if (count > old_count && jifs == old_jifs) {
  160. count = old_count;
  161. }
  162. old_count = count;
  163. old_jifs = jifs;
  164. spin_unlock_irqrestore(&i8253_lock, flags);
  165. count = (LATCH - 1) - count;
  166. return (cycle_t)(jifs * LATCH) + count;
  167. }
  168. static struct clocksource clocksource_pit = {
  169. .name = "pit",
  170. .rating = 110,
  171. .read = pit_read,
  172. .mask = CLOCKSOURCE_MASK(32),
  173. .mult = 0,
  174. .shift = 20,
  175. };
  176. static int __init init_pit_clocksource(void)
  177. {
  178. if (num_possible_cpus() > 1) /* PIT does not scale! */
  179. return 0;
  180. clocksource_pit.mult = clocksource_hz2mult(CLOCK_TICK_RATE, 20);
  181. return clocksource_register(&clocksource_pit);
  182. }
  183. arch_initcall(init_pit_clocksource);