head.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * linux/arch/i386/kernel/head.S -- the 32-bit startup code.
  3. *
  4. * Copyright (C) 1991, 1992 Linus Torvalds
  5. *
  6. * Enhanced CPU detection and feature setting code by Mike Jagdis
  7. * and Martin Mares, November 1997.
  8. */
  9. .text
  10. #include <linux/threads.h>
  11. #include <linux/linkage.h>
  12. #include <asm/segment.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/desc.h>
  16. #include <asm/cache.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/setup.h>
  20. /*
  21. * References to members of the new_cpu_data structure.
  22. */
  23. #define X86 new_cpu_data+CPUINFO_x86
  24. #define X86_VENDOR new_cpu_data+CPUINFO_x86_vendor
  25. #define X86_MODEL new_cpu_data+CPUINFO_x86_model
  26. #define X86_MASK new_cpu_data+CPUINFO_x86_mask
  27. #define X86_HARD_MATH new_cpu_data+CPUINFO_hard_math
  28. #define X86_CPUID new_cpu_data+CPUINFO_cpuid_level
  29. #define X86_CAPABILITY new_cpu_data+CPUINFO_x86_capability
  30. #define X86_VENDOR_ID new_cpu_data+CPUINFO_x86_vendor_id
  31. /*
  32. * This is how much memory *in addition to the memory covered up to
  33. * and including _end* we need mapped initially.
  34. * We need:
  35. * - one bit for each possible page, but only in low memory, which means
  36. * 2^32/4096/8 = 128K worst case (4G/4G split.)
  37. * - enough space to map all low memory, which means
  38. * (2^32/4096) / 1024 pages (worst case, non PAE)
  39. * (2^32/4096) / 512 + 4 pages (worst case for PAE)
  40. * - a few pages for allocator use before the kernel pagetable has
  41. * been set up
  42. *
  43. * Modulo rounding, each megabyte assigned here requires a kilobyte of
  44. * memory, which is currently unreclaimed.
  45. *
  46. * This should be a multiple of a page.
  47. */
  48. LOW_PAGES = 1<<(32-PAGE_SHIFT_asm)
  49. #if PTRS_PER_PMD > 1
  50. PAGE_TABLE_SIZE = (LOW_PAGES / PTRS_PER_PMD) + PTRS_PER_PGD
  51. #else
  52. PAGE_TABLE_SIZE = (LOW_PAGES / PTRS_PER_PGD)
  53. #endif
  54. BOOTBITMAP_SIZE = LOW_PAGES / 8
  55. ALLOCATOR_SLOP = 4
  56. INIT_MAP_BEYOND_END = BOOTBITMAP_SIZE + (PAGE_TABLE_SIZE + ALLOCATOR_SLOP)*PAGE_SIZE_asm
  57. /*
  58. * 32-bit kernel entrypoint; only used by the boot CPU. On entry,
  59. * %esi points to the real-mode code as a 32-bit pointer.
  60. * CS and DS must be 4 GB flat segments, but we don't depend on
  61. * any particular GDT layout, because we load our own as soon as we
  62. * can.
  63. */
  64. .section .text.head,"ax",@progbits
  65. ENTRY(startup_32)
  66. /*
  67. * Set segments to known values.
  68. */
  69. cld
  70. lgdt boot_gdt_descr - __PAGE_OFFSET
  71. movl $(__BOOT_DS),%eax
  72. movl %eax,%ds
  73. movl %eax,%es
  74. movl %eax,%fs
  75. movl %eax,%gs
  76. /*
  77. * Clear BSS first so that there are no surprises...
  78. * No need to cld as DF is already clear from cld above...
  79. */
  80. xorl %eax,%eax
  81. movl $__bss_start - __PAGE_OFFSET,%edi
  82. movl $__bss_stop - __PAGE_OFFSET,%ecx
  83. subl %edi,%ecx
  84. shrl $2,%ecx
  85. rep ; stosl
  86. /*
  87. * Copy bootup parameters out of the way.
  88. * Note: %esi still has the pointer to the real-mode data.
  89. * With the kexec as boot loader, parameter segment might be loaded beyond
  90. * kernel image and might not even be addressable by early boot page tables.
  91. * (kexec on panic case). Hence copy out the parameters before initializing
  92. * page tables.
  93. */
  94. movl $(boot_params - __PAGE_OFFSET),%edi
  95. movl $(PARAM_SIZE/4),%ecx
  96. cld
  97. rep
  98. movsl
  99. movl boot_params - __PAGE_OFFSET + NEW_CL_POINTER,%esi
  100. andl %esi,%esi
  101. jnz 2f # New command line protocol
  102. cmpw $(OLD_CL_MAGIC),OLD_CL_MAGIC_ADDR
  103. jne 1f
  104. movzwl OLD_CL_OFFSET,%esi
  105. addl $(OLD_CL_BASE_ADDR),%esi
  106. 2:
  107. movl $(boot_command_line - __PAGE_OFFSET),%edi
  108. movl $(COMMAND_LINE_SIZE/4),%ecx
  109. rep
  110. movsl
  111. 1:
  112. /*
  113. * Initialize page tables. This creates a PDE and a set of page
  114. * tables, which are located immediately beyond _end. The variable
  115. * init_pg_tables_end is set up to point to the first "safe" location.
  116. * Mappings are created both at virtual address 0 (identity mapping)
  117. * and PAGE_OFFSET for up to _end+sizeof(page tables)+INIT_MAP_BEYOND_END.
  118. *
  119. * Warning: don't use %esi or the stack in this code. However, %esp
  120. * can be used as a GPR if you really need it...
  121. */
  122. page_pde_offset = (__PAGE_OFFSET >> 20);
  123. movl $(pg0 - __PAGE_OFFSET), %edi
  124. movl $(swapper_pg_dir - __PAGE_OFFSET), %edx
  125. movl $0x007, %eax /* 0x007 = PRESENT+RW+USER */
  126. 10:
  127. leal 0x007(%edi),%ecx /* Create PDE entry */
  128. movl %ecx,(%edx) /* Store identity PDE entry */
  129. movl %ecx,page_pde_offset(%edx) /* Store kernel PDE entry */
  130. addl $4,%edx
  131. movl $1024, %ecx
  132. 11:
  133. stosl
  134. addl $0x1000,%eax
  135. loop 11b
  136. /* End condition: we must map up to and including INIT_MAP_BEYOND_END */
  137. /* bytes beyond the end of our own page tables; the +0x007 is the attribute bits */
  138. leal (INIT_MAP_BEYOND_END+0x007)(%edi),%ebp
  139. cmpl %ebp,%eax
  140. jb 10b
  141. movl %edi,(init_pg_tables_end - __PAGE_OFFSET)
  142. xorl %ebx,%ebx /* This is the boot CPU (BSP) */
  143. jmp 3f
  144. /*
  145. * Non-boot CPU entry point; entered from trampoline.S
  146. * We can't lgdt here, because lgdt itself uses a data segment, but
  147. * we know the trampoline has already loaded the boot_gdt for us.
  148. *
  149. * If cpu hotplug is not supported then this code can go in init section
  150. * which will be freed later
  151. */
  152. #ifdef CONFIG_HOTPLUG_CPU
  153. .section .text,"ax",@progbits
  154. #else
  155. .section .init.text,"ax",@progbits
  156. #endif
  157. #ifdef CONFIG_SMP
  158. ENTRY(startup_32_smp)
  159. cld
  160. movl $(__BOOT_DS),%eax
  161. movl %eax,%ds
  162. movl %eax,%es
  163. movl %eax,%fs
  164. movl %eax,%gs
  165. /*
  166. * New page tables may be in 4Mbyte page mode and may
  167. * be using the global pages.
  168. *
  169. * NOTE! If we are on a 486 we may have no cr4 at all!
  170. * So we do not try to touch it unless we really have
  171. * some bits in it to set. This won't work if the BSP
  172. * implements cr4 but this AP does not -- very unlikely
  173. * but be warned! The same applies to the pse feature
  174. * if not equally supported. --macro
  175. *
  176. * NOTE! We have to correct for the fact that we're
  177. * not yet offset PAGE_OFFSET..
  178. */
  179. #define cr4_bits mmu_cr4_features-__PAGE_OFFSET
  180. movl cr4_bits,%edx
  181. andl %edx,%edx
  182. jz 6f
  183. movl %cr4,%eax # Turn on paging options (PSE,PAE,..)
  184. orl %edx,%eax
  185. movl %eax,%cr4
  186. btl $5, %eax # check if PAE is enabled
  187. jnc 6f
  188. /* Check if extended functions are implemented */
  189. movl $0x80000000, %eax
  190. cpuid
  191. cmpl $0x80000000, %eax
  192. jbe 6f
  193. mov $0x80000001, %eax
  194. cpuid
  195. /* Execute Disable bit supported? */
  196. btl $20, %edx
  197. jnc 6f
  198. /* Setup EFER (Extended Feature Enable Register) */
  199. movl $0xc0000080, %ecx
  200. rdmsr
  201. btsl $11, %eax
  202. /* Make changes effective */
  203. wrmsr
  204. 6:
  205. /* This is a secondary processor (AP) */
  206. xorl %ebx,%ebx
  207. incl %ebx
  208. #endif /* CONFIG_SMP */
  209. 3:
  210. /*
  211. * Enable paging
  212. */
  213. movl $swapper_pg_dir-__PAGE_OFFSET,%eax
  214. movl %eax,%cr3 /* set the page table pointer.. */
  215. movl %cr0,%eax
  216. orl $0x80000000,%eax
  217. movl %eax,%cr0 /* ..and set paging (PG) bit */
  218. ljmp $__BOOT_CS,$1f /* Clear prefetch and normalize %eip */
  219. 1:
  220. /* Set up the stack pointer */
  221. lss stack_start,%esp
  222. /*
  223. * Initialize eflags. Some BIOS's leave bits like NT set. This would
  224. * confuse the debugger if this code is traced.
  225. * XXX - best to initialize before switching to protected mode.
  226. */
  227. pushl $0
  228. popfl
  229. #ifdef CONFIG_SMP
  230. andl %ebx,%ebx
  231. jz 1f /* Initial CPU cleans BSS */
  232. jmp checkCPUtype
  233. 1:
  234. #endif /* CONFIG_SMP */
  235. /*
  236. * start system 32-bit setup. We need to re-do some of the things done
  237. * in 16-bit mode for the "real" operations.
  238. */
  239. call setup_idt
  240. checkCPUtype:
  241. movl $-1,X86_CPUID # -1 for no CPUID initially
  242. /* check if it is 486 or 386. */
  243. /*
  244. * XXX - this does a lot of unnecessary setup. Alignment checks don't
  245. * apply at our cpl of 0 and the stack ought to be aligned already, and
  246. * we don't need to preserve eflags.
  247. */
  248. movb $3,X86 # at least 386
  249. pushfl # push EFLAGS
  250. popl %eax # get EFLAGS
  251. movl %eax,%ecx # save original EFLAGS
  252. xorl $0x240000,%eax # flip AC and ID bits in EFLAGS
  253. pushl %eax # copy to EFLAGS
  254. popfl # set EFLAGS
  255. pushfl # get new EFLAGS
  256. popl %eax # put it in eax
  257. xorl %ecx,%eax # change in flags
  258. pushl %ecx # restore original EFLAGS
  259. popfl
  260. testl $0x40000,%eax # check if AC bit changed
  261. je is386
  262. movb $4,X86 # at least 486
  263. testl $0x200000,%eax # check if ID bit changed
  264. je is486
  265. /* get vendor info */
  266. xorl %eax,%eax # call CPUID with 0 -> return vendor ID
  267. cpuid
  268. movl %eax,X86_CPUID # save CPUID level
  269. movl %ebx,X86_VENDOR_ID # lo 4 chars
  270. movl %edx,X86_VENDOR_ID+4 # next 4 chars
  271. movl %ecx,X86_VENDOR_ID+8 # last 4 chars
  272. orl %eax,%eax # do we have processor info as well?
  273. je is486
  274. movl $1,%eax # Use the CPUID instruction to get CPU type
  275. cpuid
  276. movb %al,%cl # save reg for future use
  277. andb $0x0f,%ah # mask processor family
  278. movb %ah,X86
  279. andb $0xf0,%al # mask model
  280. shrb $4,%al
  281. movb %al,X86_MODEL
  282. andb $0x0f,%cl # mask mask revision
  283. movb %cl,X86_MASK
  284. movl %edx,X86_CAPABILITY
  285. is486: movl $0x50022,%ecx # set AM, WP, NE and MP
  286. jmp 2f
  287. is386: movl $2,%ecx # set MP
  288. 2: movl %cr0,%eax
  289. andl $0x80000011,%eax # Save PG,PE,ET
  290. orl %ecx,%eax
  291. movl %eax,%cr0
  292. call check_x87
  293. lgdt early_gdt_descr
  294. lidt idt_descr
  295. ljmp $(__KERNEL_CS),$1f
  296. 1: movl $(__KERNEL_DS),%eax # reload all the segment registers
  297. movl %eax,%ss # after changing gdt.
  298. movl %eax,%fs # gets reset once there's real percpu
  299. movl $(__USER_DS),%eax # DS/ES contains default USER segment
  300. movl %eax,%ds
  301. movl %eax,%es
  302. xorl %eax,%eax # Clear GS and LDT
  303. movl %eax,%gs
  304. lldt %ax
  305. cld # gcc2 wants the direction flag cleared at all times
  306. pushl $0 # fake return address for unwinder
  307. #ifdef CONFIG_SMP
  308. movb ready, %cl
  309. movb $1, ready
  310. cmpb $0,%cl # the first CPU calls start_kernel
  311. je 1f
  312. movl $(__KERNEL_PERCPU), %eax
  313. movl %eax,%fs # set this cpu's percpu
  314. jmp initialize_secondary # all other CPUs call initialize_secondary
  315. 1:
  316. #endif /* CONFIG_SMP */
  317. jmp start_kernel
  318. /*
  319. * We depend on ET to be correct. This checks for 287/387.
  320. */
  321. check_x87:
  322. movb $0,X86_HARD_MATH
  323. clts
  324. fninit
  325. fstsw %ax
  326. cmpb $0,%al
  327. je 1f
  328. movl %cr0,%eax /* no coprocessor: have to set bits */
  329. xorl $4,%eax /* set EM */
  330. movl %eax,%cr0
  331. ret
  332. ALIGN
  333. 1: movb $1,X86_HARD_MATH
  334. .byte 0xDB,0xE4 /* fsetpm for 287, ignored by 387 */
  335. ret
  336. /*
  337. * setup_idt
  338. *
  339. * sets up a idt with 256 entries pointing to
  340. * ignore_int, interrupt gates. It doesn't actually load
  341. * idt - that can be done only after paging has been enabled
  342. * and the kernel moved to PAGE_OFFSET. Interrupts
  343. * are enabled elsewhere, when we can be relatively
  344. * sure everything is ok.
  345. *
  346. * Warning: %esi is live across this function.
  347. */
  348. setup_idt:
  349. lea ignore_int,%edx
  350. movl $(__KERNEL_CS << 16),%eax
  351. movw %dx,%ax /* selector = 0x0010 = cs */
  352. movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
  353. lea idt_table,%edi
  354. mov $256,%ecx
  355. rp_sidt:
  356. movl %eax,(%edi)
  357. movl %edx,4(%edi)
  358. addl $8,%edi
  359. dec %ecx
  360. jne rp_sidt
  361. .macro set_early_handler handler,trapno
  362. lea \handler,%edx
  363. movl $(__KERNEL_CS << 16),%eax
  364. movw %dx,%ax
  365. movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
  366. lea idt_table,%edi
  367. movl %eax,8*\trapno(%edi)
  368. movl %edx,8*\trapno+4(%edi)
  369. .endm
  370. set_early_handler handler=early_divide_err,trapno=0
  371. set_early_handler handler=early_illegal_opcode,trapno=6
  372. set_early_handler handler=early_protection_fault,trapno=13
  373. set_early_handler handler=early_page_fault,trapno=14
  374. ret
  375. early_divide_err:
  376. xor %edx,%edx
  377. pushl $0 /* fake errcode */
  378. jmp early_fault
  379. early_illegal_opcode:
  380. movl $6,%edx
  381. pushl $0 /* fake errcode */
  382. jmp early_fault
  383. early_protection_fault:
  384. movl $13,%edx
  385. jmp early_fault
  386. early_page_fault:
  387. movl $14,%edx
  388. jmp early_fault
  389. early_fault:
  390. cld
  391. #ifdef CONFIG_PRINTK
  392. movl $(__KERNEL_DS),%eax
  393. movl %eax,%ds
  394. movl %eax,%es
  395. cmpl $2,early_recursion_flag
  396. je hlt_loop
  397. incl early_recursion_flag
  398. movl %cr2,%eax
  399. pushl %eax
  400. pushl %edx /* trapno */
  401. pushl $fault_msg
  402. #ifdef CONFIG_EARLY_PRINTK
  403. call early_printk
  404. #else
  405. call printk
  406. #endif
  407. #endif
  408. hlt_loop:
  409. hlt
  410. jmp hlt_loop
  411. /* This is the default interrupt "handler" :-) */
  412. ALIGN
  413. ignore_int:
  414. cld
  415. #ifdef CONFIG_PRINTK
  416. pushl %eax
  417. pushl %ecx
  418. pushl %edx
  419. pushl %es
  420. pushl %ds
  421. movl $(__KERNEL_DS),%eax
  422. movl %eax,%ds
  423. movl %eax,%es
  424. cmpl $2,early_recursion_flag
  425. je hlt_loop
  426. incl early_recursion_flag
  427. pushl 16(%esp)
  428. pushl 24(%esp)
  429. pushl 32(%esp)
  430. pushl 40(%esp)
  431. pushl $int_msg
  432. #ifdef CONFIG_EARLY_PRINTK
  433. call early_printk
  434. #else
  435. call printk
  436. #endif
  437. addl $(5*4),%esp
  438. popl %ds
  439. popl %es
  440. popl %edx
  441. popl %ecx
  442. popl %eax
  443. #endif
  444. iret
  445. .section .text
  446. /*
  447. * Real beginning of normal "text" segment
  448. */
  449. ENTRY(stext)
  450. ENTRY(_stext)
  451. /*
  452. * BSS section
  453. */
  454. .section ".bss.page_aligned","w"
  455. ENTRY(swapper_pg_dir)
  456. .fill 1024,4,0
  457. ENTRY(empty_zero_page)
  458. .fill 4096,1,0
  459. /*
  460. * This starts the data section.
  461. */
  462. .data
  463. ENTRY(stack_start)
  464. .long init_thread_union+THREAD_SIZE
  465. .long __BOOT_DS
  466. ready: .byte 0
  467. early_recursion_flag:
  468. .long 0
  469. int_msg:
  470. .asciz "Unknown interrupt or fault at EIP %p %p %p\n"
  471. fault_msg:
  472. .ascii "Int %d: CR2 %p err %p EIP %p CS %p flags %p\n"
  473. .asciz "Stack: %p %p %p %p %p %p %p %p\n"
  474. /*
  475. * The IDT and GDT 'descriptors' are a strange 48-bit object
  476. * only used by the lidt and lgdt instructions. They are not
  477. * like usual segment descriptors - they consist of a 16-bit
  478. * segment size, and 32-bit linear address value:
  479. */
  480. .globl boot_gdt_descr
  481. .globl idt_descr
  482. ALIGN
  483. # early boot GDT descriptor (must use 1:1 address mapping)
  484. .word 0 # 32 bit align gdt_desc.address
  485. boot_gdt_descr:
  486. .word __BOOT_DS+7
  487. .long boot_gdt - __PAGE_OFFSET
  488. .word 0 # 32-bit align idt_desc.address
  489. idt_descr:
  490. .word IDT_ENTRIES*8-1 # idt contains 256 entries
  491. .long idt_table
  492. # boot GDT descriptor (later on used by CPU#0):
  493. .word 0 # 32 bit align gdt_desc.address
  494. ENTRY(early_gdt_descr)
  495. .word GDT_ENTRIES*8-1
  496. .long per_cpu__gdt_page /* Overwritten for secondary CPUs */
  497. /*
  498. * The boot_gdt must mirror the equivalent in setup.S and is
  499. * used only for booting.
  500. */
  501. .align L1_CACHE_BYTES
  502. ENTRY(boot_gdt)
  503. .fill GDT_ENTRY_BOOT_CS,8,0
  504. .quad 0x00cf9a000000ffff /* kernel 4GB code at 0x00000000 */
  505. .quad 0x00cf92000000ffff /* kernel 4GB data at 0x00000000 */