amd.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include "cpu.h"
  7. /*
  8. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  9. * misexecution of code under Linux. Owners of such processors should
  10. * contact AMD for precise details and a CPU swap.
  11. *
  12. * See http://www.multimania.com/poulot/k6bug.html
  13. * http://www.amd.com/K6/k6docs/revgd.html
  14. *
  15. * The following test is erm.. interesting. AMD neglected to up
  16. * the chip setting when fixing the bug but they also tweaked some
  17. * performance at the same time..
  18. */
  19. extern void vide(void);
  20. __asm__(".align 4\nvide: ret");
  21. #define ENABLE_C1E_MASK 0x18000000
  22. #define CPUID_PROCESSOR_SIGNATURE 1
  23. #define CPUID_XFAM 0x0ff00000
  24. #define CPUID_XFAM_K8 0x00000000
  25. #define CPUID_XFAM_10H 0x00100000
  26. #define CPUID_XFAM_11H 0x00200000
  27. #define CPUID_XMOD 0x000f0000
  28. #define CPUID_XMOD_REV_F 0x00040000
  29. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  30. static __cpuinit int amd_apic_timer_broken(void)
  31. {
  32. u32 lo, hi;
  33. u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  34. switch (eax & CPUID_XFAM) {
  35. case CPUID_XFAM_K8:
  36. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  37. break;
  38. case CPUID_XFAM_10H:
  39. case CPUID_XFAM_11H:
  40. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  41. if (lo & ENABLE_C1E_MASK)
  42. return 1;
  43. break;
  44. default:
  45. /* err on the side of caution */
  46. return 1;
  47. }
  48. return 0;
  49. }
  50. int force_mwait __cpuinitdata;
  51. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  52. {
  53. u32 l, h;
  54. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  55. int r;
  56. #ifdef CONFIG_SMP
  57. unsigned long long value;
  58. /* Disable TLB flush filter by setting HWCR.FFDIS on K8
  59. * bit 6 of msr C001_0015
  60. *
  61. * Errata 63 for SH-B3 steppings
  62. * Errata 122 for all steppings (F+ have it disabled by default)
  63. */
  64. if (c->x86 == 15) {
  65. rdmsrl(MSR_K7_HWCR, value);
  66. value |= 1 << 6;
  67. wrmsrl(MSR_K7_HWCR, value);
  68. }
  69. #endif
  70. /*
  71. * FIXME: We should handle the K5 here. Set up the write
  72. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  73. * no bus pipeline)
  74. */
  75. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  76. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  77. clear_bit(0*32+31, c->x86_capability);
  78. r = get_model_name(c);
  79. switch(c->x86)
  80. {
  81. case 4:
  82. /*
  83. * General Systems BIOSen alias the cpu frequency registers
  84. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  85. * drivers subsequently pokes it, and changes the CPU speed.
  86. * Workaround : Remove the unneeded alias.
  87. */
  88. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  89. #define CBAR_ENB (0x80000000)
  90. #define CBAR_KEY (0X000000CB)
  91. if (c->x86_model==9 || c->x86_model == 10) {
  92. if (inl (CBAR) & CBAR_ENB)
  93. outl (0 | CBAR_KEY, CBAR);
  94. }
  95. break;
  96. case 5:
  97. if( c->x86_model < 6 )
  98. {
  99. /* Based on AMD doc 20734R - June 2000 */
  100. if ( c->x86_model == 0 ) {
  101. clear_bit(X86_FEATURE_APIC, c->x86_capability);
  102. set_bit(X86_FEATURE_PGE, c->x86_capability);
  103. }
  104. break;
  105. }
  106. if ( c->x86_model == 6 && c->x86_mask == 1 ) {
  107. const int K6_BUG_LOOP = 1000000;
  108. int n;
  109. void (*f_vide)(void);
  110. unsigned long d, d2;
  111. printk(KERN_INFO "AMD K6 stepping B detected - ");
  112. /*
  113. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  114. * calls at the same time.
  115. */
  116. n = K6_BUG_LOOP;
  117. f_vide = vide;
  118. rdtscl(d);
  119. while (n--)
  120. f_vide();
  121. rdtscl(d2);
  122. d = d2-d;
  123. if (d > 20*K6_BUG_LOOP)
  124. printk("system stability may be impaired when more than 32 MB are used.\n");
  125. else
  126. printk("probably OK (after B9730xxxx).\n");
  127. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  128. }
  129. /* K6 with old style WHCR */
  130. if (c->x86_model < 8 ||
  131. (c->x86_model== 8 && c->x86_mask < 8)) {
  132. /* We can only write allocate on the low 508Mb */
  133. if(mbytes>508)
  134. mbytes=508;
  135. rdmsr(MSR_K6_WHCR, l, h);
  136. if ((l&0x0000FFFF)==0) {
  137. unsigned long flags;
  138. l=(1<<0)|((mbytes/4)<<1);
  139. local_irq_save(flags);
  140. wbinvd();
  141. wrmsr(MSR_K6_WHCR, l, h);
  142. local_irq_restore(flags);
  143. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  144. mbytes);
  145. }
  146. break;
  147. }
  148. if ((c->x86_model == 8 && c->x86_mask >7) ||
  149. c->x86_model == 9 || c->x86_model == 13) {
  150. /* The more serious chips .. */
  151. if(mbytes>4092)
  152. mbytes=4092;
  153. rdmsr(MSR_K6_WHCR, l, h);
  154. if ((l&0xFFFF0000)==0) {
  155. unsigned long flags;
  156. l=((mbytes>>2)<<22)|(1<<16);
  157. local_irq_save(flags);
  158. wbinvd();
  159. wrmsr(MSR_K6_WHCR, l, h);
  160. local_irq_restore(flags);
  161. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  162. mbytes);
  163. }
  164. /* Set MTRR capability flag if appropriate */
  165. if (c->x86_model == 13 || c->x86_model == 9 ||
  166. (c->x86_model == 8 && c->x86_mask >= 8))
  167. set_bit(X86_FEATURE_K6_MTRR, c->x86_capability);
  168. break;
  169. }
  170. if (c->x86_model == 10) {
  171. /* AMD Geode LX is model 10 */
  172. /* placeholder for any needed mods */
  173. break;
  174. }
  175. break;
  176. case 6: /* An Athlon/Duron */
  177. /* Bit 15 of Athlon specific MSR 15, needs to be 0
  178. * to enable SSE on Palomino/Morgan/Barton CPU's.
  179. * If the BIOS didn't enable it already, enable it here.
  180. */
  181. if (c->x86_model >= 6 && c->x86_model <= 10) {
  182. if (!cpu_has(c, X86_FEATURE_XMM)) {
  183. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  184. rdmsr(MSR_K7_HWCR, l, h);
  185. l &= ~0x00008000;
  186. wrmsr(MSR_K7_HWCR, l, h);
  187. set_bit(X86_FEATURE_XMM, c->x86_capability);
  188. }
  189. }
  190. /* It's been determined by AMD that Athlons since model 8 stepping 1
  191. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  192. * As per AMD technical note 27212 0.2
  193. */
  194. if ((c->x86_model == 8 && c->x86_mask>=1) || (c->x86_model > 8)) {
  195. rdmsr(MSR_K7_CLK_CTL, l, h);
  196. if ((l & 0xfff00000) != 0x20000000) {
  197. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  198. ((l & 0x000fffff)|0x20000000));
  199. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  200. }
  201. }
  202. break;
  203. }
  204. switch (c->x86) {
  205. case 15:
  206. set_bit(X86_FEATURE_K8, c->x86_capability);
  207. break;
  208. case 6:
  209. set_bit(X86_FEATURE_K7, c->x86_capability);
  210. break;
  211. }
  212. if (c->x86 >= 6)
  213. set_bit(X86_FEATURE_FXSAVE_LEAK, c->x86_capability);
  214. display_cacheinfo(c);
  215. if (cpuid_eax(0x80000000) >= 0x80000008) {
  216. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  217. }
  218. if (cpuid_eax(0x80000000) >= 0x80000007) {
  219. c->x86_power = cpuid_edx(0x80000007);
  220. if (c->x86_power & (1<<8))
  221. set_bit(X86_FEATURE_CONSTANT_TSC, c->x86_capability);
  222. }
  223. #ifdef CONFIG_X86_HT
  224. /*
  225. * On a AMD multi core setup the lower bits of the APIC id
  226. * distingush the cores.
  227. */
  228. if (c->x86_max_cores > 1) {
  229. int cpu = smp_processor_id();
  230. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  231. if (bits == 0) {
  232. while ((1 << bits) < c->x86_max_cores)
  233. bits++;
  234. }
  235. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  236. c->phys_proc_id >>= bits;
  237. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  238. cpu, c->x86_max_cores, c->cpu_core_id);
  239. }
  240. #endif
  241. if (cpuid_eax(0x80000000) >= 0x80000006)
  242. num_cache_leaves = 3;
  243. if (amd_apic_timer_broken())
  244. set_bit(X86_FEATURE_LAPIC_TIMER_BROKEN, c->x86_capability);
  245. if (c->x86 == 0x10 && !force_mwait)
  246. clear_bit(X86_FEATURE_MWAIT, c->x86_capability);
  247. }
  248. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 * c, unsigned int size)
  249. {
  250. /* AMD errata T13 (order #21922) */
  251. if ((c->x86 == 6)) {
  252. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  253. size = 64;
  254. if (c->x86_model == 4 &&
  255. (c->x86_mask==0 || c->x86_mask==1)) /* Tbird rev A1/A2 */
  256. size = 256;
  257. }
  258. return size;
  259. }
  260. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  261. .c_vendor = "AMD",
  262. .c_ident = { "AuthenticAMD" },
  263. .c_models = {
  264. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  265. {
  266. [3] = "486 DX/2",
  267. [7] = "486 DX/2-WB",
  268. [8] = "486 DX/4",
  269. [9] = "486 DX/4-WB",
  270. [14] = "Am5x86-WT",
  271. [15] = "Am5x86-WB"
  272. }
  273. },
  274. },
  275. .c_init = init_amd,
  276. .c_size_cache = amd_size_cache,
  277. };
  278. int __init amd_init_cpu(void)
  279. {
  280. cpu_devs[X86_VENDOR_AMD] = &amd_cpu_dev;
  281. return 0;
  282. }