at32ap7000.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109
  1. /*
  2. * Copyright (C) 2005-2006 Atmel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/init.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/spi/spi.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/at32ap7000.h>
  14. #include <asm/arch/board.h>
  15. #include <asm/arch/portmux.h>
  16. #include <asm/arch/sm.h>
  17. #include "clock.h"
  18. #include "hmatrix.h"
  19. #include "pio.h"
  20. #include "sm.h"
  21. #define PBMEM(base) \
  22. { \
  23. .start = base, \
  24. .end = base + 0x3ff, \
  25. .flags = IORESOURCE_MEM, \
  26. }
  27. #define IRQ(num) \
  28. { \
  29. .start = num, \
  30. .end = num, \
  31. .flags = IORESOURCE_IRQ, \
  32. }
  33. #define NAMED_IRQ(num, _name) \
  34. { \
  35. .start = num, \
  36. .end = num, \
  37. .name = _name, \
  38. .flags = IORESOURCE_IRQ, \
  39. }
  40. #define DEFINE_DEV(_name, _id) \
  41. static struct platform_device _name##_id##_device = { \
  42. .name = #_name, \
  43. .id = _id, \
  44. .resource = _name##_id##_resource, \
  45. .num_resources = ARRAY_SIZE(_name##_id##_resource), \
  46. }
  47. #define DEFINE_DEV_DATA(_name, _id) \
  48. static struct platform_device _name##_id##_device = { \
  49. .name = #_name, \
  50. .id = _id, \
  51. .dev = { \
  52. .platform_data = &_name##_id##_data, \
  53. }, \
  54. .resource = _name##_id##_resource, \
  55. .num_resources = ARRAY_SIZE(_name##_id##_resource), \
  56. }
  57. #define select_peripheral(pin, periph, flags) \
  58. at32_select_periph(GPIO_PIN_##pin, GPIO_##periph, flags)
  59. #define DEV_CLK(_name, devname, bus, _index) \
  60. static struct clk devname##_##_name = { \
  61. .name = #_name, \
  62. .dev = &devname##_device.dev, \
  63. .parent = &bus##_clk, \
  64. .mode = bus##_clk_mode, \
  65. .get_rate = bus##_clk_get_rate, \
  66. .index = _index, \
  67. }
  68. unsigned long at32ap7000_osc_rates[3] = {
  69. [0] = 32768,
  70. /* FIXME: these are ATSTK1002-specific */
  71. [1] = 20000000,
  72. [2] = 12000000,
  73. };
  74. static unsigned long osc_get_rate(struct clk *clk)
  75. {
  76. return at32ap7000_osc_rates[clk->index];
  77. }
  78. static unsigned long pll_get_rate(struct clk *clk, unsigned long control)
  79. {
  80. unsigned long div, mul, rate;
  81. if (!(control & SM_BIT(PLLEN)))
  82. return 0;
  83. div = SM_BFEXT(PLLDIV, control) + 1;
  84. mul = SM_BFEXT(PLLMUL, control) + 1;
  85. rate = clk->parent->get_rate(clk->parent);
  86. rate = (rate + div / 2) / div;
  87. rate *= mul;
  88. return rate;
  89. }
  90. static unsigned long pll0_get_rate(struct clk *clk)
  91. {
  92. u32 control;
  93. control = sm_readl(&system_manager, PM_PLL0);
  94. return pll_get_rate(clk, control);
  95. }
  96. static unsigned long pll1_get_rate(struct clk *clk)
  97. {
  98. u32 control;
  99. control = sm_readl(&system_manager, PM_PLL1);
  100. return pll_get_rate(clk, control);
  101. }
  102. /*
  103. * The AT32AP7000 has five primary clock sources: One 32kHz
  104. * oscillator, two crystal oscillators and two PLLs.
  105. */
  106. static struct clk osc32k = {
  107. .name = "osc32k",
  108. .get_rate = osc_get_rate,
  109. .users = 1,
  110. .index = 0,
  111. };
  112. static struct clk osc0 = {
  113. .name = "osc0",
  114. .get_rate = osc_get_rate,
  115. .users = 1,
  116. .index = 1,
  117. };
  118. static struct clk osc1 = {
  119. .name = "osc1",
  120. .get_rate = osc_get_rate,
  121. .index = 2,
  122. };
  123. static struct clk pll0 = {
  124. .name = "pll0",
  125. .get_rate = pll0_get_rate,
  126. .parent = &osc0,
  127. };
  128. static struct clk pll1 = {
  129. .name = "pll1",
  130. .get_rate = pll1_get_rate,
  131. .parent = &osc0,
  132. };
  133. /*
  134. * The main clock can be either osc0 or pll0. The boot loader may
  135. * have chosen one for us, so we don't really know which one until we
  136. * have a look at the SM.
  137. */
  138. static struct clk *main_clock;
  139. /*
  140. * Synchronous clocks are generated from the main clock. The clocks
  141. * must satisfy the constraint
  142. * fCPU >= fHSB >= fPB
  143. * i.e. each clock must not be faster than its parent.
  144. */
  145. static unsigned long bus_clk_get_rate(struct clk *clk, unsigned int shift)
  146. {
  147. return main_clock->get_rate(main_clock) >> shift;
  148. };
  149. static void cpu_clk_mode(struct clk *clk, int enabled)
  150. {
  151. struct at32_sm *sm = &system_manager;
  152. unsigned long flags;
  153. u32 mask;
  154. spin_lock_irqsave(&sm->lock, flags);
  155. mask = sm_readl(sm, PM_CPU_MASK);
  156. if (enabled)
  157. mask |= 1 << clk->index;
  158. else
  159. mask &= ~(1 << clk->index);
  160. sm_writel(sm, PM_CPU_MASK, mask);
  161. spin_unlock_irqrestore(&sm->lock, flags);
  162. }
  163. static unsigned long cpu_clk_get_rate(struct clk *clk)
  164. {
  165. unsigned long cksel, shift = 0;
  166. cksel = sm_readl(&system_manager, PM_CKSEL);
  167. if (cksel & SM_BIT(CPUDIV))
  168. shift = SM_BFEXT(CPUSEL, cksel) + 1;
  169. return bus_clk_get_rate(clk, shift);
  170. }
  171. static void hsb_clk_mode(struct clk *clk, int enabled)
  172. {
  173. struct at32_sm *sm = &system_manager;
  174. unsigned long flags;
  175. u32 mask;
  176. spin_lock_irqsave(&sm->lock, flags);
  177. mask = sm_readl(sm, PM_HSB_MASK);
  178. if (enabled)
  179. mask |= 1 << clk->index;
  180. else
  181. mask &= ~(1 << clk->index);
  182. sm_writel(sm, PM_HSB_MASK, mask);
  183. spin_unlock_irqrestore(&sm->lock, flags);
  184. }
  185. static unsigned long hsb_clk_get_rate(struct clk *clk)
  186. {
  187. unsigned long cksel, shift = 0;
  188. cksel = sm_readl(&system_manager, PM_CKSEL);
  189. if (cksel & SM_BIT(HSBDIV))
  190. shift = SM_BFEXT(HSBSEL, cksel) + 1;
  191. return bus_clk_get_rate(clk, shift);
  192. }
  193. static void pba_clk_mode(struct clk *clk, int enabled)
  194. {
  195. struct at32_sm *sm = &system_manager;
  196. unsigned long flags;
  197. u32 mask;
  198. spin_lock_irqsave(&sm->lock, flags);
  199. mask = sm_readl(sm, PM_PBA_MASK);
  200. if (enabled)
  201. mask |= 1 << clk->index;
  202. else
  203. mask &= ~(1 << clk->index);
  204. sm_writel(sm, PM_PBA_MASK, mask);
  205. spin_unlock_irqrestore(&sm->lock, flags);
  206. }
  207. static unsigned long pba_clk_get_rate(struct clk *clk)
  208. {
  209. unsigned long cksel, shift = 0;
  210. cksel = sm_readl(&system_manager, PM_CKSEL);
  211. if (cksel & SM_BIT(PBADIV))
  212. shift = SM_BFEXT(PBASEL, cksel) + 1;
  213. return bus_clk_get_rate(clk, shift);
  214. }
  215. static void pbb_clk_mode(struct clk *clk, int enabled)
  216. {
  217. struct at32_sm *sm = &system_manager;
  218. unsigned long flags;
  219. u32 mask;
  220. spin_lock_irqsave(&sm->lock, flags);
  221. mask = sm_readl(sm, PM_PBB_MASK);
  222. if (enabled)
  223. mask |= 1 << clk->index;
  224. else
  225. mask &= ~(1 << clk->index);
  226. sm_writel(sm, PM_PBB_MASK, mask);
  227. spin_unlock_irqrestore(&sm->lock, flags);
  228. }
  229. static unsigned long pbb_clk_get_rate(struct clk *clk)
  230. {
  231. unsigned long cksel, shift = 0;
  232. cksel = sm_readl(&system_manager, PM_CKSEL);
  233. if (cksel & SM_BIT(PBBDIV))
  234. shift = SM_BFEXT(PBBSEL, cksel) + 1;
  235. return bus_clk_get_rate(clk, shift);
  236. }
  237. static struct clk cpu_clk = {
  238. .name = "cpu",
  239. .get_rate = cpu_clk_get_rate,
  240. .users = 1,
  241. };
  242. static struct clk hsb_clk = {
  243. .name = "hsb",
  244. .parent = &cpu_clk,
  245. .get_rate = hsb_clk_get_rate,
  246. };
  247. static struct clk pba_clk = {
  248. .name = "pba",
  249. .parent = &hsb_clk,
  250. .mode = hsb_clk_mode,
  251. .get_rate = pba_clk_get_rate,
  252. .index = 1,
  253. };
  254. static struct clk pbb_clk = {
  255. .name = "pbb",
  256. .parent = &hsb_clk,
  257. .mode = hsb_clk_mode,
  258. .get_rate = pbb_clk_get_rate,
  259. .users = 1,
  260. .index = 2,
  261. };
  262. /* --------------------------------------------------------------------
  263. * Generic Clock operations
  264. * -------------------------------------------------------------------- */
  265. static void genclk_mode(struct clk *clk, int enabled)
  266. {
  267. u32 control;
  268. control = sm_readl(&system_manager, PM_GCCTRL + 4 * clk->index);
  269. if (enabled)
  270. control |= SM_BIT(CEN);
  271. else
  272. control &= ~SM_BIT(CEN);
  273. sm_writel(&system_manager, PM_GCCTRL + 4 * clk->index, control);
  274. }
  275. static unsigned long genclk_get_rate(struct clk *clk)
  276. {
  277. u32 control;
  278. unsigned long div = 1;
  279. control = sm_readl(&system_manager, PM_GCCTRL + 4 * clk->index);
  280. if (control & SM_BIT(DIVEN))
  281. div = 2 * (SM_BFEXT(DIV, control) + 1);
  282. return clk->parent->get_rate(clk->parent) / div;
  283. }
  284. static long genclk_set_rate(struct clk *clk, unsigned long rate, int apply)
  285. {
  286. u32 control;
  287. unsigned long parent_rate, actual_rate, div;
  288. parent_rate = clk->parent->get_rate(clk->parent);
  289. control = sm_readl(&system_manager, PM_GCCTRL + 4 * clk->index);
  290. if (rate > 3 * parent_rate / 4) {
  291. actual_rate = parent_rate;
  292. control &= ~SM_BIT(DIVEN);
  293. } else {
  294. div = (parent_rate + rate) / (2 * rate) - 1;
  295. control = SM_BFINS(DIV, div, control) | SM_BIT(DIVEN);
  296. actual_rate = parent_rate / (2 * (div + 1));
  297. }
  298. printk("clk %s: new rate %lu (actual rate %lu)\n",
  299. clk->name, rate, actual_rate);
  300. if (apply)
  301. sm_writel(&system_manager, PM_GCCTRL + 4 * clk->index,
  302. control);
  303. return actual_rate;
  304. }
  305. int genclk_set_parent(struct clk *clk, struct clk *parent)
  306. {
  307. u32 control;
  308. printk("clk %s: new parent %s (was %s)\n",
  309. clk->name, parent->name, clk->parent->name);
  310. control = sm_readl(&system_manager, PM_GCCTRL + 4 * clk->index);
  311. if (parent == &osc1 || parent == &pll1)
  312. control |= SM_BIT(OSCSEL);
  313. else if (parent == &osc0 || parent == &pll0)
  314. control &= ~SM_BIT(OSCSEL);
  315. else
  316. return -EINVAL;
  317. if (parent == &pll0 || parent == &pll1)
  318. control |= SM_BIT(PLLSEL);
  319. else
  320. control &= ~SM_BIT(PLLSEL);
  321. sm_writel(&system_manager, PM_GCCTRL + 4 * clk->index, control);
  322. clk->parent = parent;
  323. return 0;
  324. }
  325. static void __init genclk_init_parent(struct clk *clk)
  326. {
  327. u32 control;
  328. struct clk *parent;
  329. BUG_ON(clk->index > 7);
  330. control = sm_readl(&system_manager, PM_GCCTRL + 4 * clk->index);
  331. if (control & SM_BIT(OSCSEL))
  332. parent = (control & SM_BIT(PLLSEL)) ? &pll1 : &osc1;
  333. else
  334. parent = (control & SM_BIT(PLLSEL)) ? &pll0 : &osc0;
  335. clk->parent = parent;
  336. }
  337. /* --------------------------------------------------------------------
  338. * System peripherals
  339. * -------------------------------------------------------------------- */
  340. static struct resource sm_resource[] = {
  341. PBMEM(0xfff00000),
  342. NAMED_IRQ(19, "eim"),
  343. NAMED_IRQ(20, "pm"),
  344. NAMED_IRQ(21, "rtc"),
  345. };
  346. struct platform_device at32_sm_device = {
  347. .name = "sm",
  348. .id = 0,
  349. .resource = sm_resource,
  350. .num_resources = ARRAY_SIZE(sm_resource),
  351. };
  352. static struct clk at32_sm_pclk = {
  353. .name = "pclk",
  354. .dev = &at32_sm_device.dev,
  355. .parent = &pbb_clk,
  356. .mode = pbb_clk_mode,
  357. .get_rate = pbb_clk_get_rate,
  358. .users = 1,
  359. .index = 0,
  360. };
  361. static struct resource intc0_resource[] = {
  362. PBMEM(0xfff00400),
  363. };
  364. struct platform_device at32_intc0_device = {
  365. .name = "intc",
  366. .id = 0,
  367. .resource = intc0_resource,
  368. .num_resources = ARRAY_SIZE(intc0_resource),
  369. };
  370. DEV_CLK(pclk, at32_intc0, pbb, 1);
  371. static struct clk ebi_clk = {
  372. .name = "ebi",
  373. .parent = &hsb_clk,
  374. .mode = hsb_clk_mode,
  375. .get_rate = hsb_clk_get_rate,
  376. .users = 1,
  377. };
  378. static struct clk hramc_clk = {
  379. .name = "hramc",
  380. .parent = &hsb_clk,
  381. .mode = hsb_clk_mode,
  382. .get_rate = hsb_clk_get_rate,
  383. .users = 1,
  384. .index = 3,
  385. };
  386. static struct resource smc0_resource[] = {
  387. PBMEM(0xfff03400),
  388. };
  389. DEFINE_DEV(smc, 0);
  390. DEV_CLK(pclk, smc0, pbb, 13);
  391. DEV_CLK(mck, smc0, hsb, 0);
  392. static struct platform_device pdc_device = {
  393. .name = "pdc",
  394. .id = 0,
  395. };
  396. DEV_CLK(hclk, pdc, hsb, 4);
  397. DEV_CLK(pclk, pdc, pba, 16);
  398. static struct clk pico_clk = {
  399. .name = "pico",
  400. .parent = &cpu_clk,
  401. .mode = cpu_clk_mode,
  402. .get_rate = cpu_clk_get_rate,
  403. .users = 1,
  404. };
  405. /* --------------------------------------------------------------------
  406. * HMATRIX
  407. * -------------------------------------------------------------------- */
  408. static struct clk hmatrix_clk = {
  409. .name = "hmatrix_clk",
  410. .parent = &pbb_clk,
  411. .mode = pbb_clk_mode,
  412. .get_rate = pbb_clk_get_rate,
  413. .index = 2,
  414. .users = 1,
  415. };
  416. #define HMATRIX_BASE ((void __iomem *)0xfff00800)
  417. #define hmatrix_readl(reg) \
  418. __raw_readl((HMATRIX_BASE) + HMATRIX_##reg)
  419. #define hmatrix_writel(reg,value) \
  420. __raw_writel((value), (HMATRIX_BASE) + HMATRIX_##reg)
  421. /*
  422. * Set bits in the HMATRIX Special Function Register (SFR) used by the
  423. * External Bus Interface (EBI). This can be used to enable special
  424. * features like CompactFlash support, NAND Flash support, etc. on
  425. * certain chipselects.
  426. */
  427. static inline void set_ebi_sfr_bits(u32 mask)
  428. {
  429. u32 sfr;
  430. clk_enable(&hmatrix_clk);
  431. sfr = hmatrix_readl(SFR4);
  432. sfr |= mask;
  433. hmatrix_writel(SFR4, sfr);
  434. clk_disable(&hmatrix_clk);
  435. }
  436. /* --------------------------------------------------------------------
  437. * System Timer/Counter (TC)
  438. * -------------------------------------------------------------------- */
  439. static struct resource at32_systc0_resource[] = {
  440. PBMEM(0xfff00c00),
  441. IRQ(22),
  442. };
  443. struct platform_device at32_systc0_device = {
  444. .name = "systc",
  445. .id = 0,
  446. .resource = at32_systc0_resource,
  447. .num_resources = ARRAY_SIZE(at32_systc0_resource),
  448. };
  449. DEV_CLK(pclk, at32_systc0, pbb, 3);
  450. /* --------------------------------------------------------------------
  451. * PIO
  452. * -------------------------------------------------------------------- */
  453. static struct resource pio0_resource[] = {
  454. PBMEM(0xffe02800),
  455. IRQ(13),
  456. };
  457. DEFINE_DEV(pio, 0);
  458. DEV_CLK(mck, pio0, pba, 10);
  459. static struct resource pio1_resource[] = {
  460. PBMEM(0xffe02c00),
  461. IRQ(14),
  462. };
  463. DEFINE_DEV(pio, 1);
  464. DEV_CLK(mck, pio1, pba, 11);
  465. static struct resource pio2_resource[] = {
  466. PBMEM(0xffe03000),
  467. IRQ(15),
  468. };
  469. DEFINE_DEV(pio, 2);
  470. DEV_CLK(mck, pio2, pba, 12);
  471. static struct resource pio3_resource[] = {
  472. PBMEM(0xffe03400),
  473. IRQ(16),
  474. };
  475. DEFINE_DEV(pio, 3);
  476. DEV_CLK(mck, pio3, pba, 13);
  477. static struct resource pio4_resource[] = {
  478. PBMEM(0xffe03800),
  479. IRQ(17),
  480. };
  481. DEFINE_DEV(pio, 4);
  482. DEV_CLK(mck, pio4, pba, 14);
  483. void __init at32_add_system_devices(void)
  484. {
  485. system_manager.eim_first_irq = EIM_IRQ_BASE;
  486. platform_device_register(&at32_sm_device);
  487. platform_device_register(&at32_intc0_device);
  488. platform_device_register(&smc0_device);
  489. platform_device_register(&pdc_device);
  490. platform_device_register(&at32_systc0_device);
  491. platform_device_register(&pio0_device);
  492. platform_device_register(&pio1_device);
  493. platform_device_register(&pio2_device);
  494. platform_device_register(&pio3_device);
  495. platform_device_register(&pio4_device);
  496. }
  497. /* --------------------------------------------------------------------
  498. * USART
  499. * -------------------------------------------------------------------- */
  500. static struct atmel_uart_data atmel_usart0_data = {
  501. .use_dma_tx = 1,
  502. .use_dma_rx = 1,
  503. };
  504. static struct resource atmel_usart0_resource[] = {
  505. PBMEM(0xffe00c00),
  506. IRQ(6),
  507. };
  508. DEFINE_DEV_DATA(atmel_usart, 0);
  509. DEV_CLK(usart, atmel_usart0, pba, 4);
  510. static struct atmel_uart_data atmel_usart1_data = {
  511. .use_dma_tx = 1,
  512. .use_dma_rx = 1,
  513. };
  514. static struct resource atmel_usart1_resource[] = {
  515. PBMEM(0xffe01000),
  516. IRQ(7),
  517. };
  518. DEFINE_DEV_DATA(atmel_usart, 1);
  519. DEV_CLK(usart, atmel_usart1, pba, 4);
  520. static struct atmel_uart_data atmel_usart2_data = {
  521. .use_dma_tx = 1,
  522. .use_dma_rx = 1,
  523. };
  524. static struct resource atmel_usart2_resource[] = {
  525. PBMEM(0xffe01400),
  526. IRQ(8),
  527. };
  528. DEFINE_DEV_DATA(atmel_usart, 2);
  529. DEV_CLK(usart, atmel_usart2, pba, 5);
  530. static struct atmel_uart_data atmel_usart3_data = {
  531. .use_dma_tx = 1,
  532. .use_dma_rx = 1,
  533. };
  534. static struct resource atmel_usart3_resource[] = {
  535. PBMEM(0xffe01800),
  536. IRQ(9),
  537. };
  538. DEFINE_DEV_DATA(atmel_usart, 3);
  539. DEV_CLK(usart, atmel_usart3, pba, 6);
  540. static inline void configure_usart0_pins(void)
  541. {
  542. select_peripheral(PA(8), PERIPH_B, 0); /* RXD */
  543. select_peripheral(PA(9), PERIPH_B, 0); /* TXD */
  544. }
  545. static inline void configure_usart1_pins(void)
  546. {
  547. select_peripheral(PA(17), PERIPH_A, 0); /* RXD */
  548. select_peripheral(PA(18), PERIPH_A, 0); /* TXD */
  549. }
  550. static inline void configure_usart2_pins(void)
  551. {
  552. select_peripheral(PB(26), PERIPH_B, 0); /* RXD */
  553. select_peripheral(PB(27), PERIPH_B, 0); /* TXD */
  554. }
  555. static inline void configure_usart3_pins(void)
  556. {
  557. select_peripheral(PB(18), PERIPH_B, 0); /* RXD */
  558. select_peripheral(PB(17), PERIPH_B, 0); /* TXD */
  559. }
  560. static struct platform_device *__initdata at32_usarts[4];
  561. void __init at32_map_usart(unsigned int hw_id, unsigned int line)
  562. {
  563. struct platform_device *pdev;
  564. switch (hw_id) {
  565. case 0:
  566. pdev = &atmel_usart0_device;
  567. configure_usart0_pins();
  568. break;
  569. case 1:
  570. pdev = &atmel_usart1_device;
  571. configure_usart1_pins();
  572. break;
  573. case 2:
  574. pdev = &atmel_usart2_device;
  575. configure_usart2_pins();
  576. break;
  577. case 3:
  578. pdev = &atmel_usart3_device;
  579. configure_usart3_pins();
  580. break;
  581. default:
  582. return;
  583. }
  584. if (PXSEG(pdev->resource[0].start) == P4SEG) {
  585. /* Addresses in the P4 segment are permanently mapped 1:1 */
  586. struct atmel_uart_data *data = pdev->dev.platform_data;
  587. data->regs = (void __iomem *)pdev->resource[0].start;
  588. }
  589. pdev->id = line;
  590. at32_usarts[line] = pdev;
  591. }
  592. struct platform_device *__init at32_add_device_usart(unsigned int id)
  593. {
  594. platform_device_register(at32_usarts[id]);
  595. return at32_usarts[id];
  596. }
  597. struct platform_device *atmel_default_console_device;
  598. void __init at32_setup_serial_console(unsigned int usart_id)
  599. {
  600. atmel_default_console_device = at32_usarts[usart_id];
  601. }
  602. /* --------------------------------------------------------------------
  603. * Ethernet
  604. * -------------------------------------------------------------------- */
  605. static struct eth_platform_data macb0_data;
  606. static struct resource macb0_resource[] = {
  607. PBMEM(0xfff01800),
  608. IRQ(25),
  609. };
  610. DEFINE_DEV_DATA(macb, 0);
  611. DEV_CLK(hclk, macb0, hsb, 8);
  612. DEV_CLK(pclk, macb0, pbb, 6);
  613. static struct eth_platform_data macb1_data;
  614. static struct resource macb1_resource[] = {
  615. PBMEM(0xfff01c00),
  616. IRQ(26),
  617. };
  618. DEFINE_DEV_DATA(macb, 1);
  619. DEV_CLK(hclk, macb1, hsb, 9);
  620. DEV_CLK(pclk, macb1, pbb, 7);
  621. struct platform_device *__init
  622. at32_add_device_eth(unsigned int id, struct eth_platform_data *data)
  623. {
  624. struct platform_device *pdev;
  625. switch (id) {
  626. case 0:
  627. pdev = &macb0_device;
  628. select_peripheral(PC(3), PERIPH_A, 0); /* TXD0 */
  629. select_peripheral(PC(4), PERIPH_A, 0); /* TXD1 */
  630. select_peripheral(PC(7), PERIPH_A, 0); /* TXEN */
  631. select_peripheral(PC(8), PERIPH_A, 0); /* TXCK */
  632. select_peripheral(PC(9), PERIPH_A, 0); /* RXD0 */
  633. select_peripheral(PC(10), PERIPH_A, 0); /* RXD1 */
  634. select_peripheral(PC(13), PERIPH_A, 0); /* RXER */
  635. select_peripheral(PC(15), PERIPH_A, 0); /* RXDV */
  636. select_peripheral(PC(16), PERIPH_A, 0); /* MDC */
  637. select_peripheral(PC(17), PERIPH_A, 0); /* MDIO */
  638. if (!data->is_rmii) {
  639. select_peripheral(PC(0), PERIPH_A, 0); /* COL */
  640. select_peripheral(PC(1), PERIPH_A, 0); /* CRS */
  641. select_peripheral(PC(2), PERIPH_A, 0); /* TXER */
  642. select_peripheral(PC(5), PERIPH_A, 0); /* TXD2 */
  643. select_peripheral(PC(6), PERIPH_A, 0); /* TXD3 */
  644. select_peripheral(PC(11), PERIPH_A, 0); /* RXD2 */
  645. select_peripheral(PC(12), PERIPH_A, 0); /* RXD3 */
  646. select_peripheral(PC(14), PERIPH_A, 0); /* RXCK */
  647. select_peripheral(PC(18), PERIPH_A, 0); /* SPD */
  648. }
  649. break;
  650. case 1:
  651. pdev = &macb1_device;
  652. select_peripheral(PD(13), PERIPH_B, 0); /* TXD0 */
  653. select_peripheral(PD(14), PERIPH_B, 0); /* TXD1 */
  654. select_peripheral(PD(11), PERIPH_B, 0); /* TXEN */
  655. select_peripheral(PD(12), PERIPH_B, 0); /* TXCK */
  656. select_peripheral(PD(10), PERIPH_B, 0); /* RXD0 */
  657. select_peripheral(PD(6), PERIPH_B, 0); /* RXD1 */
  658. select_peripheral(PD(5), PERIPH_B, 0); /* RXER */
  659. select_peripheral(PD(4), PERIPH_B, 0); /* RXDV */
  660. select_peripheral(PD(3), PERIPH_B, 0); /* MDC */
  661. select_peripheral(PD(2), PERIPH_B, 0); /* MDIO */
  662. if (!data->is_rmii) {
  663. select_peripheral(PC(19), PERIPH_B, 0); /* COL */
  664. select_peripheral(PC(23), PERIPH_B, 0); /* CRS */
  665. select_peripheral(PC(26), PERIPH_B, 0); /* TXER */
  666. select_peripheral(PC(27), PERIPH_B, 0); /* TXD2 */
  667. select_peripheral(PC(28), PERIPH_B, 0); /* TXD3 */
  668. select_peripheral(PC(29), PERIPH_B, 0); /* RXD2 */
  669. select_peripheral(PC(30), PERIPH_B, 0); /* RXD3 */
  670. select_peripheral(PC(24), PERIPH_B, 0); /* RXCK */
  671. select_peripheral(PD(15), PERIPH_B, 0); /* SPD */
  672. }
  673. break;
  674. default:
  675. return NULL;
  676. }
  677. memcpy(pdev->dev.platform_data, data, sizeof(struct eth_platform_data));
  678. platform_device_register(pdev);
  679. return pdev;
  680. }
  681. /* --------------------------------------------------------------------
  682. * SPI
  683. * -------------------------------------------------------------------- */
  684. static struct resource atmel_spi0_resource[] = {
  685. PBMEM(0xffe00000),
  686. IRQ(3),
  687. };
  688. DEFINE_DEV(atmel_spi, 0);
  689. DEV_CLK(spi_clk, atmel_spi0, pba, 0);
  690. static struct resource atmel_spi1_resource[] = {
  691. PBMEM(0xffe00400),
  692. IRQ(4),
  693. };
  694. DEFINE_DEV(atmel_spi, 1);
  695. DEV_CLK(spi_clk, atmel_spi1, pba, 1);
  696. static void __init
  697. at32_spi_setup_slaves(unsigned int bus_num, struct spi_board_info *b,
  698. unsigned int n, const u8 *pins)
  699. {
  700. unsigned int pin, mode;
  701. for (; n; n--, b++) {
  702. b->bus_num = bus_num;
  703. if (b->chip_select >= 4)
  704. continue;
  705. pin = (unsigned)b->controller_data;
  706. if (!pin) {
  707. pin = pins[b->chip_select];
  708. b->controller_data = (void *)pin;
  709. }
  710. mode = AT32_GPIOF_OUTPUT;
  711. if (!(b->mode & SPI_CS_HIGH))
  712. mode |= AT32_GPIOF_HIGH;
  713. at32_select_gpio(pin, mode);
  714. }
  715. }
  716. struct platform_device *__init
  717. at32_add_device_spi(unsigned int id, struct spi_board_info *b, unsigned int n)
  718. {
  719. /*
  720. * Manage the chipselects as GPIOs, normally using the same pins
  721. * the SPI controller expects; but boards can use other pins.
  722. */
  723. static u8 __initdata spi0_pins[] =
  724. { GPIO_PIN_PA(3), GPIO_PIN_PA(4),
  725. GPIO_PIN_PA(5), GPIO_PIN_PA(20), };
  726. static u8 __initdata spi1_pins[] =
  727. { GPIO_PIN_PB(2), GPIO_PIN_PB(3),
  728. GPIO_PIN_PB(4), GPIO_PIN_PA(27), };
  729. struct platform_device *pdev;
  730. switch (id) {
  731. case 0:
  732. pdev = &atmel_spi0_device;
  733. select_peripheral(PA(0), PERIPH_A, 0); /* MISO */
  734. select_peripheral(PA(1), PERIPH_A, 0); /* MOSI */
  735. select_peripheral(PA(2), PERIPH_A, 0); /* SCK */
  736. at32_spi_setup_slaves(0, b, n, spi0_pins);
  737. break;
  738. case 1:
  739. pdev = &atmel_spi1_device;
  740. select_peripheral(PB(0), PERIPH_B, 0); /* MISO */
  741. select_peripheral(PB(1), PERIPH_B, 0); /* MOSI */
  742. select_peripheral(PB(5), PERIPH_B, 0); /* SCK */
  743. at32_spi_setup_slaves(1, b, n, spi1_pins);
  744. break;
  745. default:
  746. return NULL;
  747. }
  748. spi_register_board_info(b, n);
  749. platform_device_register(pdev);
  750. return pdev;
  751. }
  752. /* --------------------------------------------------------------------
  753. * LCDC
  754. * -------------------------------------------------------------------- */
  755. static struct lcdc_platform_data lcdc0_data;
  756. static struct resource lcdc0_resource[] = {
  757. {
  758. .start = 0xff000000,
  759. .end = 0xff000fff,
  760. .flags = IORESOURCE_MEM,
  761. },
  762. IRQ(1),
  763. };
  764. DEFINE_DEV_DATA(lcdc, 0);
  765. DEV_CLK(hclk, lcdc0, hsb, 7);
  766. static struct clk lcdc0_pixclk = {
  767. .name = "pixclk",
  768. .dev = &lcdc0_device.dev,
  769. .mode = genclk_mode,
  770. .get_rate = genclk_get_rate,
  771. .set_rate = genclk_set_rate,
  772. .set_parent = genclk_set_parent,
  773. .index = 7,
  774. };
  775. struct platform_device *__init
  776. at32_add_device_lcdc(unsigned int id, struct lcdc_platform_data *data)
  777. {
  778. struct platform_device *pdev;
  779. switch (id) {
  780. case 0:
  781. pdev = &lcdc0_device;
  782. select_peripheral(PC(19), PERIPH_A, 0); /* CC */
  783. select_peripheral(PC(20), PERIPH_A, 0); /* HSYNC */
  784. select_peripheral(PC(21), PERIPH_A, 0); /* PCLK */
  785. select_peripheral(PC(22), PERIPH_A, 0); /* VSYNC */
  786. select_peripheral(PC(23), PERIPH_A, 0); /* DVAL */
  787. select_peripheral(PC(24), PERIPH_A, 0); /* MODE */
  788. select_peripheral(PC(25), PERIPH_A, 0); /* PWR */
  789. select_peripheral(PC(26), PERIPH_A, 0); /* DATA0 */
  790. select_peripheral(PC(27), PERIPH_A, 0); /* DATA1 */
  791. select_peripheral(PC(28), PERIPH_A, 0); /* DATA2 */
  792. select_peripheral(PC(29), PERIPH_A, 0); /* DATA3 */
  793. select_peripheral(PC(30), PERIPH_A, 0); /* DATA4 */
  794. select_peripheral(PC(31), PERIPH_A, 0); /* DATA5 */
  795. select_peripheral(PD(0), PERIPH_A, 0); /* DATA6 */
  796. select_peripheral(PD(1), PERIPH_A, 0); /* DATA7 */
  797. select_peripheral(PD(2), PERIPH_A, 0); /* DATA8 */
  798. select_peripheral(PD(3), PERIPH_A, 0); /* DATA9 */
  799. select_peripheral(PD(4), PERIPH_A, 0); /* DATA10 */
  800. select_peripheral(PD(5), PERIPH_A, 0); /* DATA11 */
  801. select_peripheral(PD(6), PERIPH_A, 0); /* DATA12 */
  802. select_peripheral(PD(7), PERIPH_A, 0); /* DATA13 */
  803. select_peripheral(PD(8), PERIPH_A, 0); /* DATA14 */
  804. select_peripheral(PD(9), PERIPH_A, 0); /* DATA15 */
  805. select_peripheral(PD(10), PERIPH_A, 0); /* DATA16 */
  806. select_peripheral(PD(11), PERIPH_A, 0); /* DATA17 */
  807. select_peripheral(PD(12), PERIPH_A, 0); /* DATA18 */
  808. select_peripheral(PD(13), PERIPH_A, 0); /* DATA19 */
  809. select_peripheral(PD(14), PERIPH_A, 0); /* DATA20 */
  810. select_peripheral(PD(15), PERIPH_A, 0); /* DATA21 */
  811. select_peripheral(PD(16), PERIPH_A, 0); /* DATA22 */
  812. select_peripheral(PD(17), PERIPH_A, 0); /* DATA23 */
  813. clk_set_parent(&lcdc0_pixclk, &pll0);
  814. clk_set_rate(&lcdc0_pixclk, clk_get_rate(&pll0));
  815. break;
  816. default:
  817. return NULL;
  818. }
  819. memcpy(pdev->dev.platform_data, data,
  820. sizeof(struct lcdc_platform_data));
  821. platform_device_register(pdev);
  822. return pdev;
  823. }
  824. /* --------------------------------------------------------------------
  825. * GCLK
  826. * -------------------------------------------------------------------- */
  827. static struct clk gclk0 = {
  828. .name = "gclk0",
  829. .mode = genclk_mode,
  830. .get_rate = genclk_get_rate,
  831. .set_rate = genclk_set_rate,
  832. .set_parent = genclk_set_parent,
  833. .index = 0,
  834. };
  835. static struct clk gclk1 = {
  836. .name = "gclk1",
  837. .mode = genclk_mode,
  838. .get_rate = genclk_get_rate,
  839. .set_rate = genclk_set_rate,
  840. .set_parent = genclk_set_parent,
  841. .index = 1,
  842. };
  843. static struct clk gclk2 = {
  844. .name = "gclk2",
  845. .mode = genclk_mode,
  846. .get_rate = genclk_get_rate,
  847. .set_rate = genclk_set_rate,
  848. .set_parent = genclk_set_parent,
  849. .index = 2,
  850. };
  851. static struct clk gclk3 = {
  852. .name = "gclk3",
  853. .mode = genclk_mode,
  854. .get_rate = genclk_get_rate,
  855. .set_rate = genclk_set_rate,
  856. .set_parent = genclk_set_parent,
  857. .index = 3,
  858. };
  859. static struct clk gclk4 = {
  860. .name = "gclk4",
  861. .mode = genclk_mode,
  862. .get_rate = genclk_get_rate,
  863. .set_rate = genclk_set_rate,
  864. .set_parent = genclk_set_parent,
  865. .index = 4,
  866. };
  867. struct clk *at32_clock_list[] = {
  868. &osc32k,
  869. &osc0,
  870. &osc1,
  871. &pll0,
  872. &pll1,
  873. &cpu_clk,
  874. &hsb_clk,
  875. &pba_clk,
  876. &pbb_clk,
  877. &at32_sm_pclk,
  878. &at32_intc0_pclk,
  879. &hmatrix_clk,
  880. &ebi_clk,
  881. &hramc_clk,
  882. &smc0_pclk,
  883. &smc0_mck,
  884. &pdc_hclk,
  885. &pdc_pclk,
  886. &pico_clk,
  887. &pio0_mck,
  888. &pio1_mck,
  889. &pio2_mck,
  890. &pio3_mck,
  891. &pio4_mck,
  892. &at32_systc0_pclk,
  893. &atmel_usart0_usart,
  894. &atmel_usart1_usart,
  895. &atmel_usart2_usart,
  896. &atmel_usart3_usart,
  897. &macb0_hclk,
  898. &macb0_pclk,
  899. &macb1_hclk,
  900. &macb1_pclk,
  901. &atmel_spi0_spi_clk,
  902. &atmel_spi1_spi_clk,
  903. &lcdc0_hclk,
  904. &lcdc0_pixclk,
  905. &gclk0,
  906. &gclk1,
  907. &gclk2,
  908. &gclk3,
  909. &gclk4,
  910. };
  911. unsigned int at32_nr_clocks = ARRAY_SIZE(at32_clock_list);
  912. void __init at32_portmux_init(void)
  913. {
  914. at32_init_pio(&pio0_device);
  915. at32_init_pio(&pio1_device);
  916. at32_init_pio(&pio2_device);
  917. at32_init_pio(&pio3_device);
  918. at32_init_pio(&pio4_device);
  919. }
  920. void __init at32_clock_init(void)
  921. {
  922. struct at32_sm *sm = &system_manager;
  923. u32 cpu_mask = 0, hsb_mask = 0, pba_mask = 0, pbb_mask = 0;
  924. int i;
  925. if (sm_readl(sm, PM_MCCTRL) & SM_BIT(PLLSEL))
  926. main_clock = &pll0;
  927. else
  928. main_clock = &osc0;
  929. if (sm_readl(sm, PM_PLL0) & SM_BIT(PLLOSC))
  930. pll0.parent = &osc1;
  931. if (sm_readl(sm, PM_PLL1) & SM_BIT(PLLOSC))
  932. pll1.parent = &osc1;
  933. genclk_init_parent(&gclk0);
  934. genclk_init_parent(&gclk1);
  935. genclk_init_parent(&gclk2);
  936. genclk_init_parent(&gclk3);
  937. genclk_init_parent(&gclk4);
  938. genclk_init_parent(&lcdc0_pixclk);
  939. /*
  940. * Turn on all clocks that have at least one user already, and
  941. * turn off everything else. We only do this for module
  942. * clocks, and even though it isn't particularly pretty to
  943. * check the address of the mode function, it should do the
  944. * trick...
  945. */
  946. for (i = 0; i < ARRAY_SIZE(at32_clock_list); i++) {
  947. struct clk *clk = at32_clock_list[i];
  948. if (clk->users == 0)
  949. continue;
  950. if (clk->mode == &cpu_clk_mode)
  951. cpu_mask |= 1 << clk->index;
  952. else if (clk->mode == &hsb_clk_mode)
  953. hsb_mask |= 1 << clk->index;
  954. else if (clk->mode == &pba_clk_mode)
  955. pba_mask |= 1 << clk->index;
  956. else if (clk->mode == &pbb_clk_mode)
  957. pbb_mask |= 1 << clk->index;
  958. }
  959. sm_writel(sm, PM_CPU_MASK, cpu_mask);
  960. sm_writel(sm, PM_HSB_MASK, hsb_mask);
  961. sm_writel(sm, PM_PBA_MASK, pba_mask);
  962. sm_writel(sm, PM_PBB_MASK, pbb_mask);
  963. }