entry.S 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /* arch/arm26/kernel/entry.S
  2. *
  3. * Assembled from chunks of code in arch/arm
  4. *
  5. * Copyright (C) 2003 Ian Molton
  6. * Based on the work of RMK.
  7. *
  8. */
  9. #include <linux/linkage.h>
  10. #include <asm/assembler.h>
  11. #include <asm/asm-offsets.h>
  12. #include <asm/errno.h>
  13. #include <asm/hardware.h>
  14. #include <asm/sysirq.h>
  15. #include <asm/thread_info.h>
  16. #include <asm/page.h>
  17. #include <asm/ptrace.h>
  18. .macro zero_fp
  19. #ifndef CONFIG_NO_FRAME_POINTER
  20. mov fp, #0
  21. #endif
  22. .endm
  23. .text
  24. @ Bad Abort numbers
  25. @ -----------------
  26. @
  27. #define BAD_PREFETCH 0
  28. #define BAD_DATA 1
  29. #define BAD_ADDREXCPTN 2
  30. #define BAD_IRQ 3
  31. #define BAD_UNDEFINSTR 4
  32. @ OS version number used in SWIs
  33. @ RISC OS is 0
  34. @ RISC iX is 8
  35. @
  36. #define OS_NUMBER 9
  37. #define ARMSWI_OFFSET 0x000f0000
  38. @
  39. @ Stack format (ensured by USER_* and SVC_*)
  40. @ PSR and PC are comined on arm26
  41. @
  42. #define S_OFF 8
  43. #define S_OLD_R0 64
  44. #define S_PC 60
  45. #define S_LR 56
  46. #define S_SP 52
  47. #define S_IP 48
  48. #define S_FP 44
  49. #define S_R10 40
  50. #define S_R9 36
  51. #define S_R8 32
  52. #define S_R7 28
  53. #define S_R6 24
  54. #define S_R5 20
  55. #define S_R4 16
  56. #define S_R3 12
  57. #define S_R2 8
  58. #define S_R1 4
  59. #define S_R0 0
  60. .macro save_user_regs
  61. str r0, [sp, #-4]! @ Store SVC r0
  62. str lr, [sp, #-4]! @ Store user mode PC
  63. sub sp, sp, #15*4
  64. stmia sp, {r0 - lr}^ @ Store the other user-mode regs
  65. mov r0, r0
  66. .endm
  67. .macro slow_restore_user_regs
  68. ldmia sp, {r0 - lr}^ @ restore the user regs not including PC
  69. mov r0, r0
  70. ldr lr, [sp, #15*4] @ get user PC
  71. add sp, sp, #15*4+8 @ free stack
  72. movs pc, lr @ return
  73. .endm
  74. .macro fast_restore_user_regs
  75. add sp, sp, #S_OFF
  76. ldmib sp, {r1 - lr}^
  77. mov r0, r0
  78. ldr lr, [sp, #15*4]
  79. add sp, sp, #15*4+8
  80. movs pc, lr
  81. .endm
  82. .macro save_svc_regs
  83. str sp, [sp, #-16]!
  84. str lr, [sp, #8]
  85. str lr, [sp, #4]
  86. stmfd sp!, {r0 - r12}
  87. mov r0, #-1
  88. str r0, [sp, #S_OLD_R0]
  89. zero_fp
  90. .endm
  91. .macro save_svc_regs_irq
  92. str sp, [sp, #-16]!
  93. str lr, [sp, #4]
  94. ldr lr, .LCirq
  95. ldr lr, [lr]
  96. str lr, [sp, #8]
  97. stmfd sp!, {r0 - r12}
  98. mov r0, #-1
  99. str r0, [sp, #S_OLD_R0]
  100. zero_fp
  101. .endm
  102. .macro restore_svc_regs
  103. ldmfd sp, {r0 - pc}^
  104. .endm
  105. .macro mask_pc, rd, rm
  106. bic \rd, \rm, #PCMASK
  107. .endm
  108. .macro disable_irqs, temp
  109. mov \temp, pc
  110. orr \temp, \temp, #PSR_I_BIT
  111. teqp \temp, #0
  112. .endm
  113. .macro enable_irqs, temp
  114. mov \temp, pc
  115. and \temp, \temp, #~PSR_I_BIT
  116. teqp \temp, #0
  117. .endm
  118. .macro initialise_traps_extra
  119. .endm
  120. .macro get_thread_info, rd
  121. mov \rd, sp, lsr #13
  122. mov \rd, \rd, lsl #13
  123. .endm
  124. /*
  125. * These are the registers used in the syscall handler, and allow us to
  126. * have in theory up to 7 arguments to a function - r0 to r6.
  127. *
  128. * Note that tbl == why is intentional.
  129. *
  130. * We must set at least "tsk" and "why" when calling ret_with_reschedule.
  131. */
  132. scno .req r7 @ syscall number
  133. tbl .req r8 @ syscall table pointer
  134. why .req r8 @ Linux syscall (!= 0)
  135. tsk .req r9 @ current thread_info
  136. /*
  137. * Get the system call number.
  138. */
  139. .macro get_scno
  140. mask_pc lr, lr
  141. ldr scno, [lr, #-4] @ get SWI instruction
  142. .endm
  143. /*
  144. * -----------------------------------------------------------------------
  145. */
  146. /*
  147. * We rely on the fact that R0 is at the bottom of the stack (due to
  148. * slow/fast restore user regs).
  149. */
  150. #if S_R0 != 0
  151. #error "Please fix"
  152. #endif
  153. /*
  154. * This is the fast syscall return path. We do as little as
  155. * possible here, and this includes saving r0 back into the SVC
  156. * stack.
  157. */
  158. ret_fast_syscall:
  159. disable_irqs r1 @ disable interrupts
  160. ldr r1, [tsk, #TI_FLAGS]
  161. tst r1, #_TIF_WORK_MASK
  162. bne fast_work_pending
  163. fast_restore_user_regs
  164. /*
  165. * Ok, we need to do extra processing, enter the slow path.
  166. */
  167. fast_work_pending:
  168. str r0, [sp, #S_R0+S_OFF]! @ returned r0
  169. work_pending:
  170. tst r1, #_TIF_NEED_RESCHED
  171. bne work_resched
  172. tst r1, #_TIF_NOTIFY_RESUME | _TIF_SIGPENDING
  173. beq no_work_pending
  174. mov r0, sp @ 'regs'
  175. mov r2, why @ 'syscall'
  176. bl do_notify_resume
  177. disable_irqs r1 @ disable interrupts
  178. b no_work_pending
  179. work_resched:
  180. bl schedule
  181. /*
  182. * "slow" syscall return path. "why" tells us if this was a real syscall.
  183. */
  184. ENTRY(ret_to_user)
  185. ret_slow_syscall:
  186. disable_irqs r1 @ disable interrupts
  187. ldr r1, [tsk, #TI_FLAGS]
  188. tst r1, #_TIF_WORK_MASK
  189. bne work_pending
  190. no_work_pending:
  191. slow_restore_user_regs
  192. /*
  193. * This is how we return from a fork.
  194. */
  195. ENTRY(ret_from_fork)
  196. bl schedule_tail
  197. get_thread_info tsk
  198. ldr r1, [tsk, #TI_FLAGS] @ check for syscall tracing
  199. mov why, #1
  200. tst r1, #_TIF_SYSCALL_TRACE @ are we tracing syscalls?
  201. beq ret_slow_syscall
  202. mov r1, sp
  203. mov r0, #1 @ trace exit [IP = 1]
  204. bl syscall_trace
  205. b ret_slow_syscall
  206. // FIXME - is this strictly necessary?
  207. #include "calls.S"
  208. /*=============================================================================
  209. * SWI handler
  210. *-----------------------------------------------------------------------------
  211. */
  212. .align 5
  213. ENTRY(vector_swi)
  214. save_user_regs
  215. zero_fp
  216. get_scno
  217. enable_irqs ip
  218. str r4, [sp, #-S_OFF]! @ push fifth arg
  219. get_thread_info tsk
  220. ldr ip, [tsk, #TI_FLAGS] @ check for syscall tracing
  221. bic scno, scno, #0xff000000 @ mask off SWI op-code
  222. eor scno, scno, #OS_NUMBER << 20 @ check OS number
  223. adr tbl, sys_call_table @ load syscall table pointer
  224. tst ip, #_TIF_SYSCALL_TRACE @ are we tracing syscalls?
  225. bne __sys_trace
  226. adral lr, ret_fast_syscall @ set return address
  227. orral lr, lr, #PSR_I_BIT | MODE_SVC26 @ Force SVC mode on return
  228. cmp scno, #NR_syscalls @ check upper syscall limit
  229. ldrcc pc, [tbl, scno, lsl #2] @ call sys_* routine
  230. add r1, sp, #S_OFF
  231. 2: mov why, #0 @ no longer a real syscall
  232. cmp scno, #ARMSWI_OFFSET
  233. eor r0, scno, #OS_NUMBER << 20 @ put OS number back
  234. bcs arm_syscall
  235. b sys_ni_syscall @ not private func
  236. /*
  237. * This is the really slow path. We're going to be doing
  238. * context switches, and waiting for our parent to respond.
  239. */
  240. __sys_trace:
  241. add r1, sp, #S_OFF
  242. mov r0, #0 @ trace entry [IP = 0]
  243. bl syscall_trace
  244. adral lr, __sys_trace_return @ set return address
  245. orral lr, lr, #PSR_I_BIT | MODE_SVC26 @ Force SVC mode on return
  246. add r1, sp, #S_R0 + S_OFF @ pointer to regs
  247. cmp scno, #NR_syscalls @ check upper syscall limit
  248. ldmccia r1, {r0 - r3} @ have to reload r0 - r3
  249. ldrcc pc, [tbl, scno, lsl #2] @ call sys_* routine
  250. b 2b
  251. __sys_trace_return:
  252. str r0, [sp, #S_R0 + S_OFF]! @ save returned r0
  253. mov r1, sp
  254. mov r0, #1 @ trace exit [IP = 1]
  255. bl syscall_trace
  256. b ret_slow_syscall
  257. .align 5
  258. .type sys_call_table, #object
  259. ENTRY(sys_call_table)
  260. #include "calls.S"
  261. /*============================================================================
  262. * Special system call wrappers
  263. */
  264. @ r0 = syscall number
  265. @ r5 = syscall table
  266. .type sys_syscall, #function
  267. sys_syscall:
  268. eor scno, r0, #OS_NUMBER << 20
  269. cmp scno, #NR_syscalls @ check range
  270. stmleia sp, {r5, r6} @ shuffle args
  271. movle r0, r1
  272. movle r1, r2
  273. movle r2, r3
  274. movle r3, r4
  275. ldrle pc, [tbl, scno, lsl #2]
  276. b sys_ni_syscall
  277. sys_fork_wrapper:
  278. add r0, sp, #S_OFF
  279. b sys_fork
  280. sys_vfork_wrapper:
  281. add r0, sp, #S_OFF
  282. b sys_vfork
  283. sys_execve_wrapper:
  284. add r3, sp, #S_OFF
  285. b sys_execve
  286. sys_clone_wapper:
  287. add r2, sp, #S_OFF
  288. b sys_clone
  289. sys_sigsuspend_wrapper:
  290. add r3, sp, #S_OFF
  291. b sys_sigsuspend
  292. sys_rt_sigsuspend_wrapper:
  293. add r2, sp, #S_OFF
  294. b sys_rt_sigsuspend
  295. sys_sigreturn_wrapper:
  296. add r0, sp, #S_OFF
  297. b sys_sigreturn
  298. sys_rt_sigreturn_wrapper:
  299. add r0, sp, #S_OFF
  300. b sys_rt_sigreturn
  301. sys_sigaltstack_wrapper:
  302. ldr r2, [sp, #S_OFF + S_SP]
  303. b do_sigaltstack
  304. /*
  305. * Note: off_4k (r5) is always units of 4K. If we can't do the requested
  306. * offset, we return EINVAL. FIXME - this lost some stuff from arm32 to
  307. * ifdefs. check it out.
  308. */
  309. sys_mmap2:
  310. tst r5, #((1 << (PAGE_SHIFT - 12)) - 1)
  311. moveq r5, r5, lsr #PAGE_SHIFT - 12
  312. streq r5, [sp, #4]
  313. beq do_mmap2
  314. mov r0, #-EINVAL
  315. RETINSTR(mov,pc, lr)
  316. /*
  317. * Design issues:
  318. * - We have several modes that each vector can be called from,
  319. * each with its own set of registers. On entry to any vector,
  320. * we *must* save the registers used in *that* mode.
  321. *
  322. * - This code must be as fast as possible.
  323. *
  324. * There are a few restrictions on the vectors:
  325. * - the SWI vector cannot be called from *any* non-user mode
  326. *
  327. * - the FP emulator is *never* called from *any* non-user mode undefined
  328. * instruction.
  329. *
  330. */
  331. .text
  332. .macro handle_irq
  333. 1: mov r4, #IOC_BASE
  334. ldrb r6, [r4, #0x24] @ get high priority first
  335. adr r5, irq_prio_h
  336. teq r6, #0
  337. ldreqb r6, [r4, #0x14] @ get low priority
  338. adreq r5, irq_prio_l
  339. teq r6, #0 @ If an IRQ happened...
  340. ldrneb r0, [r5, r6] @ get IRQ number
  341. movne r1, sp @ get struct pt_regs
  342. adrne lr, 1b @ Set return address to 1b
  343. orrne lr, lr, #PSR_I_BIT | MODE_SVC26 @ (and force SVC mode)
  344. bne asm_do_IRQ @ process IRQ (if asserted)
  345. .endm
  346. /*
  347. * Interrupt table (incorporates priority)
  348. */
  349. .macro irq_prio_table
  350. irq_prio_l: .byte 0, 0, 1, 0, 2, 2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3
  351. .byte 4, 0, 1, 0, 2, 2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3
  352. .byte 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5
  353. .byte 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5
  354. .byte 6, 6, 6, 6, 6, 6, 6, 6, 3, 3, 3, 3, 3, 3, 3, 3
  355. .byte 6, 6, 6, 6, 6, 6, 6, 6, 3, 3, 3, 3, 3, 3, 3, 3
  356. .byte 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5
  357. .byte 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5, 5
  358. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  359. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  360. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  361. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  362. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  363. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  364. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  365. .byte 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7, 7
  366. irq_prio_h: .byte 0, 8, 9, 8,10,10,10,10,11,11,11,11,10,10,10,10
  367. .byte 12, 8, 9, 8,10,10,10,10,11,11,11,11,10,10,10,10
  368. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  369. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  370. .byte 14,14,14,14,10,10,10,10,11,11,11,11,10,10,10,10
  371. .byte 14,14,14,14,10,10,10,10,11,11,11,11,10,10,10,10
  372. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  373. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  374. .byte 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10
  375. .byte 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10
  376. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  377. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  378. .byte 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10
  379. .byte 15,15,15,15,10,10,10,10,11,11,11,11,10,10,10,10
  380. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  381. .byte 13,13,13,13,10,10,10,10,11,11,11,11,10,10,10,10
  382. .endm
  383. #if 1
  384. /*
  385. * Uncomment these if you wish to get more debugging into about data aborts.
  386. * FIXME - I bet we can find a way to encode these and keep performance.
  387. */
  388. #define FAULT_CODE_LDRSTRPOST 0x80
  389. #define FAULT_CODE_LDRSTRPRE 0x40
  390. #define FAULT_CODE_LDRSTRREG 0x20
  391. #define FAULT_CODE_LDMSTM 0x10
  392. #define FAULT_CODE_LDCSTC 0x08
  393. #endif
  394. #define FAULT_CODE_PREFETCH 0x04
  395. #define FAULT_CODE_WRITE 0x02
  396. #define FAULT_CODE_FORCECOW 0x01
  397. /*=============================================================================
  398. * Undefined FIQs
  399. *-----------------------------------------------------------------------------
  400. */
  401. _unexp_fiq: ldr sp, .LCfiq
  402. mov r12, #IOC_BASE
  403. strb r12, [r12, #0x38] @ Disable FIQ register
  404. teqp pc, #PSR_I_BIT | PSR_F_BIT | MODE_SVC26
  405. mov r0, r0
  406. stmfd sp!, {r0 - r3, ip, lr}
  407. adr r0, Lfiqmsg
  408. bl printk
  409. ldmfd sp!, {r0 - r3, ip, lr}
  410. teqp pc, #PSR_I_BIT | PSR_F_BIT | MODE_FIQ26
  411. mov r0, r0
  412. movs pc, lr
  413. Lfiqmsg: .ascii "*** Unexpected FIQ\n\0"
  414. .align
  415. .LCfiq: .word __temp_fiq
  416. .LCirq: .word __temp_irq
  417. /*=============================================================================
  418. * Undefined instruction handler
  419. *-----------------------------------------------------------------------------
  420. * Handles floating point instructions
  421. */
  422. vector_undefinstr:
  423. tst lr, #MODE_SVC26 @ did we come from a non-user mode?
  424. bne __und_svc @ yes - deal with it.
  425. /* Otherwise, fall through for the user-space (common) case. */
  426. save_user_regs
  427. zero_fp @ zero frame pointer
  428. teqp pc, #PSR_I_BIT | MODE_SVC26 @ disable IRQs
  429. .Lbug_undef:
  430. ldr r4, .LC2
  431. ldr pc, [r4] @ Call FP module entry point
  432. /* FIXME - should we trap for a null pointer here? */
  433. /* The SVC mode case */
  434. __und_svc: save_svc_regs @ Non-user mode
  435. mask_pc r0, lr
  436. and r2, lr, #3
  437. sub r0, r0, #4
  438. mov r1, sp
  439. bl do_undefinstr
  440. restore_svc_regs
  441. /* We get here if the FP emulator doesnt handle the undef instr.
  442. * If the insn WAS handled, the emulator jumps to ret_from_exception by itself/
  443. */
  444. .globl fpundefinstr
  445. fpundefinstr:
  446. mov r0, lr
  447. mov r1, sp
  448. teqp pc, #MODE_SVC26
  449. bl do_undefinstr
  450. b ret_from_exception @ Normal FP exit
  451. #if defined CONFIG_FPE_NWFPE || defined CONFIG_FPE_FASTFPE
  452. /* The FPE is always present */
  453. .equ fpe_not_present, 0
  454. #else
  455. /* We get here if an undefined instruction happens and the floating
  456. * point emulator is not present. If the offending instruction was
  457. * a WFS, we just perform a normal return as if we had emulated the
  458. * operation. This is a hack to allow some basic userland binaries
  459. * to run so that the emulator module proper can be loaded. --philb
  460. * FIXME - probably a broken useless hack...
  461. */
  462. fpe_not_present:
  463. adr r10, wfs_mask_data
  464. ldmia r10, {r4, r5, r6, r7, r8}
  465. ldr r10, [sp, #S_PC] @ Load PC
  466. sub r10, r10, #4
  467. mask_pc r10, r10
  468. ldrt r10, [r10] @ get instruction
  469. and r5, r10, r5
  470. teq r5, r4 @ Is it WFS?
  471. beq ret_from_exception
  472. and r5, r10, r8
  473. teq r5, r6 @ Is it LDF/STF on sp or fp?
  474. teqne r5, r7
  475. bne fpundefinstr
  476. tst r10, #0x00200000 @ Does it have WB
  477. beq ret_from_exception
  478. and r4, r10, #255 @ get offset
  479. and r6, r10, #0x000f0000
  480. tst r10, #0x00800000 @ +/-
  481. ldr r5, [sp, r6, lsr #14] @ Load reg
  482. rsbeq r4, r4, #0
  483. add r5, r5, r4, lsl #2
  484. str r5, [sp, r6, lsr #14] @ Save reg
  485. b ret_from_exception
  486. wfs_mask_data: .word 0x0e200110 @ WFS/RFS
  487. .word 0x0fef0fff
  488. .word 0x0d0d0100 @ LDF [sp]/STF [sp]
  489. .word 0x0d0b0100 @ LDF [fp]/STF [fp]
  490. .word 0x0f0f0f00
  491. #endif
  492. .LC2: .word fp_enter
  493. /*=============================================================================
  494. * Prefetch abort handler
  495. *-----------------------------------------------------------------------------
  496. */
  497. #define DEBUG_UNDEF
  498. /* remember: lr = USR pc */
  499. vector_prefetch:
  500. sub lr, lr, #4
  501. tst lr, #MODE_SVC26
  502. bne __pabt_invalid
  503. save_user_regs
  504. teqp pc, #MODE_SVC26 @ Enable IRQs...
  505. mask_pc r0, lr @ Address of abort
  506. mov r1, sp @ Tasks registers
  507. bl do_PrefetchAbort
  508. teq r0, #0 @ If non-zero, we believe this abort..
  509. bne ret_from_exception
  510. #ifdef DEBUG_UNDEF
  511. adr r0, t
  512. bl printk
  513. #endif
  514. ldr lr, [sp,#S_PC] @ FIXME program to test this on. I think its
  515. b .Lbug_undef @ broken at the moment though!)
  516. __pabt_invalid: save_svc_regs
  517. mov r0, sp @ Prefetch aborts are definitely *not*
  518. mov r1, #BAD_PREFETCH @ allowed in non-user modes. We cant
  519. and r2, lr, #3 @ recover from this problem.
  520. b bad_mode
  521. #ifdef DEBUG_UNDEF
  522. t: .ascii "*** undef ***\r\n\0"
  523. .align
  524. #endif
  525. /*=============================================================================
  526. * Address exception handler
  527. *-----------------------------------------------------------------------------
  528. * These aren't too critical.
  529. * (they're not supposed to happen).
  530. * In order to debug the reason for address exceptions in non-user modes,
  531. * we have to obtain all the registers so that we can see what's going on.
  532. */
  533. vector_addrexcptn:
  534. sub lr, lr, #8
  535. tst lr, #3
  536. bne Laddrexcptn_not_user
  537. save_user_regs
  538. teq pc, #MODE_SVC26
  539. mask_pc r0, lr @ Point to instruction
  540. mov r1, sp @ Point to registers
  541. mov r2, #0x400
  542. mov lr, pc
  543. bl do_excpt
  544. b ret_from_exception
  545. Laddrexcptn_not_user:
  546. save_svc_regs
  547. and r2, lr, #3
  548. teq r2, #3
  549. bne Laddrexcptn_illegal_mode
  550. teqp pc, #MODE_SVC26
  551. mask_pc r0, lr
  552. mov r1, sp
  553. orr r2, r2, #0x400
  554. bl do_excpt
  555. ldmia sp, {r0 - lr} @ I cant remember the reason I changed this...
  556. add sp, sp, #15*4
  557. movs pc, lr
  558. Laddrexcptn_illegal_mode:
  559. mov r0, sp
  560. str lr, [sp, #-4]!
  561. orr r1, r2, #PSR_I_BIT | PSR_F_BIT
  562. teqp r1, #0 @ change into mode (wont be user mode)
  563. mov r0, r0
  564. mov r1, r8 @ Any register from r8 - r14 can be banked
  565. mov r2, r9
  566. mov r3, r10
  567. mov r4, r11
  568. mov r5, r12
  569. mov r6, r13
  570. mov r7, r14
  571. teqp pc, #PSR_F_BIT | MODE_SVC26 @ back to svc
  572. mov r0, r0
  573. stmfd sp!, {r1-r7}
  574. ldmia r0, {r0-r7}
  575. stmfd sp!, {r0-r7}
  576. mov r0, sp
  577. mov r1, #BAD_ADDREXCPTN
  578. b bad_mode
  579. /*=============================================================================
  580. * Interrupt (IRQ) handler
  581. *-----------------------------------------------------------------------------
  582. * Note: if the IRQ was taken whilst in user mode, then *no* kernel routine
  583. * is running, so do not have to save svc lr.
  584. *
  585. * Entered in IRQ mode.
  586. */
  587. vector_IRQ: ldr sp, .LCirq @ Setup some temporary stack
  588. sub lr, lr, #4
  589. str lr, [sp] @ push return address
  590. tst lr, #3
  591. bne __irq_non_usr
  592. __irq_usr: teqp pc, #PSR_I_BIT | MODE_SVC26 @ Enter SVC mode
  593. mov r0, r0
  594. ldr lr, .LCirq
  595. ldr lr, [lr] @ Restore lr for jump back to USR
  596. save_user_regs
  597. handle_irq
  598. mov why, #0
  599. get_thread_info tsk
  600. b ret_to_user
  601. @ Place the IRQ priority table here so that the handle_irq macros above
  602. @ and below here can access it.
  603. irq_prio_table
  604. __irq_non_usr: teqp pc, #PSR_I_BIT | MODE_SVC26 @ Enter SVC mode
  605. mov r0, r0
  606. save_svc_regs_irq
  607. and r2, lr, #3
  608. teq r2, #3
  609. bne __irq_invalid @ IRQ not from SVC mode
  610. handle_irq
  611. restore_svc_regs
  612. __irq_invalid: mov r0, sp
  613. mov r1, #BAD_IRQ
  614. b bad_mode
  615. /*=============================================================================
  616. * Data abort handler code
  617. *-----------------------------------------------------------------------------
  618. *
  619. * This handles both exceptions from user and SVC modes, computes the address
  620. * range of the problem, and does any correction that is required. It then
  621. * calls the kernel data abort routine.
  622. *
  623. * This is where I wish that the ARM would tell you which address aborted.
  624. */
  625. vector_data: sub lr, lr, #8 @ Correct lr
  626. tst lr, #3
  627. bne Ldata_not_user
  628. save_user_regs
  629. teqp pc, #MODE_SVC26
  630. mask_pc r0, lr
  631. bl Ldata_do
  632. b ret_from_exception
  633. Ldata_not_user:
  634. save_svc_regs
  635. and r2, lr, #3
  636. teq r2, #3
  637. bne Ldata_illegal_mode
  638. tst lr, #PSR_I_BIT
  639. teqeqp pc, #MODE_SVC26
  640. mask_pc r0, lr
  641. bl Ldata_do
  642. restore_svc_regs
  643. Ldata_illegal_mode:
  644. mov r0, sp
  645. mov r1, #BAD_DATA
  646. b bad_mode
  647. Ldata_do: mov r3, sp
  648. ldr r4, [r0] @ Get instruction
  649. mov r2, #0
  650. tst r4, #1 << 20 @ Check to see if it is a write instruction
  651. orreq r2, r2, #FAULT_CODE_WRITE @ Indicate write instruction
  652. mov r1, r4, lsr #22 @ Now branch to the relevent processing routine
  653. and r1, r1, #15 << 2
  654. add pc, pc, r1
  655. movs pc, lr
  656. b Ldata_unknown
  657. b Ldata_unknown
  658. b Ldata_unknown
  659. b Ldata_unknown
  660. b Ldata_ldrstr_post @ ldr rd, [rn], #m
  661. b Ldata_ldrstr_numindex @ ldr rd, [rn, #m] @ RegVal
  662. b Ldata_ldrstr_post @ ldr rd, [rn], rm
  663. b Ldata_ldrstr_regindex @ ldr rd, [rn, rm]
  664. b Ldata_ldmstm @ ldm*a rn, <rlist>
  665. b Ldata_ldmstm @ ldm*b rn, <rlist>
  666. b Ldata_unknown
  667. b Ldata_unknown
  668. b Ldata_ldrstr_post @ ldc rd, [rn], #m @ Same as ldr rd, [rn], #m
  669. b Ldata_ldcstc_pre @ ldc rd, [rn, #m]
  670. b Ldata_unknown
  671. Ldata_unknown: @ Part of jumptable
  672. mov r0, r1
  673. mov r1, r4
  674. mov r2, r3
  675. b baddataabort
  676. Ldata_ldrstr_post:
  677. mov r0, r4, lsr #14 @ Get Rn
  678. and r0, r0, #15 << 2 @ Mask out reg.
  679. teq r0, #15 << 2
  680. ldr r0, [r3, r0] @ Get register
  681. biceq r0, r0, #PCMASK
  682. mov r1, r0
  683. #ifdef FAULT_CODE_LDRSTRPOST
  684. orr r2, r2, #FAULT_CODE_LDRSTRPOST
  685. #endif
  686. b do_DataAbort
  687. Ldata_ldrstr_numindex:
  688. mov r0, r4, lsr #14 @ Get Rn
  689. and r0, r0, #15 << 2 @ Mask out reg.
  690. teq r0, #15 << 2
  691. ldr r0, [r3, r0] @ Get register
  692. mov r1, r4, lsl #20
  693. biceq r0, r0, #PCMASK
  694. tst r4, #1 << 23
  695. addne r0, r0, r1, lsr #20
  696. subeq r0, r0, r1, lsr #20
  697. mov r1, r0
  698. #ifdef FAULT_CODE_LDRSTRPRE
  699. orr r2, r2, #FAULT_CODE_LDRSTRPRE
  700. #endif
  701. b do_DataAbort
  702. Ldata_ldrstr_regindex:
  703. mov r0, r4, lsr #14 @ Get Rn
  704. and r0, r0, #15 << 2 @ Mask out reg.
  705. teq r0, #15 << 2
  706. ldr r0, [r3, r0] @ Get register
  707. and r7, r4, #15
  708. biceq r0, r0, #PCMASK
  709. teq r7, #15 @ Check for PC
  710. ldr r7, [r3, r7, lsl #2] @ Get Rm
  711. and r8, r4, #0x60 @ Get shift types
  712. biceq r7, r7, #PCMASK
  713. mov r9, r4, lsr #7 @ Get shift amount
  714. and r9, r9, #31
  715. teq r8, #0
  716. moveq r7, r7, lsl r9
  717. teq r8, #0x20 @ LSR shift
  718. moveq r7, r7, lsr r9
  719. teq r8, #0x40 @ ASR shift
  720. moveq r7, r7, asr r9
  721. teq r8, #0x60 @ ROR shift
  722. moveq r7, r7, ror r9
  723. tst r4, #1 << 23
  724. addne r0, r0, r7
  725. subeq r0, r0, r7 @ Apply correction
  726. mov r1, r0
  727. #ifdef FAULT_CODE_LDRSTRREG
  728. orr r2, r2, #FAULT_CODE_LDRSTRREG
  729. #endif
  730. b do_DataAbort
  731. Ldata_ldmstm:
  732. mov r7, #0x11
  733. orr r7, r7, r7, lsl #8
  734. and r0, r4, r7
  735. and r1, r4, r7, lsl #1
  736. add r0, r0, r1, lsr #1
  737. and r1, r4, r7, lsl #2
  738. add r0, r0, r1, lsr #2
  739. and r1, r4, r7, lsl #3
  740. add r0, r0, r1, lsr #3
  741. add r0, r0, r0, lsr #8
  742. add r0, r0, r0, lsr #4
  743. and r7, r0, #15 @ r7 = no. of registers to transfer.
  744. mov r5, r4, lsr #14 @ Get Rn
  745. and r5, r5, #15 << 2
  746. ldr r0, [r3, r5] @ Get reg
  747. eor r6, r4, r4, lsl #2
  748. tst r6, #1 << 23 @ Check inc/dec ^ writeback
  749. rsbeq r7, r7, #0
  750. add r7, r0, r7, lsl #2 @ Do correction (signed)
  751. subne r1, r7, #1
  752. subeq r1, r0, #1
  753. moveq r0, r7
  754. tst r4, #1 << 21 @ Check writeback
  755. strne r7, [r3, r5]
  756. eor r6, r4, r4, lsl #1
  757. tst r6, #1 << 24 @ Check Pre/Post ^ inc/dec
  758. addeq r0, r0, #4
  759. addeq r1, r1, #4
  760. teq r5, #15*4 @ CHECK FOR PC
  761. biceq r1, r1, #PCMASK
  762. biceq r0, r0, #PCMASK
  763. #ifdef FAULT_CODE_LDMSTM
  764. orr r2, r2, #FAULT_CODE_LDMSTM
  765. #endif
  766. b do_DataAbort
  767. Ldata_ldcstc_pre:
  768. mov r0, r4, lsr #14 @ Get Rn
  769. and r0, r0, #15 << 2 @ Mask out reg.
  770. teq r0, #15 << 2
  771. ldr r0, [r3, r0] @ Get register
  772. mov r1, r4, lsl #24 @ Get offset
  773. biceq r0, r0, #PCMASK
  774. tst r4, #1 << 23
  775. addne r0, r0, r1, lsr #24
  776. subeq r0, r0, r1, lsr #24
  777. mov r1, r0
  778. #ifdef FAULT_CODE_LDCSTC
  779. orr r2, r2, #FAULT_CODE_LDCSTC
  780. #endif
  781. b do_DataAbort
  782. /*
  783. * This is the return code to user mode for abort handlers
  784. */
  785. ENTRY(ret_from_exception)
  786. get_thread_info tsk
  787. mov why, #0
  788. b ret_to_user
  789. .data
  790. ENTRY(fp_enter)
  791. .word fpe_not_present
  792. .text
  793. /*
  794. * Register switch for older 26-bit only ARMs
  795. */
  796. ENTRY(__switch_to)
  797. add r0, r0, #TI_CPU_SAVE
  798. stmia r0, {r4 - sl, fp, sp, lr}
  799. add r1, r1, #TI_CPU_SAVE
  800. ldmia r1, {r4 - sl, fp, sp, pc}^
  801. /*
  802. *=============================================================================
  803. * Low-level interface code
  804. *-----------------------------------------------------------------------------
  805. * Trap initialisation
  806. *-----------------------------------------------------------------------------
  807. *
  808. * Note - FIQ code has changed. The default is a couple of words in 0x1c, 0x20
  809. * that call _unexp_fiq. Nowever, we now copy the FIQ routine to 0x1c (removes
  810. * some excess cycles).
  811. *
  812. * What we need to put into 0-0x1c are branches to branch to the kernel.
  813. */
  814. .section ".init.text",#alloc,#execinstr
  815. .Ljump_addresses:
  816. swi SYS_ERROR0
  817. .word vector_undefinstr - 12
  818. .word vector_swi - 16
  819. .word vector_prefetch - 20
  820. .word vector_data - 24
  821. .word vector_addrexcptn - 28
  822. .word vector_IRQ - 32
  823. .word _unexp_fiq - 36
  824. b . + 8
  825. /*
  826. * initialise the trap system
  827. */
  828. ENTRY(__trap_init)
  829. stmfd sp!, {r4 - r7, lr}
  830. adr r1, .Ljump_addresses
  831. ldmia r1, {r1 - r7, ip, lr}
  832. orr r2, lr, r2, lsr #2
  833. orr r3, lr, r3, lsr #2
  834. orr r4, lr, r4, lsr #2
  835. orr r5, lr, r5, lsr #2
  836. orr r6, lr, r6, lsr #2
  837. orr r7, lr, r7, lsr #2
  838. orr ip, lr, ip, lsr #2
  839. mov r0, #0
  840. stmia r0, {r1 - r7, ip}
  841. ldmfd sp!, {r4 - r7, pc}^
  842. .bss
  843. __temp_irq: .space 4 @ saved lr_irq
  844. __temp_fiq: .space 128