gpio.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  104. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  105. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  106. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  107. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  108. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  109. struct gpio_bank {
  110. void __iomem *base;
  111. u16 irq;
  112. u16 virtual_irq_start;
  113. int method;
  114. u32 reserved_map;
  115. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  116. u32 suspend_wakeup;
  117. u32 saved_wakeup;
  118. #endif
  119. #ifdef CONFIG_ARCH_OMAP24XX
  120. u32 non_wakeup_gpios;
  121. u32 enabled_non_wakeup_gpios;
  122. u32 saved_datain;
  123. u32 saved_fallingdetect;
  124. u32 saved_risingdetect;
  125. #endif
  126. spinlock_t lock;
  127. };
  128. #define METHOD_MPUIO 0
  129. #define METHOD_GPIO_1510 1
  130. #define METHOD_GPIO_1610 2
  131. #define METHOD_GPIO_730 3
  132. #define METHOD_GPIO_24XX 4
  133. #ifdef CONFIG_ARCH_OMAP16XX
  134. static struct gpio_bank gpio_bank_1610[5] = {
  135. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  136. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  137. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  138. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  139. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  140. };
  141. #endif
  142. #ifdef CONFIG_ARCH_OMAP15XX
  143. static struct gpio_bank gpio_bank_1510[2] = {
  144. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  145. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  146. };
  147. #endif
  148. #ifdef CONFIG_ARCH_OMAP730
  149. static struct gpio_bank gpio_bank_730[7] = {
  150. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  151. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  152. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  153. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  154. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  155. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  156. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  157. };
  158. #endif
  159. #ifdef CONFIG_ARCH_OMAP24XX
  160. static struct gpio_bank gpio_bank_242x[4] = {
  161. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  162. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  163. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  164. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  165. };
  166. static struct gpio_bank gpio_bank_243x[5] = {
  167. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  168. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  169. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  170. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  171. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  172. };
  173. #endif
  174. static struct gpio_bank *gpio_bank;
  175. static int gpio_bank_count;
  176. static inline struct gpio_bank *get_gpio_bank(int gpio)
  177. {
  178. #ifdef CONFIG_ARCH_OMAP15XX
  179. if (cpu_is_omap15xx()) {
  180. if (OMAP_GPIO_IS_MPUIO(gpio))
  181. return &gpio_bank[0];
  182. return &gpio_bank[1];
  183. }
  184. #endif
  185. #if defined(CONFIG_ARCH_OMAP16XX)
  186. if (cpu_is_omap16xx()) {
  187. if (OMAP_GPIO_IS_MPUIO(gpio))
  188. return &gpio_bank[0];
  189. return &gpio_bank[1 + (gpio >> 4)];
  190. }
  191. #endif
  192. #ifdef CONFIG_ARCH_OMAP730
  193. if (cpu_is_omap730()) {
  194. if (OMAP_GPIO_IS_MPUIO(gpio))
  195. return &gpio_bank[0];
  196. return &gpio_bank[1 + (gpio >> 5)];
  197. }
  198. #endif
  199. #ifdef CONFIG_ARCH_OMAP24XX
  200. if (cpu_is_omap24xx())
  201. return &gpio_bank[gpio >> 5];
  202. #endif
  203. }
  204. static inline int get_gpio_index(int gpio)
  205. {
  206. #ifdef CONFIG_ARCH_OMAP730
  207. if (cpu_is_omap730())
  208. return gpio & 0x1f;
  209. #endif
  210. #ifdef CONFIG_ARCH_OMAP24XX
  211. if (cpu_is_omap24xx())
  212. return gpio & 0x1f;
  213. #endif
  214. return gpio & 0x0f;
  215. }
  216. static inline int gpio_valid(int gpio)
  217. {
  218. if (gpio < 0)
  219. return -1;
  220. #ifndef CONFIG_ARCH_OMAP24XX
  221. if (OMAP_GPIO_IS_MPUIO(gpio)) {
  222. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  223. return -1;
  224. return 0;
  225. }
  226. #endif
  227. #ifdef CONFIG_ARCH_OMAP15XX
  228. if (cpu_is_omap15xx() && gpio < 16)
  229. return 0;
  230. #endif
  231. #if defined(CONFIG_ARCH_OMAP16XX)
  232. if ((cpu_is_omap16xx()) && gpio < 64)
  233. return 0;
  234. #endif
  235. #ifdef CONFIG_ARCH_OMAP730
  236. if (cpu_is_omap730() && gpio < 192)
  237. return 0;
  238. #endif
  239. #ifdef CONFIG_ARCH_OMAP24XX
  240. if (cpu_is_omap24xx() && gpio < 128)
  241. return 0;
  242. #endif
  243. return -1;
  244. }
  245. static int check_gpio(int gpio)
  246. {
  247. if (unlikely(gpio_valid(gpio)) < 0) {
  248. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  249. dump_stack();
  250. return -1;
  251. }
  252. return 0;
  253. }
  254. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  255. {
  256. void __iomem *reg = bank->base;
  257. u32 l;
  258. switch (bank->method) {
  259. #ifdef CONFIG_ARCH_OMAP1
  260. case METHOD_MPUIO:
  261. reg += OMAP_MPUIO_IO_CNTL;
  262. break;
  263. #endif
  264. #ifdef CONFIG_ARCH_OMAP15XX
  265. case METHOD_GPIO_1510:
  266. reg += OMAP1510_GPIO_DIR_CONTROL;
  267. break;
  268. #endif
  269. #ifdef CONFIG_ARCH_OMAP16XX
  270. case METHOD_GPIO_1610:
  271. reg += OMAP1610_GPIO_DIRECTION;
  272. break;
  273. #endif
  274. #ifdef CONFIG_ARCH_OMAP730
  275. case METHOD_GPIO_730:
  276. reg += OMAP730_GPIO_DIR_CONTROL;
  277. break;
  278. #endif
  279. #ifdef CONFIG_ARCH_OMAP24XX
  280. case METHOD_GPIO_24XX:
  281. reg += OMAP24XX_GPIO_OE;
  282. break;
  283. #endif
  284. default:
  285. WARN_ON(1);
  286. return;
  287. }
  288. l = __raw_readl(reg);
  289. if (is_input)
  290. l |= 1 << gpio;
  291. else
  292. l &= ~(1 << gpio);
  293. __raw_writel(l, reg);
  294. }
  295. void omap_set_gpio_direction(int gpio, int is_input)
  296. {
  297. struct gpio_bank *bank;
  298. if (check_gpio(gpio) < 0)
  299. return;
  300. bank = get_gpio_bank(gpio);
  301. spin_lock(&bank->lock);
  302. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  303. spin_unlock(&bank->lock);
  304. }
  305. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  306. {
  307. void __iomem *reg = bank->base;
  308. u32 l = 0;
  309. switch (bank->method) {
  310. #ifdef CONFIG_ARCH_OMAP1
  311. case METHOD_MPUIO:
  312. reg += OMAP_MPUIO_OUTPUT;
  313. l = __raw_readl(reg);
  314. if (enable)
  315. l |= 1 << gpio;
  316. else
  317. l &= ~(1 << gpio);
  318. break;
  319. #endif
  320. #ifdef CONFIG_ARCH_OMAP15XX
  321. case METHOD_GPIO_1510:
  322. reg += OMAP1510_GPIO_DATA_OUTPUT;
  323. l = __raw_readl(reg);
  324. if (enable)
  325. l |= 1 << gpio;
  326. else
  327. l &= ~(1 << gpio);
  328. break;
  329. #endif
  330. #ifdef CONFIG_ARCH_OMAP16XX
  331. case METHOD_GPIO_1610:
  332. if (enable)
  333. reg += OMAP1610_GPIO_SET_DATAOUT;
  334. else
  335. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  336. l = 1 << gpio;
  337. break;
  338. #endif
  339. #ifdef CONFIG_ARCH_OMAP730
  340. case METHOD_GPIO_730:
  341. reg += OMAP730_GPIO_DATA_OUTPUT;
  342. l = __raw_readl(reg);
  343. if (enable)
  344. l |= 1 << gpio;
  345. else
  346. l &= ~(1 << gpio);
  347. break;
  348. #endif
  349. #ifdef CONFIG_ARCH_OMAP24XX
  350. case METHOD_GPIO_24XX:
  351. if (enable)
  352. reg += OMAP24XX_GPIO_SETDATAOUT;
  353. else
  354. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  355. l = 1 << gpio;
  356. break;
  357. #endif
  358. default:
  359. WARN_ON(1);
  360. return;
  361. }
  362. __raw_writel(l, reg);
  363. }
  364. void omap_set_gpio_dataout(int gpio, int enable)
  365. {
  366. struct gpio_bank *bank;
  367. if (check_gpio(gpio) < 0)
  368. return;
  369. bank = get_gpio_bank(gpio);
  370. spin_lock(&bank->lock);
  371. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  372. spin_unlock(&bank->lock);
  373. }
  374. int omap_get_gpio_datain(int gpio)
  375. {
  376. struct gpio_bank *bank;
  377. void __iomem *reg;
  378. if (check_gpio(gpio) < 0)
  379. return -EINVAL;
  380. bank = get_gpio_bank(gpio);
  381. reg = bank->base;
  382. switch (bank->method) {
  383. #ifdef CONFIG_ARCH_OMAP1
  384. case METHOD_MPUIO:
  385. reg += OMAP_MPUIO_INPUT_LATCH;
  386. break;
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP15XX
  389. case METHOD_GPIO_1510:
  390. reg += OMAP1510_GPIO_DATA_INPUT;
  391. break;
  392. #endif
  393. #ifdef CONFIG_ARCH_OMAP16XX
  394. case METHOD_GPIO_1610:
  395. reg += OMAP1610_GPIO_DATAIN;
  396. break;
  397. #endif
  398. #ifdef CONFIG_ARCH_OMAP730
  399. case METHOD_GPIO_730:
  400. reg += OMAP730_GPIO_DATA_INPUT;
  401. break;
  402. #endif
  403. #ifdef CONFIG_ARCH_OMAP24XX
  404. case METHOD_GPIO_24XX:
  405. reg += OMAP24XX_GPIO_DATAIN;
  406. break;
  407. #endif
  408. default:
  409. return -EINVAL;
  410. }
  411. return (__raw_readl(reg)
  412. & (1 << get_gpio_index(gpio))) != 0;
  413. }
  414. #define MOD_REG_BIT(reg, bit_mask, set) \
  415. do { \
  416. int l = __raw_readl(base + reg); \
  417. if (set) l |= bit_mask; \
  418. else l &= ~bit_mask; \
  419. __raw_writel(l, base + reg); \
  420. } while(0)
  421. #ifdef CONFIG_ARCH_OMAP24XX
  422. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  423. {
  424. void __iomem *base = bank->base;
  425. u32 gpio_bit = 1 << gpio;
  426. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  427. trigger & __IRQT_LOWLVL);
  428. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  429. trigger & __IRQT_HIGHLVL);
  430. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  431. trigger & __IRQT_RISEDGE);
  432. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  433. trigger & __IRQT_FALEDGE);
  434. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  435. if (trigger != 0)
  436. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
  437. else
  438. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
  439. } else {
  440. if (trigger != 0)
  441. bank->enabled_non_wakeup_gpios |= gpio_bit;
  442. else
  443. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  444. }
  445. /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
  446. * triggering requested. */
  447. }
  448. #endif
  449. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  450. {
  451. void __iomem *reg = bank->base;
  452. u32 l = 0;
  453. switch (bank->method) {
  454. #ifdef CONFIG_ARCH_OMAP1
  455. case METHOD_MPUIO:
  456. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  457. l = __raw_readl(reg);
  458. if (trigger & __IRQT_RISEDGE)
  459. l |= 1 << gpio;
  460. else if (trigger & __IRQT_FALEDGE)
  461. l &= ~(1 << gpio);
  462. else
  463. goto bad;
  464. break;
  465. #endif
  466. #ifdef CONFIG_ARCH_OMAP15XX
  467. case METHOD_GPIO_1510:
  468. reg += OMAP1510_GPIO_INT_CONTROL;
  469. l = __raw_readl(reg);
  470. if (trigger & __IRQT_RISEDGE)
  471. l |= 1 << gpio;
  472. else if (trigger & __IRQT_FALEDGE)
  473. l &= ~(1 << gpio);
  474. else
  475. goto bad;
  476. break;
  477. #endif
  478. #ifdef CONFIG_ARCH_OMAP16XX
  479. case METHOD_GPIO_1610:
  480. if (gpio & 0x08)
  481. reg += OMAP1610_GPIO_EDGE_CTRL2;
  482. else
  483. reg += OMAP1610_GPIO_EDGE_CTRL1;
  484. gpio &= 0x07;
  485. l = __raw_readl(reg);
  486. l &= ~(3 << (gpio << 1));
  487. if (trigger & __IRQT_RISEDGE)
  488. l |= 2 << (gpio << 1);
  489. if (trigger & __IRQT_FALEDGE)
  490. l |= 1 << (gpio << 1);
  491. if (trigger)
  492. /* Enable wake-up during idle for dynamic tick */
  493. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  494. else
  495. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  496. break;
  497. #endif
  498. #ifdef CONFIG_ARCH_OMAP730
  499. case METHOD_GPIO_730:
  500. reg += OMAP730_GPIO_INT_CONTROL;
  501. l = __raw_readl(reg);
  502. if (trigger & __IRQT_RISEDGE)
  503. l |= 1 << gpio;
  504. else if (trigger & __IRQT_FALEDGE)
  505. l &= ~(1 << gpio);
  506. else
  507. goto bad;
  508. break;
  509. #endif
  510. #ifdef CONFIG_ARCH_OMAP24XX
  511. case METHOD_GPIO_24XX:
  512. set_24xx_gpio_triggering(bank, gpio, trigger);
  513. break;
  514. #endif
  515. default:
  516. goto bad;
  517. }
  518. __raw_writel(l, reg);
  519. return 0;
  520. bad:
  521. return -EINVAL;
  522. }
  523. static int gpio_irq_type(unsigned irq, unsigned type)
  524. {
  525. struct gpio_bank *bank;
  526. unsigned gpio;
  527. int retval;
  528. if (!cpu_is_omap24xx() && irq > IH_MPUIO_BASE)
  529. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  530. else
  531. gpio = irq - IH_GPIO_BASE;
  532. if (check_gpio(gpio) < 0)
  533. return -EINVAL;
  534. if (type & ~IRQ_TYPE_SENSE_MASK)
  535. return -EINVAL;
  536. /* OMAP1 allows only only edge triggering */
  537. if (!cpu_is_omap24xx()
  538. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  539. return -EINVAL;
  540. bank = get_irq_chip_data(irq);
  541. spin_lock(&bank->lock);
  542. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  543. if (retval == 0) {
  544. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  545. irq_desc[irq].status |= type;
  546. }
  547. spin_unlock(&bank->lock);
  548. return retval;
  549. }
  550. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  551. {
  552. void __iomem *reg = bank->base;
  553. switch (bank->method) {
  554. #ifdef CONFIG_ARCH_OMAP1
  555. case METHOD_MPUIO:
  556. /* MPUIO irqstatus is reset by reading the status register,
  557. * so do nothing here */
  558. return;
  559. #endif
  560. #ifdef CONFIG_ARCH_OMAP15XX
  561. case METHOD_GPIO_1510:
  562. reg += OMAP1510_GPIO_INT_STATUS;
  563. break;
  564. #endif
  565. #ifdef CONFIG_ARCH_OMAP16XX
  566. case METHOD_GPIO_1610:
  567. reg += OMAP1610_GPIO_IRQSTATUS1;
  568. break;
  569. #endif
  570. #ifdef CONFIG_ARCH_OMAP730
  571. case METHOD_GPIO_730:
  572. reg += OMAP730_GPIO_INT_STATUS;
  573. break;
  574. #endif
  575. #ifdef CONFIG_ARCH_OMAP24XX
  576. case METHOD_GPIO_24XX:
  577. reg += OMAP24XX_GPIO_IRQSTATUS1;
  578. break;
  579. #endif
  580. default:
  581. WARN_ON(1);
  582. return;
  583. }
  584. __raw_writel(gpio_mask, reg);
  585. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  586. if (cpu_is_omap2420())
  587. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  588. }
  589. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  590. {
  591. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  592. }
  593. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  594. {
  595. void __iomem *reg = bank->base;
  596. int inv = 0;
  597. u32 l;
  598. u32 mask;
  599. switch (bank->method) {
  600. #ifdef CONFIG_ARCH_OMAP1
  601. case METHOD_MPUIO:
  602. reg += OMAP_MPUIO_GPIO_MASKIT;
  603. mask = 0xffff;
  604. inv = 1;
  605. break;
  606. #endif
  607. #ifdef CONFIG_ARCH_OMAP15XX
  608. case METHOD_GPIO_1510:
  609. reg += OMAP1510_GPIO_INT_MASK;
  610. mask = 0xffff;
  611. inv = 1;
  612. break;
  613. #endif
  614. #ifdef CONFIG_ARCH_OMAP16XX
  615. case METHOD_GPIO_1610:
  616. reg += OMAP1610_GPIO_IRQENABLE1;
  617. mask = 0xffff;
  618. break;
  619. #endif
  620. #ifdef CONFIG_ARCH_OMAP730
  621. case METHOD_GPIO_730:
  622. reg += OMAP730_GPIO_INT_MASK;
  623. mask = 0xffffffff;
  624. inv = 1;
  625. break;
  626. #endif
  627. #ifdef CONFIG_ARCH_OMAP24XX
  628. case METHOD_GPIO_24XX:
  629. reg += OMAP24XX_GPIO_IRQENABLE1;
  630. mask = 0xffffffff;
  631. break;
  632. #endif
  633. default:
  634. WARN_ON(1);
  635. return 0;
  636. }
  637. l = __raw_readl(reg);
  638. if (inv)
  639. l = ~l;
  640. l &= mask;
  641. return l;
  642. }
  643. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  644. {
  645. void __iomem *reg = bank->base;
  646. u32 l;
  647. switch (bank->method) {
  648. #ifdef CONFIG_ARCH_OMAP1
  649. case METHOD_MPUIO:
  650. reg += OMAP_MPUIO_GPIO_MASKIT;
  651. l = __raw_readl(reg);
  652. if (enable)
  653. l &= ~(gpio_mask);
  654. else
  655. l |= gpio_mask;
  656. break;
  657. #endif
  658. #ifdef CONFIG_ARCH_OMAP15XX
  659. case METHOD_GPIO_1510:
  660. reg += OMAP1510_GPIO_INT_MASK;
  661. l = __raw_readl(reg);
  662. if (enable)
  663. l &= ~(gpio_mask);
  664. else
  665. l |= gpio_mask;
  666. break;
  667. #endif
  668. #ifdef CONFIG_ARCH_OMAP16XX
  669. case METHOD_GPIO_1610:
  670. if (enable)
  671. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  672. else
  673. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  674. l = gpio_mask;
  675. break;
  676. #endif
  677. #ifdef CONFIG_ARCH_OMAP730
  678. case METHOD_GPIO_730:
  679. reg += OMAP730_GPIO_INT_MASK;
  680. l = __raw_readl(reg);
  681. if (enable)
  682. l &= ~(gpio_mask);
  683. else
  684. l |= gpio_mask;
  685. break;
  686. #endif
  687. #ifdef CONFIG_ARCH_OMAP24XX
  688. case METHOD_GPIO_24XX:
  689. if (enable)
  690. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  691. else
  692. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  693. l = gpio_mask;
  694. break;
  695. #endif
  696. default:
  697. WARN_ON(1);
  698. return;
  699. }
  700. __raw_writel(l, reg);
  701. }
  702. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  703. {
  704. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  705. }
  706. /*
  707. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  708. * 1510 does not seem to have a wake-up register. If JTAG is connected
  709. * to the target, system will wake up always on GPIO events. While
  710. * system is running all registered GPIO interrupts need to have wake-up
  711. * enabled. When system is suspended, only selected GPIO interrupts need
  712. * to have wake-up enabled.
  713. */
  714. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  715. {
  716. switch (bank->method) {
  717. #ifdef CONFIG_ARCH_OMAP16XX
  718. case METHOD_MPUIO:
  719. case METHOD_GPIO_1610:
  720. spin_lock(&bank->lock);
  721. if (enable) {
  722. bank->suspend_wakeup |= (1 << gpio);
  723. enable_irq_wake(bank->irq);
  724. } else {
  725. disable_irq_wake(bank->irq);
  726. bank->suspend_wakeup &= ~(1 << gpio);
  727. }
  728. spin_unlock(&bank->lock);
  729. return 0;
  730. #endif
  731. #ifdef CONFIG_ARCH_OMAP24XX
  732. case METHOD_GPIO_24XX:
  733. if (bank->non_wakeup_gpios & (1 << gpio)) {
  734. printk(KERN_ERR "Unable to modify wakeup on "
  735. "non-wakeup GPIO%d\n",
  736. (bank - gpio_bank) * 32 + gpio);
  737. return -EINVAL;
  738. }
  739. spin_lock(&bank->lock);
  740. if (enable) {
  741. bank->suspend_wakeup |= (1 << gpio);
  742. enable_irq_wake(bank->irq);
  743. } else {
  744. disable_irq_wake(bank->irq);
  745. bank->suspend_wakeup &= ~(1 << gpio);
  746. }
  747. spin_unlock(&bank->lock);
  748. return 0;
  749. #endif
  750. default:
  751. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  752. bank->method);
  753. return -EINVAL;
  754. }
  755. }
  756. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  757. {
  758. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  759. _set_gpio_irqenable(bank, gpio, 0);
  760. _clear_gpio_irqstatus(bank, gpio);
  761. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  762. }
  763. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  764. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  765. {
  766. unsigned int gpio = irq - IH_GPIO_BASE;
  767. struct gpio_bank *bank;
  768. int retval;
  769. if (check_gpio(gpio) < 0)
  770. return -ENODEV;
  771. bank = get_irq_chip_data(irq);
  772. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  773. return retval;
  774. }
  775. int omap_request_gpio(int gpio)
  776. {
  777. struct gpio_bank *bank;
  778. if (check_gpio(gpio) < 0)
  779. return -EINVAL;
  780. bank = get_gpio_bank(gpio);
  781. spin_lock(&bank->lock);
  782. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  783. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  784. dump_stack();
  785. spin_unlock(&bank->lock);
  786. return -1;
  787. }
  788. bank->reserved_map |= (1 << get_gpio_index(gpio));
  789. /* Set trigger to none. You need to enable the desired trigger with
  790. * request_irq() or set_irq_type().
  791. */
  792. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  793. #ifdef CONFIG_ARCH_OMAP15XX
  794. if (bank->method == METHOD_GPIO_1510) {
  795. void __iomem *reg;
  796. /* Claim the pin for MPU */
  797. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  798. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  799. }
  800. #endif
  801. spin_unlock(&bank->lock);
  802. return 0;
  803. }
  804. void omap_free_gpio(int gpio)
  805. {
  806. struct gpio_bank *bank;
  807. if (check_gpio(gpio) < 0)
  808. return;
  809. bank = get_gpio_bank(gpio);
  810. spin_lock(&bank->lock);
  811. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  812. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  813. dump_stack();
  814. spin_unlock(&bank->lock);
  815. return;
  816. }
  817. #ifdef CONFIG_ARCH_OMAP16XX
  818. if (bank->method == METHOD_GPIO_1610) {
  819. /* Disable wake-up during idle for dynamic tick */
  820. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  821. __raw_writel(1 << get_gpio_index(gpio), reg);
  822. }
  823. #endif
  824. #ifdef CONFIG_ARCH_OMAP24XX
  825. if (bank->method == METHOD_GPIO_24XX) {
  826. /* Disable wake-up during idle for dynamic tick */
  827. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  828. __raw_writel(1 << get_gpio_index(gpio), reg);
  829. }
  830. #endif
  831. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  832. _reset_gpio(bank, gpio);
  833. spin_unlock(&bank->lock);
  834. }
  835. /*
  836. * We need to unmask the GPIO bank interrupt as soon as possible to
  837. * avoid missing GPIO interrupts for other lines in the bank.
  838. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  839. * in the bank to avoid missing nested interrupts for a GPIO line.
  840. * If we wait to unmask individual GPIO lines in the bank after the
  841. * line's interrupt handler has been run, we may miss some nested
  842. * interrupts.
  843. */
  844. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  845. {
  846. void __iomem *isr_reg = NULL;
  847. u32 isr;
  848. unsigned int gpio_irq;
  849. struct gpio_bank *bank;
  850. u32 retrigger = 0;
  851. int unmasked = 0;
  852. desc->chip->ack(irq);
  853. bank = get_irq_data(irq);
  854. #ifdef CONFIG_ARCH_OMAP1
  855. if (bank->method == METHOD_MPUIO)
  856. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  857. #endif
  858. #ifdef CONFIG_ARCH_OMAP15XX
  859. if (bank->method == METHOD_GPIO_1510)
  860. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  861. #endif
  862. #if defined(CONFIG_ARCH_OMAP16XX)
  863. if (bank->method == METHOD_GPIO_1610)
  864. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  865. #endif
  866. #ifdef CONFIG_ARCH_OMAP730
  867. if (bank->method == METHOD_GPIO_730)
  868. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  869. #endif
  870. #ifdef CONFIG_ARCH_OMAP24XX
  871. if (bank->method == METHOD_GPIO_24XX)
  872. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  873. #endif
  874. while(1) {
  875. u32 isr_saved, level_mask = 0;
  876. u32 enabled;
  877. enabled = _get_gpio_irqbank_mask(bank);
  878. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  879. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  880. isr &= 0x0000ffff;
  881. if (cpu_is_omap24xx()) {
  882. level_mask =
  883. __raw_readl(bank->base +
  884. OMAP24XX_GPIO_LEVELDETECT0) |
  885. __raw_readl(bank->base +
  886. OMAP24XX_GPIO_LEVELDETECT1);
  887. level_mask &= enabled;
  888. }
  889. /* clear edge sensitive interrupts before handler(s) are
  890. called so that we don't miss any interrupt occurred while
  891. executing them */
  892. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  893. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  894. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  895. /* if there is only edge sensitive GPIO pin interrupts
  896. configured, we could unmask GPIO bank interrupt immediately */
  897. if (!level_mask && !unmasked) {
  898. unmasked = 1;
  899. desc->chip->unmask(irq);
  900. }
  901. isr |= retrigger;
  902. retrigger = 0;
  903. if (!isr)
  904. break;
  905. gpio_irq = bank->virtual_irq_start;
  906. for (; isr != 0; isr >>= 1, gpio_irq++) {
  907. struct irq_desc *d;
  908. int irq_mask;
  909. if (!(isr & 1))
  910. continue;
  911. d = irq_desc + gpio_irq;
  912. /* Don't run the handler if it's already running
  913. * or was disabled lazely.
  914. */
  915. if (unlikely((d->depth ||
  916. (d->status & IRQ_INPROGRESS)))) {
  917. irq_mask = 1 <<
  918. (gpio_irq - bank->virtual_irq_start);
  919. /* The unmasking will be done by
  920. * enable_irq in case it is disabled or
  921. * after returning from the handler if
  922. * it's already running.
  923. */
  924. _enable_gpio_irqbank(bank, irq_mask, 0);
  925. if (!d->depth) {
  926. /* Level triggered interrupts
  927. * won't ever be reentered
  928. */
  929. BUG_ON(level_mask & irq_mask);
  930. d->status |= IRQ_PENDING;
  931. }
  932. continue;
  933. }
  934. desc_handle_irq(gpio_irq, d);
  935. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  936. irq_mask = 1 <<
  937. (gpio_irq - bank->virtual_irq_start);
  938. d->status &= ~IRQ_PENDING;
  939. _enable_gpio_irqbank(bank, irq_mask, 1);
  940. retrigger |= irq_mask;
  941. }
  942. }
  943. if (cpu_is_omap24xx()) {
  944. /* clear level sensitive interrupts after handler(s) */
  945. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  946. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  947. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  948. }
  949. }
  950. /* if bank has any level sensitive GPIO pin interrupt
  951. configured, we must unmask the bank interrupt only after
  952. handler(s) are executed in order to avoid spurious bank
  953. interrupt */
  954. if (!unmasked)
  955. desc->chip->unmask(irq);
  956. }
  957. static void gpio_irq_shutdown(unsigned int irq)
  958. {
  959. unsigned int gpio = irq - IH_GPIO_BASE;
  960. struct gpio_bank *bank = get_irq_chip_data(irq);
  961. _reset_gpio(bank, gpio);
  962. }
  963. static void gpio_ack_irq(unsigned int irq)
  964. {
  965. unsigned int gpio = irq - IH_GPIO_BASE;
  966. struct gpio_bank *bank = get_irq_chip_data(irq);
  967. _clear_gpio_irqstatus(bank, gpio);
  968. }
  969. static void gpio_mask_irq(unsigned int irq)
  970. {
  971. unsigned int gpio = irq - IH_GPIO_BASE;
  972. struct gpio_bank *bank = get_irq_chip_data(irq);
  973. _set_gpio_irqenable(bank, gpio, 0);
  974. }
  975. static void gpio_unmask_irq(unsigned int irq)
  976. {
  977. unsigned int gpio = irq - IH_GPIO_BASE;
  978. unsigned int gpio_idx = get_gpio_index(gpio);
  979. struct gpio_bank *bank = get_irq_chip_data(irq);
  980. _set_gpio_irqenable(bank, gpio_idx, 1);
  981. }
  982. static struct irq_chip gpio_irq_chip = {
  983. .name = "GPIO",
  984. .shutdown = gpio_irq_shutdown,
  985. .ack = gpio_ack_irq,
  986. .mask = gpio_mask_irq,
  987. .unmask = gpio_unmask_irq,
  988. .set_type = gpio_irq_type,
  989. .set_wake = gpio_wake_enable,
  990. };
  991. /*---------------------------------------------------------------------*/
  992. #ifdef CONFIG_ARCH_OMAP1
  993. /* MPUIO uses the always-on 32k clock */
  994. static void mpuio_ack_irq(unsigned int irq)
  995. {
  996. /* The ISR is reset automatically, so do nothing here. */
  997. }
  998. static void mpuio_mask_irq(unsigned int irq)
  999. {
  1000. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1001. struct gpio_bank *bank = get_irq_chip_data(irq);
  1002. _set_gpio_irqenable(bank, gpio, 0);
  1003. }
  1004. static void mpuio_unmask_irq(unsigned int irq)
  1005. {
  1006. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1007. struct gpio_bank *bank = get_irq_chip_data(irq);
  1008. _set_gpio_irqenable(bank, gpio, 1);
  1009. }
  1010. static struct irq_chip mpuio_irq_chip = {
  1011. .name = "MPUIO",
  1012. .ack = mpuio_ack_irq,
  1013. .mask = mpuio_mask_irq,
  1014. .unmask = mpuio_unmask_irq,
  1015. .set_type = gpio_irq_type,
  1016. #ifdef CONFIG_ARCH_OMAP16XX
  1017. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1018. .set_wake = gpio_wake_enable,
  1019. #endif
  1020. };
  1021. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1022. #ifdef CONFIG_ARCH_OMAP16XX
  1023. #include <linux/platform_device.h>
  1024. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1025. {
  1026. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1027. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1028. spin_lock(&bank->lock);
  1029. bank->saved_wakeup = __raw_readl(mask_reg);
  1030. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1031. spin_unlock(&bank->lock);
  1032. return 0;
  1033. }
  1034. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1035. {
  1036. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1037. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1038. spin_lock(&bank->lock);
  1039. __raw_writel(bank->saved_wakeup, mask_reg);
  1040. spin_unlock(&bank->lock);
  1041. return 0;
  1042. }
  1043. /* use platform_driver for this, now that there's no longer any
  1044. * point to sys_device (other than not disturbing old code).
  1045. */
  1046. static struct platform_driver omap_mpuio_driver = {
  1047. .suspend_late = omap_mpuio_suspend_late,
  1048. .resume_early = omap_mpuio_resume_early,
  1049. .driver = {
  1050. .name = "mpuio",
  1051. },
  1052. };
  1053. static struct platform_device omap_mpuio_device = {
  1054. .name = "mpuio",
  1055. .id = -1,
  1056. .dev = {
  1057. .driver = &omap_mpuio_driver.driver,
  1058. }
  1059. /* could list the /proc/iomem resources */
  1060. };
  1061. static inline void mpuio_init(void)
  1062. {
  1063. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1064. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1065. (void) platform_device_register(&omap_mpuio_device);
  1066. }
  1067. #else
  1068. static inline void mpuio_init(void) {}
  1069. #endif /* 16xx */
  1070. #else
  1071. extern struct irq_chip mpuio_irq_chip;
  1072. #define bank_is_mpuio(bank) 0
  1073. static inline void mpuio_init(void) {}
  1074. #endif
  1075. /*---------------------------------------------------------------------*/
  1076. static int initialized;
  1077. static struct clk * gpio_ick;
  1078. static struct clk * gpio_fck;
  1079. #ifdef CONFIG_ARCH_OMAP2430
  1080. static struct clk * gpio5_ick;
  1081. static struct clk * gpio5_fck;
  1082. #endif
  1083. static int __init _omap_gpio_init(void)
  1084. {
  1085. int i;
  1086. struct gpio_bank *bank;
  1087. initialized = 1;
  1088. if (cpu_is_omap15xx()) {
  1089. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1090. if (IS_ERR(gpio_ick))
  1091. printk("Could not get arm_gpio_ck\n");
  1092. else
  1093. clk_enable(gpio_ick);
  1094. }
  1095. if (cpu_is_omap24xx()) {
  1096. gpio_ick = clk_get(NULL, "gpios_ick");
  1097. if (IS_ERR(gpio_ick))
  1098. printk("Could not get gpios_ick\n");
  1099. else
  1100. clk_enable(gpio_ick);
  1101. gpio_fck = clk_get(NULL, "gpios_fck");
  1102. if (IS_ERR(gpio_fck))
  1103. printk("Could not get gpios_fck\n");
  1104. else
  1105. clk_enable(gpio_fck);
  1106. /*
  1107. * On 2430 GPIO 5 uses CORE L4 ICLK
  1108. */
  1109. #ifdef CONFIG_ARCH_OMAP2430
  1110. if (cpu_is_omap2430()) {
  1111. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1112. if (IS_ERR(gpio5_ick))
  1113. printk("Could not get gpio5_ick\n");
  1114. else
  1115. clk_enable(gpio5_ick);
  1116. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1117. if (IS_ERR(gpio5_fck))
  1118. printk("Could not get gpio5_fck\n");
  1119. else
  1120. clk_enable(gpio5_fck);
  1121. }
  1122. #endif
  1123. }
  1124. #ifdef CONFIG_ARCH_OMAP15XX
  1125. if (cpu_is_omap15xx()) {
  1126. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1127. gpio_bank_count = 2;
  1128. gpio_bank = gpio_bank_1510;
  1129. }
  1130. #endif
  1131. #if defined(CONFIG_ARCH_OMAP16XX)
  1132. if (cpu_is_omap16xx()) {
  1133. u32 rev;
  1134. gpio_bank_count = 5;
  1135. gpio_bank = gpio_bank_1610;
  1136. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1137. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1138. (rev >> 4) & 0x0f, rev & 0x0f);
  1139. }
  1140. #endif
  1141. #ifdef CONFIG_ARCH_OMAP730
  1142. if (cpu_is_omap730()) {
  1143. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1144. gpio_bank_count = 7;
  1145. gpio_bank = gpio_bank_730;
  1146. }
  1147. #endif
  1148. #ifdef CONFIG_ARCH_OMAP24XX
  1149. if (cpu_is_omap242x()) {
  1150. int rev;
  1151. gpio_bank_count = 4;
  1152. gpio_bank = gpio_bank_242x;
  1153. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1154. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1155. (rev >> 4) & 0x0f, rev & 0x0f);
  1156. }
  1157. if (cpu_is_omap243x()) {
  1158. int rev;
  1159. gpio_bank_count = 5;
  1160. gpio_bank = gpio_bank_243x;
  1161. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1162. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1163. (rev >> 4) & 0x0f, rev & 0x0f);
  1164. }
  1165. #endif
  1166. for (i = 0; i < gpio_bank_count; i++) {
  1167. int j, gpio_count = 16;
  1168. bank = &gpio_bank[i];
  1169. bank->reserved_map = 0;
  1170. bank->base = IO_ADDRESS(bank->base);
  1171. spin_lock_init(&bank->lock);
  1172. if (bank_is_mpuio(bank))
  1173. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1174. #ifdef CONFIG_ARCH_OMAP15XX
  1175. if (bank->method == METHOD_GPIO_1510) {
  1176. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1177. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1178. }
  1179. #endif
  1180. #if defined(CONFIG_ARCH_OMAP16XX)
  1181. if (bank->method == METHOD_GPIO_1610) {
  1182. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1183. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1184. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1185. }
  1186. #endif
  1187. #ifdef CONFIG_ARCH_OMAP730
  1188. if (bank->method == METHOD_GPIO_730) {
  1189. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1190. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1191. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1192. }
  1193. #endif
  1194. #ifdef CONFIG_ARCH_OMAP24XX
  1195. if (bank->method == METHOD_GPIO_24XX) {
  1196. static const u32 non_wakeup_gpios[] = {
  1197. 0xe203ffc0, 0x08700040
  1198. };
  1199. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1200. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1201. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1202. /* Initialize interface clock ungated, module enabled */
  1203. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1204. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1205. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1206. gpio_count = 32;
  1207. }
  1208. #endif
  1209. for (j = bank->virtual_irq_start;
  1210. j < bank->virtual_irq_start + gpio_count; j++) {
  1211. set_irq_chip_data(j, bank);
  1212. if (bank_is_mpuio(bank))
  1213. set_irq_chip(j, &mpuio_irq_chip);
  1214. else
  1215. set_irq_chip(j, &gpio_irq_chip);
  1216. set_irq_handler(j, handle_simple_irq);
  1217. set_irq_flags(j, IRQF_VALID);
  1218. }
  1219. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1220. set_irq_data(bank->irq, bank);
  1221. }
  1222. /* Enable system clock for GPIO module.
  1223. * The CAM_CLK_CTRL *is* really the right place. */
  1224. if (cpu_is_omap16xx())
  1225. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1226. #ifdef CONFIG_ARCH_OMAP24XX
  1227. /* Enable autoidle for the OCP interface */
  1228. if (cpu_is_omap24xx())
  1229. omap_writel(1 << 0, 0x48019010);
  1230. #endif
  1231. return 0;
  1232. }
  1233. #if defined (CONFIG_ARCH_OMAP16XX) || defined (CONFIG_ARCH_OMAP24XX)
  1234. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1235. {
  1236. int i;
  1237. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1238. return 0;
  1239. for (i = 0; i < gpio_bank_count; i++) {
  1240. struct gpio_bank *bank = &gpio_bank[i];
  1241. void __iomem *wake_status;
  1242. void __iomem *wake_clear;
  1243. void __iomem *wake_set;
  1244. switch (bank->method) {
  1245. #ifdef CONFIG_ARCH_OMAP16XX
  1246. case METHOD_GPIO_1610:
  1247. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1248. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1249. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1250. break;
  1251. #endif
  1252. #ifdef CONFIG_ARCH_OMAP24XX
  1253. case METHOD_GPIO_24XX:
  1254. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1255. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1256. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1257. break;
  1258. #endif
  1259. default:
  1260. continue;
  1261. }
  1262. spin_lock(&bank->lock);
  1263. bank->saved_wakeup = __raw_readl(wake_status);
  1264. __raw_writel(0xffffffff, wake_clear);
  1265. __raw_writel(bank->suspend_wakeup, wake_set);
  1266. spin_unlock(&bank->lock);
  1267. }
  1268. return 0;
  1269. }
  1270. static int omap_gpio_resume(struct sys_device *dev)
  1271. {
  1272. int i;
  1273. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1274. return 0;
  1275. for (i = 0; i < gpio_bank_count; i++) {
  1276. struct gpio_bank *bank = &gpio_bank[i];
  1277. void __iomem *wake_clear;
  1278. void __iomem *wake_set;
  1279. switch (bank->method) {
  1280. #ifdef CONFIG_ARCH_OMAP16XX
  1281. case METHOD_GPIO_1610:
  1282. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1283. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1284. break;
  1285. #endif
  1286. #ifdef CONFIG_ARCH_OMAP24XX
  1287. case METHOD_GPIO_24XX:
  1288. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1289. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1290. break;
  1291. #endif
  1292. default:
  1293. continue;
  1294. }
  1295. spin_lock(&bank->lock);
  1296. __raw_writel(0xffffffff, wake_clear);
  1297. __raw_writel(bank->saved_wakeup, wake_set);
  1298. spin_unlock(&bank->lock);
  1299. }
  1300. return 0;
  1301. }
  1302. static struct sysdev_class omap_gpio_sysclass = {
  1303. set_kset_name("gpio"),
  1304. .suspend = omap_gpio_suspend,
  1305. .resume = omap_gpio_resume,
  1306. };
  1307. static struct sys_device omap_gpio_device = {
  1308. .id = 0,
  1309. .cls = &omap_gpio_sysclass,
  1310. };
  1311. #endif
  1312. #ifdef CONFIG_ARCH_OMAP24XX
  1313. static int workaround_enabled;
  1314. void omap2_gpio_prepare_for_retention(void)
  1315. {
  1316. int i, c = 0;
  1317. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1318. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1319. for (i = 0; i < gpio_bank_count; i++) {
  1320. struct gpio_bank *bank = &gpio_bank[i];
  1321. u32 l1, l2;
  1322. if (!(bank->enabled_non_wakeup_gpios))
  1323. continue;
  1324. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1325. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1326. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1327. bank->saved_fallingdetect = l1;
  1328. bank->saved_risingdetect = l2;
  1329. l1 &= ~bank->enabled_non_wakeup_gpios;
  1330. l2 &= ~bank->enabled_non_wakeup_gpios;
  1331. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1332. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1333. c++;
  1334. }
  1335. if (!c) {
  1336. workaround_enabled = 0;
  1337. return;
  1338. }
  1339. workaround_enabled = 1;
  1340. }
  1341. void omap2_gpio_resume_after_retention(void)
  1342. {
  1343. int i;
  1344. if (!workaround_enabled)
  1345. return;
  1346. for (i = 0; i < gpio_bank_count; i++) {
  1347. struct gpio_bank *bank = &gpio_bank[i];
  1348. u32 l;
  1349. if (!(bank->enabled_non_wakeup_gpios))
  1350. continue;
  1351. __raw_writel(bank->saved_fallingdetect,
  1352. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1353. __raw_writel(bank->saved_risingdetect,
  1354. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1355. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1356. * state. If so, generate an IRQ by software. This is
  1357. * horribly racy, but it's the best we can do to work around
  1358. * this silicon bug. */
  1359. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1360. l ^= bank->saved_datain;
  1361. l &= bank->non_wakeup_gpios;
  1362. if (l) {
  1363. u32 old0, old1;
  1364. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1365. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1366. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1367. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1368. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1369. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1370. }
  1371. }
  1372. }
  1373. #endif
  1374. /*
  1375. * This may get called early from board specific init
  1376. * for boards that have interrupts routed via FPGA.
  1377. */
  1378. int __init omap_gpio_init(void)
  1379. {
  1380. if (!initialized)
  1381. return _omap_gpio_init();
  1382. else
  1383. return 0;
  1384. }
  1385. static int __init omap_gpio_sysinit(void)
  1386. {
  1387. int ret = 0;
  1388. if (!initialized)
  1389. ret = _omap_gpio_init();
  1390. mpuio_init();
  1391. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX)
  1392. if (cpu_is_omap16xx() || cpu_is_omap24xx()) {
  1393. if (ret == 0) {
  1394. ret = sysdev_class_register(&omap_gpio_sysclass);
  1395. if (ret == 0)
  1396. ret = sysdev_register(&omap_gpio_device);
  1397. }
  1398. }
  1399. #endif
  1400. return ret;
  1401. }
  1402. EXPORT_SYMBOL(omap_request_gpio);
  1403. EXPORT_SYMBOL(omap_free_gpio);
  1404. EXPORT_SYMBOL(omap_set_gpio_direction);
  1405. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1406. EXPORT_SYMBOL(omap_get_gpio_datain);
  1407. arch_initcall(omap_gpio_sysinit);
  1408. #ifdef CONFIG_DEBUG_FS
  1409. #include <linux/debugfs.h>
  1410. #include <linux/seq_file.h>
  1411. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1412. {
  1413. void __iomem *reg = bank->base;
  1414. switch (bank->method) {
  1415. case METHOD_MPUIO:
  1416. reg += OMAP_MPUIO_IO_CNTL;
  1417. break;
  1418. case METHOD_GPIO_1510:
  1419. reg += OMAP1510_GPIO_DIR_CONTROL;
  1420. break;
  1421. case METHOD_GPIO_1610:
  1422. reg += OMAP1610_GPIO_DIRECTION;
  1423. break;
  1424. case METHOD_GPIO_730:
  1425. reg += OMAP730_GPIO_DIR_CONTROL;
  1426. break;
  1427. case METHOD_GPIO_24XX:
  1428. reg += OMAP24XX_GPIO_OE;
  1429. break;
  1430. }
  1431. return __raw_readl(reg) & mask;
  1432. }
  1433. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1434. {
  1435. unsigned i, j, gpio;
  1436. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1437. struct gpio_bank *bank = gpio_bank + i;
  1438. unsigned bankwidth = 16;
  1439. u32 mask = 1;
  1440. if (bank_is_mpuio(bank))
  1441. gpio = OMAP_MPUIO(0);
  1442. else if (cpu_is_omap24xx() || cpu_is_omap730())
  1443. bankwidth = 32;
  1444. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1445. unsigned irq, value, is_in, irqstat;
  1446. if (!(bank->reserved_map & mask))
  1447. continue;
  1448. irq = bank->virtual_irq_start + j;
  1449. value = omap_get_gpio_datain(gpio);
  1450. is_in = gpio_is_input(bank, mask);
  1451. if (bank_is_mpuio(bank))
  1452. seq_printf(s, "MPUIO %2d: ", j);
  1453. else
  1454. seq_printf(s, "GPIO %3d: ", gpio);
  1455. seq_printf(s, "%s %s",
  1456. is_in ? "in " : "out",
  1457. value ? "hi" : "lo");
  1458. irqstat = irq_desc[irq].status;
  1459. if (is_in && ((bank->suspend_wakeup & mask)
  1460. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1461. char *trigger = NULL;
  1462. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1463. case IRQ_TYPE_EDGE_FALLING:
  1464. trigger = "falling";
  1465. break;
  1466. case IRQ_TYPE_EDGE_RISING:
  1467. trigger = "rising";
  1468. break;
  1469. case IRQ_TYPE_EDGE_BOTH:
  1470. trigger = "bothedge";
  1471. break;
  1472. case IRQ_TYPE_LEVEL_LOW:
  1473. trigger = "low";
  1474. break;
  1475. case IRQ_TYPE_LEVEL_HIGH:
  1476. trigger = "high";
  1477. break;
  1478. case IRQ_TYPE_NONE:
  1479. trigger = "(unspecified)";
  1480. break;
  1481. }
  1482. seq_printf(s, ", irq-%d %s%s",
  1483. irq, trigger,
  1484. (bank->suspend_wakeup & mask)
  1485. ? " wakeup" : "");
  1486. }
  1487. seq_printf(s, "\n");
  1488. }
  1489. if (bank_is_mpuio(bank)) {
  1490. seq_printf(s, "\n");
  1491. gpio = 0;
  1492. }
  1493. }
  1494. return 0;
  1495. }
  1496. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1497. {
  1498. return single_open(file, dbg_gpio_show, &inode->i_private);
  1499. }
  1500. static const struct file_operations debug_fops = {
  1501. .open = dbg_gpio_open,
  1502. .read = seq_read,
  1503. .llseek = seq_lseek,
  1504. .release = single_release,
  1505. };
  1506. static int __init omap_gpio_debuginit(void)
  1507. {
  1508. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1509. NULL, NULL, &debug_fops);
  1510. return 0;
  1511. }
  1512. late_initcall(omap_gpio_debuginit);
  1513. #endif