jornada720.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * linux/arch/arm/mach-sa1100/jornada720.c
  3. *
  4. * HP Jornada720 init code
  5. *
  6. * Copyright (C) 2006 Filip Zyzniewski <filip.zyzniewski@tefnet.pl>
  7. * Copyright (C) 2005 Michael Gernoth <michael@gernoth.net>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/tty.h>
  17. #include <linux/delay.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/ioport.h>
  20. #include <linux/mtd/mtd.h>
  21. #include <linux/mtd/partitions.h>
  22. #include <video/s1d13xxxfb.h>
  23. #include <asm/hardware.h>
  24. #include <asm/hardware/sa1111.h>
  25. #include <asm/irq.h>
  26. #include <asm/mach-types.h>
  27. #include <asm/setup.h>
  28. #include <asm/mach/arch.h>
  29. #include <asm/mach/flash.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/serial_sa1100.h>
  32. #include "generic.h"
  33. /*
  34. * HP Documentation referred in this file:
  35. * http://www.jlime.com/downloads/development/docs/jornada7xx/jornada720.txt
  36. */
  37. /* line 110 of HP's doc */
  38. #define TUCR_VAL 0x20000400
  39. /* memory space (line 52 of HP's doc) */
  40. #define SA1111REGSTART 0x40000000
  41. #define SA1111REGLEN 0x00001fff
  42. #define EPSONREGSTART 0x48000000
  43. #define EPSONREGLEN 0x00100000
  44. #define EPSONFBSTART 0x48200000
  45. /* 512kB framebuffer */
  46. #define EPSONFBLEN 512*1024
  47. static struct s1d13xxxfb_regval s1d13xxxfb_initregs[] = {
  48. /* line 344 of HP's doc */
  49. {0x0001,0x00}, // Miscellaneous Register
  50. {0x01FC,0x00}, // Display Mode Register
  51. {0x0004,0x00}, // General IO Pins Configuration Register 0
  52. {0x0005,0x00}, // General IO Pins Configuration Register 1
  53. {0x0008,0x00}, // General IO Pins Control Register 0
  54. {0x0009,0x00}, // General IO Pins Control Register 1
  55. {0x0010,0x01}, // Memory Clock Configuration Register
  56. {0x0014,0x11}, // LCD Pixel Clock Configuration Register
  57. {0x0018,0x01}, // CRT/TV Pixel Clock Configuration Register
  58. {0x001C,0x01}, // MediaPlug Clock Configuration Register
  59. {0x001E,0x01}, // CPU To Memory Wait State Select Register
  60. {0x0020,0x00}, // Memory Configuration Register
  61. {0x0021,0x45}, // DRAM Refresh Rate Register
  62. {0x002A,0x01}, // DRAM Timings Control Register 0
  63. {0x002B,0x03}, // DRAM Timings Control Register 1
  64. {0x0030,0x1c}, // Panel Type Register
  65. {0x0031,0x00}, // MOD Rate Register
  66. {0x0032,0x4F}, // LCD Horizontal Display Width Register
  67. {0x0034,0x07}, // LCD Horizontal Non-Display Period Register
  68. {0x0035,0x01}, // TFT FPLINE Start Position Register
  69. {0x0036,0x0B}, // TFT FPLINE Pulse Width Register
  70. {0x0038,0xEF}, // LCD Vertical Display Height Register 0
  71. {0x0039,0x00}, // LCD Vertical Display Height Register 1
  72. {0x003A,0x13}, // LCD Vertical Non-Display Period Register
  73. {0x003B,0x0B}, // TFT FPFRAME Start Position Register
  74. {0x003C,0x01}, // TFT FPFRAME Pulse Width Register
  75. {0x0040,0x05}, // LCD Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  76. {0x0041,0x00}, // LCD Miscellaneous Register
  77. {0x0042,0x00}, // LCD Display Start Address Register 0
  78. {0x0043,0x00}, // LCD Display Start Address Register 1
  79. {0x0044,0x00}, // LCD Display Start Address Register 2
  80. {0x0046,0x80}, // LCD Memory Address Offset Register 0
  81. {0x0047,0x02}, // LCD Memory Address Offset Register 1
  82. {0x0048,0x00}, // LCD Pixel Panning Register
  83. {0x004A,0x00}, // LCD Display FIFO High Threshold Control Register
  84. {0x004B,0x00}, // LCD Display FIFO Low Threshold Control Register
  85. {0x0050,0x4F}, // CRT/TV Horizontal Display Width Register
  86. {0x0052,0x13}, // CRT/TV Horizontal Non-Display Period Register
  87. {0x0053,0x01}, // CRT/TV HRTC Start Position Register
  88. {0x0054,0x0B}, // CRT/TV HRTC Pulse Width Register
  89. {0x0056,0xDF}, // CRT/TV Vertical Display Height Register 0
  90. {0x0057,0x01}, // CRT/TV Vertical Display Height Register 1
  91. {0x0058,0x2B}, // CRT/TV Vertical Non-Display Period Register
  92. {0x0059,0x09}, // CRT/TV VRTC Start Position Register
  93. {0x005A,0x01}, // CRT/TV VRTC Pulse Width Register
  94. {0x005B,0x10}, // TV Output Control Register
  95. {0x0060,0x03}, // CRT/TV Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
  96. {0x0062,0x00}, // CRT/TV Display Start Address Register 0
  97. {0x0063,0x00}, // CRT/TV Display Start Address Register 1
  98. {0x0064,0x00}, // CRT/TV Display Start Address Register 2
  99. {0x0066,0x40}, // CRT/TV Memory Address Offset Register 0
  100. {0x0067,0x01}, // CRT/TV Memory Address Offset Register 1
  101. {0x0068,0x00}, // CRT/TV Pixel Panning Register
  102. {0x006A,0x00}, // CRT/TV Display FIFO High Threshold Control Register
  103. {0x006B,0x00}, // CRT/TV Display FIFO Low Threshold Control Register
  104. {0x0070,0x00}, // LCD Ink/Cursor Control Register
  105. {0x0071,0x01}, // LCD Ink/Cursor Start Address Register
  106. {0x0072,0x00}, // LCD Cursor X Position Register 0
  107. {0x0073,0x00}, // LCD Cursor X Position Register 1
  108. {0x0074,0x00}, // LCD Cursor Y Position Register 0
  109. {0x0075,0x00}, // LCD Cursor Y Position Register 1
  110. {0x0076,0x00}, // LCD Ink/Cursor Blue Color 0 Register
  111. {0x0077,0x00}, // LCD Ink/Cursor Green Color 0 Register
  112. {0x0078,0x00}, // LCD Ink/Cursor Red Color 0 Register
  113. {0x007A,0x1F}, // LCD Ink/Cursor Blue Color 1 Register
  114. {0x007B,0x3F}, // LCD Ink/Cursor Green Color 1 Register
  115. {0x007C,0x1F}, // LCD Ink/Cursor Red Color 1 Register
  116. {0x007E,0x00}, // LCD Ink/Cursor FIFO Threshold Register
  117. {0x0080,0x00}, // CRT/TV Ink/Cursor Control Register
  118. {0x0081,0x01}, // CRT/TV Ink/Cursor Start Address Register
  119. {0x0082,0x00}, // CRT/TV Cursor X Position Register 0
  120. {0x0083,0x00}, // CRT/TV Cursor X Position Register 1
  121. {0x0084,0x00}, // CRT/TV Cursor Y Position Register 0
  122. {0x0085,0x00}, // CRT/TV Cursor Y Position Register 1
  123. {0x0086,0x00}, // CRT/TV Ink/Cursor Blue Color 0 Register
  124. {0x0087,0x00}, // CRT/TV Ink/Cursor Green Color 0 Register
  125. {0x0088,0x00}, // CRT/TV Ink/Cursor Red Color 0 Register
  126. {0x008A,0x1F}, // CRT/TV Ink/Cursor Blue Color 1 Register
  127. {0x008B,0x3F}, // CRT/TV Ink/Cursor Green Color 1 Register
  128. {0x008C,0x1F}, // CRT/TV Ink/Cursor Red Color 1 Register
  129. {0x008E,0x00}, // CRT/TV Ink/Cursor FIFO Threshold Register
  130. {0x0100,0x00}, // BitBlt Control Register 0
  131. {0x0101,0x00}, // BitBlt Control Register 1
  132. {0x0102,0x00}, // BitBlt ROP Code/Color Expansion Register
  133. {0x0103,0x00}, // BitBlt Operation Register
  134. {0x0104,0x00}, // BitBlt Source Start Address Register 0
  135. {0x0105,0x00}, // BitBlt Source Start Address Register 1
  136. {0x0106,0x00}, // BitBlt Source Start Address Register 2
  137. {0x0108,0x00}, // BitBlt Destination Start Address Register 0
  138. {0x0109,0x00}, // BitBlt Destination Start Address Register 1
  139. {0x010A,0x00}, // BitBlt Destination Start Address Register 2
  140. {0x010C,0x00}, // BitBlt Memory Address Offset Register 0
  141. {0x010D,0x00}, // BitBlt Memory Address Offset Register 1
  142. {0x0110,0x00}, // BitBlt Width Register 0
  143. {0x0111,0x00}, // BitBlt Width Register 1
  144. {0x0112,0x00}, // BitBlt Height Register 0
  145. {0x0113,0x00}, // BitBlt Height Register 1
  146. {0x0114,0x00}, // BitBlt Background Color Register 0
  147. {0x0115,0x00}, // BitBlt Background Color Register 1
  148. {0x0118,0x00}, // BitBlt Foreground Color Register 0
  149. {0x0119,0x00}, // BitBlt Foreground Color Register 1
  150. {0x01E0,0x00}, // Look-Up Table Mode Register
  151. {0x01E2,0x00}, // Look-Up Table Address Register
  152. /* not sure, wouldn't like to mess with the driver */
  153. {0x01E4,0x00}, // Look-Up Table Data Register
  154. /* jornada doc says 0x00, but I trust the driver */
  155. {0x01F0,0x10}, // Power Save Configuration Register
  156. {0x01F1,0x00}, // Power Save Status Register
  157. {0x01F4,0x00}, // CPU-to-Memory Access Watchdog Timer Register
  158. {0x01FC,0x01}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT)
  159. };
  160. static struct s1d13xxxfb_pdata s1d13xxxfb_data = {
  161. .initregs = s1d13xxxfb_initregs,
  162. .initregssize = ARRAY_SIZE(s1d13xxxfb_initregs),
  163. .platform_init_video = NULL
  164. };
  165. static struct resource s1d13xxxfb_resources[] = {
  166. [0] = {
  167. .start = EPSONFBSTART,
  168. .end = EPSONFBSTART + EPSONFBLEN,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. [1] = {
  172. .start = EPSONREGSTART,
  173. .end = EPSONREGSTART + EPSONREGLEN,
  174. .flags = IORESOURCE_MEM,
  175. }
  176. };
  177. static struct platform_device s1d13xxxfb_device = {
  178. .name = S1D_DEVICENAME,
  179. .id = 0,
  180. .dev = {
  181. .platform_data = &s1d13xxxfb_data,
  182. },
  183. .num_resources = ARRAY_SIZE(s1d13xxxfb_resources),
  184. .resource = s1d13xxxfb_resources,
  185. };
  186. static struct resource sa1111_resources[] = {
  187. [0] = {
  188. .start = SA1111REGSTART,
  189. .end = SA1111REGSTART + SA1111REGLEN,
  190. .flags = IORESOURCE_MEM,
  191. },
  192. [1] = {
  193. .start = IRQ_GPIO1,
  194. .end = IRQ_GPIO1,
  195. .flags = IORESOURCE_IRQ,
  196. },
  197. };
  198. static u64 sa1111_dmamask = 0xffffffffUL;
  199. static struct platform_device sa1111_device = {
  200. .name = "sa1111",
  201. .id = 0,
  202. .dev = {
  203. .dma_mask = &sa1111_dmamask,
  204. .coherent_dma_mask = 0xffffffff,
  205. },
  206. .num_resources = ARRAY_SIZE(sa1111_resources),
  207. .resource = sa1111_resources,
  208. };
  209. static struct platform_device jornada720_mcu_device = {
  210. .name = "jornada720_mcu",
  211. .id = -1,
  212. };
  213. static struct platform_device *devices[] __initdata = {
  214. &sa1111_device,
  215. &jornada720_mcu_device,
  216. &s1d13xxxfb_device,
  217. };
  218. static int __init jornada720_init(void)
  219. {
  220. int ret = -ENODEV;
  221. if (machine_is_jornada720()) {
  222. GPDR |= GPIO_GPIO20;
  223. /* oscillator setup (line 116 of HP's doc) */
  224. TUCR = TUCR_VAL;
  225. /* resetting SA1111 (line 118 of HP's doc) */
  226. GPSR = GPIO_GPIO20;
  227. udelay(1);
  228. GPCR = GPIO_GPIO20;
  229. udelay(1);
  230. GPSR = GPIO_GPIO20;
  231. udelay(20);
  232. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  233. }
  234. return ret;
  235. }
  236. arch_initcall(jornada720_init);
  237. static struct map_desc jornada720_io_desc[] __initdata = {
  238. { /* Epson registers */
  239. .virtual = 0xf0000000,
  240. .pfn = __phys_to_pfn(EPSONREGSTART),
  241. .length = EPSONREGLEN,
  242. .type = MT_DEVICE
  243. }, { /* Epson frame buffer */
  244. .virtual = 0xf1000000,
  245. .pfn = __phys_to_pfn(EPSONFBSTART),
  246. .length = EPSONFBLEN,
  247. .type = MT_DEVICE
  248. }, { /* SA-1111 */
  249. .virtual = 0xf4000000,
  250. .pfn = __phys_to_pfn(SA1111REGSTART),
  251. .length = SA1111REGLEN,
  252. .type = MT_DEVICE
  253. }
  254. };
  255. static void __init jornada720_map_io(void)
  256. {
  257. sa1100_map_io();
  258. iotable_init(jornada720_io_desc, ARRAY_SIZE(jornada720_io_desc));
  259. sa1100_register_uart(0, 3);
  260. sa1100_register_uart(1, 1);
  261. }
  262. static struct mtd_partition jornada720_partitions[] = {
  263. {
  264. .name = "JORNADA720 boot firmware",
  265. .size = 0x00040000,
  266. .offset = 0,
  267. .mask_flags = MTD_WRITEABLE, /* force read-only */
  268. }, {
  269. .name = "JORNADA720 kernel",
  270. .size = 0x000c0000,
  271. .offset = 0x00040000,
  272. }, {
  273. .name = "JORNADA720 params",
  274. .size = 0x00040000,
  275. .offset = 0x00100000,
  276. }, {
  277. .name = "JORNADA720 initrd",
  278. .size = 0x00100000,
  279. .offset = 0x00140000,
  280. }, {
  281. .name = "JORNADA720 root cramfs",
  282. .size = 0x00300000,
  283. .offset = 0x00240000,
  284. }, {
  285. .name = "JORNADA720 usr cramfs",
  286. .size = 0x00800000,
  287. .offset = 0x00540000,
  288. }, {
  289. .name = "JORNADA720 usr local",
  290. .size = 0, /* will expand to the end of the flash */
  291. .offset = 0x00d00000,
  292. }
  293. };
  294. static void jornada720_set_vpp(int vpp)
  295. {
  296. if (vpp)
  297. /* enabling flash write (line 470 of HP's doc) */
  298. PPSR |= PPC_LDD7;
  299. else
  300. /* disabling flash write (line 470 of HP's doc) */
  301. PPSR &= ~PPC_LDD7;
  302. PPDR |= PPC_LDD7;
  303. }
  304. static struct flash_platform_data jornada720_flash_data = {
  305. .map_name = "cfi_probe",
  306. .set_vpp = jornada720_set_vpp,
  307. .parts = jornada720_partitions,
  308. .nr_parts = ARRAY_SIZE(jornada720_partitions),
  309. };
  310. static struct resource jornada720_flash_resource = {
  311. .start = SA1100_CS0_PHYS,
  312. .end = SA1100_CS0_PHYS + SZ_32M - 1,
  313. .flags = IORESOURCE_MEM,
  314. };
  315. static void __init jornada720_mach_init(void)
  316. {
  317. sa11x0_set_flash_data(&jornada720_flash_data, &jornada720_flash_resource, 1);
  318. }
  319. MACHINE_START(JORNADA720, "HP Jornada 720")
  320. /* Maintainer: Michael Gernoth <michael@gernoth.net> */
  321. .phys_io = 0x80000000,
  322. .io_pg_offst = ((0xf8000000) >> 18) & 0xfffc,
  323. .boot_params = 0xc0000100,
  324. .map_io = jornada720_map_io,
  325. .init_irq = sa1100_init_irq,
  326. .timer = &sa1100_timer,
  327. .init_machine = jornada720_mach_init,
  328. MACHINE_END