tpmi.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * iop13xx tpmi device resources
  3. * Copyright (c) 2005-2006, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  16. * Place - Suite 330, Boston, MA 02111-1307 USA.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/dma-mapping.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include <asm/sizes.h>
  26. /* assumes CONTROLLER_ONLY# is never asserted in the ESSR register */
  27. #define IOP13XX_TPMI_MMR(dev) IOP13XX_REG_ADDR32_PHYS(0x48000 + (dev << 12))
  28. #define IOP13XX_TPMI_MEM(dev) IOP13XX_REG_ADDR32_PHYS(0x60000 + (dev << 13))
  29. #define IOP13XX_TPMI_CTRL(dev) IOP13XX_REG_ADDR32_PHYS(0x50000 + (dev << 10))
  30. #define IOP13XX_TPMI_MMR_SIZE (SZ_4K - 1)
  31. #define IOP13XX_TPMI_MEM_SIZE (255)
  32. #define IOP13XX_TPMI_MEM_CTRL (SZ_1K - 1)
  33. #define IOP13XX_TPMI_RESOURCE_MMR 0
  34. #define IOP13XX_TPMI_RESOURCE_MEM 1
  35. #define IOP13XX_TPMI_RESOURCE_CTRL 2
  36. #define IOP13XX_TPMI_RESOURCE_IRQ 3
  37. static struct resource iop13xx_tpmi_0_resources[] = {
  38. [IOP13XX_TPMI_RESOURCE_MMR] = {
  39. .start = IOP13XX_TPMI_MMR(4), /* tpmi0 starts at dev == 4 */
  40. .end = IOP13XX_TPMI_MMR(4) + IOP13XX_TPMI_MMR_SIZE,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [IOP13XX_TPMI_RESOURCE_MEM] = {
  44. .start = IOP13XX_TPMI_MEM(0),
  45. .end = IOP13XX_TPMI_MEM(0) + IOP13XX_TPMI_MEM_SIZE,
  46. .flags = IORESOURCE_MEM,
  47. },
  48. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  49. .start = IOP13XX_TPMI_CTRL(0),
  50. .end = IOP13XX_TPMI_CTRL(0) + IOP13XX_TPMI_MEM_CTRL,
  51. .flags = IORESOURCE_MEM,
  52. },
  53. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  54. .start = IRQ_IOP13XX_TPMI0_OUT,
  55. .end = IRQ_IOP13XX_TPMI0_OUT,
  56. .flags = IORESOURCE_IRQ
  57. }
  58. };
  59. static struct resource iop13xx_tpmi_1_resources[] = {
  60. [IOP13XX_TPMI_RESOURCE_MMR] = {
  61. .start = IOP13XX_TPMI_MMR(1),
  62. .end = IOP13XX_TPMI_MMR(1) + IOP13XX_TPMI_MMR_SIZE,
  63. .flags = IORESOURCE_MEM,
  64. },
  65. [IOP13XX_TPMI_RESOURCE_MEM] = {
  66. .start = IOP13XX_TPMI_MEM(1),
  67. .end = IOP13XX_TPMI_MEM(1) + IOP13XX_TPMI_MEM_SIZE,
  68. .flags = IORESOURCE_MEM,
  69. },
  70. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  71. .start = IOP13XX_TPMI_CTRL(1),
  72. .end = IOP13XX_TPMI_CTRL(1) + IOP13XX_TPMI_MEM_CTRL,
  73. .flags = IORESOURCE_MEM,
  74. },
  75. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  76. .start = IRQ_IOP13XX_TPMI1_OUT,
  77. .end = IRQ_IOP13XX_TPMI1_OUT,
  78. .flags = IORESOURCE_IRQ
  79. }
  80. };
  81. static struct resource iop13xx_tpmi_2_resources[] = {
  82. [IOP13XX_TPMI_RESOURCE_MMR] = {
  83. .start = IOP13XX_TPMI_MMR(2),
  84. .end = IOP13XX_TPMI_MMR(2) + IOP13XX_TPMI_MMR_SIZE,
  85. .flags = IORESOURCE_MEM,
  86. },
  87. [IOP13XX_TPMI_RESOURCE_MEM] = {
  88. .start = IOP13XX_TPMI_MEM(2),
  89. .end = IOP13XX_TPMI_MEM(2) + IOP13XX_TPMI_MEM_SIZE,
  90. .flags = IORESOURCE_MEM,
  91. },
  92. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  93. .start = IOP13XX_TPMI_CTRL(2),
  94. .end = IOP13XX_TPMI_CTRL(2) + IOP13XX_TPMI_MEM_CTRL,
  95. .flags = IORESOURCE_MEM,
  96. },
  97. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  98. .start = IRQ_IOP13XX_TPMI2_OUT,
  99. .end = IRQ_IOP13XX_TPMI2_OUT,
  100. .flags = IORESOURCE_IRQ
  101. }
  102. };
  103. static struct resource iop13xx_tpmi_3_resources[] = {
  104. [IOP13XX_TPMI_RESOURCE_MMR] = {
  105. .start = IOP13XX_TPMI_MMR(3),
  106. .end = IOP13XX_TPMI_MMR(3) + IOP13XX_TPMI_MMR_SIZE,
  107. .flags = IORESOURCE_MEM,
  108. },
  109. [IOP13XX_TPMI_RESOURCE_MEM] = {
  110. .start = IOP13XX_TPMI_MEM(3),
  111. .end = IOP13XX_TPMI_MEM(3) + IOP13XX_TPMI_MEM_SIZE,
  112. .flags = IORESOURCE_MEM,
  113. },
  114. [IOP13XX_TPMI_RESOURCE_CTRL] = {
  115. .start = IOP13XX_TPMI_CTRL(3),
  116. .end = IOP13XX_TPMI_CTRL(3) + IOP13XX_TPMI_MEM_CTRL,
  117. .flags = IORESOURCE_MEM,
  118. },
  119. [IOP13XX_TPMI_RESOURCE_IRQ] = {
  120. .start = IRQ_IOP13XX_TPMI3_OUT,
  121. .end = IRQ_IOP13XX_TPMI3_OUT,
  122. .flags = IORESOURCE_IRQ
  123. }
  124. };
  125. u64 iop13xx_tpmi_mask = DMA_64BIT_MASK;
  126. static struct platform_device iop13xx_tpmi_0_device = {
  127. .name = "iop-tpmi",
  128. .id = 0,
  129. .num_resources = 4,
  130. .resource = iop13xx_tpmi_0_resources,
  131. .dev = {
  132. .dma_mask = &iop13xx_tpmi_mask,
  133. .coherent_dma_mask = DMA_64BIT_MASK,
  134. },
  135. };
  136. static struct platform_device iop13xx_tpmi_1_device = {
  137. .name = "iop-tpmi",
  138. .id = 1,
  139. .num_resources = 4,
  140. .resource = iop13xx_tpmi_1_resources,
  141. .dev = {
  142. .dma_mask = &iop13xx_tpmi_mask,
  143. .coherent_dma_mask = DMA_64BIT_MASK,
  144. },
  145. };
  146. static struct platform_device iop13xx_tpmi_2_device = {
  147. .name = "iop-tpmi",
  148. .id = 2,
  149. .num_resources = 4,
  150. .resource = iop13xx_tpmi_2_resources,
  151. .dev = {
  152. .dma_mask = &iop13xx_tpmi_mask,
  153. .coherent_dma_mask = DMA_64BIT_MASK,
  154. },
  155. };
  156. static struct platform_device iop13xx_tpmi_3_device = {
  157. .name = "iop-tpmi",
  158. .id = 3,
  159. .num_resources = 4,
  160. .resource = iop13xx_tpmi_3_resources,
  161. .dev = {
  162. .dma_mask = &iop13xx_tpmi_mask,
  163. .coherent_dma_mask = DMA_64BIT_MASK,
  164. },
  165. };
  166. __init void iop13xx_add_tpmi_devices(void)
  167. {
  168. unsigned short device_id;
  169. /* tpmi's not present on iop341 or iop342 */
  170. if (__raw_readl(IOP13XX_ESSR0) & IOP13XX_INTERFACE_SEL_PCIX)
  171. /* ATUE must be present */
  172. device_id = __raw_readw(IOP13XX_ATUE_DID);
  173. else
  174. /* ATUX must be present */
  175. device_id = __raw_readw(IOP13XX_ATUX_DID);
  176. switch (device_id) {
  177. /* iop34[1|2] 0-tpmi */
  178. case 0x3380:
  179. case 0x3384:
  180. case 0x3388:
  181. case 0x338c:
  182. case 0x3382:
  183. case 0x3386:
  184. case 0x338a:
  185. case 0x338e:
  186. return;
  187. /* iop348 1-tpmi */
  188. case 0x3310:
  189. case 0x3312:
  190. case 0x3314:
  191. case 0x3318:
  192. case 0x331a:
  193. case 0x331c:
  194. case 0x33c0:
  195. case 0x33c2:
  196. case 0x33c4:
  197. case 0x33c8:
  198. case 0x33ca:
  199. case 0x33cc:
  200. case 0x33b0:
  201. case 0x33b2:
  202. case 0x33b4:
  203. case 0x33b8:
  204. case 0x33ba:
  205. case 0x33bc:
  206. case 0x3320:
  207. case 0x3322:
  208. case 0x3324:
  209. case 0x3328:
  210. case 0x332a:
  211. case 0x332c:
  212. platform_device_register(&iop13xx_tpmi_0_device);
  213. return;
  214. default:
  215. platform_device_register(&iop13xx_tpmi_0_device);
  216. platform_device_register(&iop13xx_tpmi_1_device);
  217. platform_device_register(&iop13xx_tpmi_2_device);
  218. platform_device_register(&iop13xx_tpmi_3_device);
  219. return;
  220. }
  221. }