at91sam9x5.dtsi 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel AT91SAM9x5 family SoC";
  17. compatible = "atmel,at91sam9x5";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. tcb0 = &tcb0;
  29. tcb1 = &tcb1;
  30. i2c0 = &i2c0;
  31. i2c1 = &i2c1;
  32. i2c2 = &i2c2;
  33. ssc0 = &ssc0;
  34. };
  35. cpus {
  36. cpu@0 {
  37. compatible = "arm,arm926ejs";
  38. };
  39. };
  40. memory {
  41. reg = <0x20000000 0x10000000>;
  42. };
  43. ahb {
  44. compatible = "simple-bus";
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. ranges;
  48. apb {
  49. compatible = "simple-bus";
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. ranges;
  53. aic: interrupt-controller@fffff000 {
  54. #interrupt-cells = <3>;
  55. compatible = "atmel,at91rm9200-aic";
  56. interrupt-controller;
  57. reg = <0xfffff000 0x200>;
  58. atmel,external-irqs = <31>;
  59. };
  60. ramc0: ramc@ffffe800 {
  61. compatible = "atmel,at91sam9g45-ddramc";
  62. reg = <0xffffe800 0x200>;
  63. };
  64. pmc: pmc@fffffc00 {
  65. compatible = "atmel,at91rm9200-pmc";
  66. reg = <0xfffffc00 0x100>;
  67. };
  68. rstc@fffffe00 {
  69. compatible = "atmel,at91sam9g45-rstc";
  70. reg = <0xfffffe00 0x10>;
  71. };
  72. shdwc@fffffe10 {
  73. compatible = "atmel,at91sam9x5-shdwc";
  74. reg = <0xfffffe10 0x10>;
  75. };
  76. pit: timer@fffffe30 {
  77. compatible = "atmel,at91sam9260-pit";
  78. reg = <0xfffffe30 0xf>;
  79. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  80. };
  81. tcb0: timer@f8008000 {
  82. compatible = "atmel,at91sam9x5-tcb";
  83. reg = <0xf8008000 0x100>;
  84. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  85. };
  86. tcb1: timer@f800c000 {
  87. compatible = "atmel,at91sam9x5-tcb";
  88. reg = <0xf800c000 0x100>;
  89. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  90. };
  91. dma0: dma-controller@ffffec00 {
  92. compatible = "atmel,at91sam9g45-dma";
  93. reg = <0xffffec00 0x200>;
  94. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  95. #dma-cells = <2>;
  96. };
  97. dma1: dma-controller@ffffee00 {
  98. compatible = "atmel,at91sam9g45-dma";
  99. reg = <0xffffee00 0x200>;
  100. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  101. #dma-cells = <2>;
  102. };
  103. pinctrl@fffff400 {
  104. #address-cells = <1>;
  105. #size-cells = <1>;
  106. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  107. ranges = <0xfffff400 0xfffff400 0x800>;
  108. /* shared pinctrl settings */
  109. dbgu {
  110. pinctrl_dbgu: dbgu-0 {
  111. atmel,pins =
  112. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  113. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
  114. };
  115. };
  116. usart0 {
  117. pinctrl_usart0: usart0-0 {
  118. atmel,pins =
  119. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
  120. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
  121. };
  122. pinctrl_usart0_rts: usart0_rts-0 {
  123. atmel,pins =
  124. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  125. };
  126. pinctrl_usart0_cts: usart0_cts-0 {
  127. atmel,pins =
  128. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  129. };
  130. pinctrl_usart0_sck: usart0_sck-0 {
  131. atmel,pins =
  132. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  133. };
  134. };
  135. usart1 {
  136. pinctrl_usart1: usart1-0 {
  137. atmel,pins =
  138. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
  139. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  140. };
  141. pinctrl_usart1_rts: usart1_rts-0 {
  142. atmel,pins =
  143. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  144. };
  145. pinctrl_usart1_cts: usart1_cts-0 {
  146. atmel,pins =
  147. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  148. };
  149. pinctrl_usart1_sck: usart1_sck-0 {
  150. atmel,pins =
  151. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  152. };
  153. };
  154. usart2 {
  155. pinctrl_usart2: usart2-0 {
  156. atmel,pins =
  157. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  158. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
  159. };
  160. pinctrl_uart2_rts: uart2_rts-0 {
  161. atmel,pins =
  162. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  163. };
  164. pinctrl_uart2_cts: uart2_cts-0 {
  165. atmel,pins =
  166. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  167. };
  168. pinctrl_usart2_sck: usart2_sck-0 {
  169. atmel,pins =
  170. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  171. };
  172. };
  173. usart3 {
  174. pinctrl_usart3: usart3-0 {
  175. atmel,pins =
  176. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
  177. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
  178. };
  179. pinctrl_usart3_rts: usart3_rts-0 {
  180. atmel,pins =
  181. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  182. };
  183. pinctrl_usart3_cts: usart3_cts-0 {
  184. atmel,pins =
  185. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  186. };
  187. pinctrl_usart3_sck: usart3_sck-0 {
  188. atmel,pins =
  189. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
  190. };
  191. };
  192. uart0 {
  193. pinctrl_uart0: uart0-0 {
  194. atmel,pins =
  195. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  196. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  197. };
  198. };
  199. uart1 {
  200. pinctrl_uart1: uart1-0 {
  201. atmel,pins =
  202. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  203. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  204. };
  205. };
  206. nand {
  207. pinctrl_nand: nand-0 {
  208. atmel,pins =
  209. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
  210. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
  211. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
  212. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
  213. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
  214. AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
  215. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
  216. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
  217. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
  218. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
  219. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
  220. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
  221. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
  222. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
  223. };
  224. pinctrl_nand_16bits: nand_16bits-0 {
  225. atmel,pins =
  226. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
  227. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
  228. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
  229. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
  230. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
  231. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
  232. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
  233. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
  234. };
  235. };
  236. macb0 {
  237. pinctrl_macb0_rmii: macb0_rmii-0 {
  238. atmel,pins =
  239. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  240. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  241. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
  242. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  243. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  244. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
  245. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  246. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  247. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  248. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
  249. };
  250. pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
  251. atmel,pins =
  252. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
  253. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
  254. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  255. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  256. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
  257. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  258. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  259. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  260. };
  261. };
  262. mmc0 {
  263. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  264. atmel,pins =
  265. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  266. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  267. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  268. };
  269. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  270. atmel,pins =
  271. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  272. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  273. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  274. };
  275. };
  276. mmc1 {
  277. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  278. atmel,pins =
  279. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  280. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  281. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  282. };
  283. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  284. atmel,pins =
  285. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  286. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  287. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  288. };
  289. };
  290. ssc0 {
  291. pinctrl_ssc0_tx: ssc0_tx-0 {
  292. atmel,pins =
  293. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  294. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  295. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  296. };
  297. pinctrl_ssc0_rx: ssc0_rx-0 {
  298. atmel,pins =
  299. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  300. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  301. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  302. };
  303. };
  304. spi0 {
  305. pinctrl_spi0: spi0-0 {
  306. atmel,pins =
  307. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  308. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  309. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  310. };
  311. };
  312. spi1 {
  313. pinctrl_spi1: spi1-0 {
  314. atmel,pins =
  315. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  316. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  317. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  318. };
  319. };
  320. i2c0 {
  321. pinctrl_i2c0: i2c0-0 {
  322. atmel,pins =
  323. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  324. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  325. };
  326. };
  327. i2c1 {
  328. pinctrl_i2c1: i2c1-0 {
  329. atmel,pins =
  330. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  331. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  332. };
  333. };
  334. i2c2 {
  335. pinctrl_i2c2: i2c2-0 {
  336. atmel,pins =
  337. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  338. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  339. };
  340. };
  341. i2c_gpio0 {
  342. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  343. atmel,pins =
  344. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  345. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  346. };
  347. };
  348. i2c_gpio1 {
  349. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  350. atmel,pins =
  351. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  352. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  353. };
  354. };
  355. i2c_gpio2 {
  356. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  357. atmel,pins =
  358. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  359. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  360. };
  361. };
  362. tcb0 {
  363. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  364. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  365. };
  366. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  367. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  368. };
  369. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  370. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  371. };
  372. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  373. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  374. };
  375. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  376. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  377. };
  378. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  379. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  380. };
  381. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  382. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  383. };
  384. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  385. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  386. };
  387. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  388. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  389. };
  390. };
  391. tcb1 {
  392. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  393. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  394. };
  395. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  396. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  397. };
  398. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  399. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  400. };
  401. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  402. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  403. };
  404. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  405. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  406. };
  407. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  408. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  409. };
  410. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  411. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  412. };
  413. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  414. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  415. };
  416. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  417. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  418. };
  419. };
  420. pioA: gpio@fffff400 {
  421. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  422. reg = <0xfffff400 0x200>;
  423. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  424. #gpio-cells = <2>;
  425. gpio-controller;
  426. interrupt-controller;
  427. #interrupt-cells = <2>;
  428. };
  429. pioB: gpio@fffff600 {
  430. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  431. reg = <0xfffff600 0x200>;
  432. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  433. #gpio-cells = <2>;
  434. gpio-controller;
  435. #gpio-lines = <19>;
  436. interrupt-controller;
  437. #interrupt-cells = <2>;
  438. };
  439. pioC: gpio@fffff800 {
  440. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  441. reg = <0xfffff800 0x200>;
  442. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  443. #gpio-cells = <2>;
  444. gpio-controller;
  445. interrupt-controller;
  446. #interrupt-cells = <2>;
  447. };
  448. pioD: gpio@fffffa00 {
  449. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  450. reg = <0xfffffa00 0x200>;
  451. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  452. #gpio-cells = <2>;
  453. gpio-controller;
  454. #gpio-lines = <22>;
  455. interrupt-controller;
  456. #interrupt-cells = <2>;
  457. };
  458. };
  459. ssc0: ssc@f0010000 {
  460. compatible = "atmel,at91sam9g45-ssc";
  461. reg = <0xf0010000 0x4000>;
  462. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  463. pinctrl-names = "default";
  464. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  465. status = "disabled";
  466. };
  467. mmc0: mmc@f0008000 {
  468. compatible = "atmel,hsmci";
  469. reg = <0xf0008000 0x600>;
  470. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  471. dmas = <&dma0 1 0>;
  472. dma-names = "rxtx";
  473. #address-cells = <1>;
  474. #size-cells = <0>;
  475. status = "disabled";
  476. };
  477. mmc1: mmc@f000c000 {
  478. compatible = "atmel,hsmci";
  479. reg = <0xf000c000 0x600>;
  480. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  481. dmas = <&dma1 1 0>;
  482. dma-names = "rxtx";
  483. #address-cells = <1>;
  484. #size-cells = <0>;
  485. status = "disabled";
  486. };
  487. dbgu: serial@fffff200 {
  488. compatible = "atmel,at91sam9260-usart";
  489. reg = <0xfffff200 0x200>;
  490. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  491. pinctrl-names = "default";
  492. pinctrl-0 = <&pinctrl_dbgu>;
  493. status = "disabled";
  494. };
  495. usart0: serial@f801c000 {
  496. compatible = "atmel,at91sam9260-usart";
  497. reg = <0xf801c000 0x200>;
  498. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  499. pinctrl-names = "default";
  500. pinctrl-0 = <&pinctrl_usart0>;
  501. status = "disabled";
  502. };
  503. usart1: serial@f8020000 {
  504. compatible = "atmel,at91sam9260-usart";
  505. reg = <0xf8020000 0x200>;
  506. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  507. pinctrl-names = "default";
  508. pinctrl-0 = <&pinctrl_usart1>;
  509. status = "disabled";
  510. };
  511. usart2: serial@f8024000 {
  512. compatible = "atmel,at91sam9260-usart";
  513. reg = <0xf8024000 0x200>;
  514. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  515. pinctrl-names = "default";
  516. pinctrl-0 = <&pinctrl_usart2>;
  517. status = "disabled";
  518. };
  519. macb0: ethernet@f802c000 {
  520. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  521. reg = <0xf802c000 0x100>;
  522. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  523. pinctrl-names = "default";
  524. pinctrl-0 = <&pinctrl_macb0_rmii>;
  525. status = "disabled";
  526. };
  527. macb1: ethernet@f8030000 {
  528. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  529. reg = <0xf8030000 0x100>;
  530. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
  531. status = "disabled";
  532. };
  533. i2c0: i2c@f8010000 {
  534. compatible = "atmel,at91sam9x5-i2c";
  535. reg = <0xf8010000 0x100>;
  536. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  537. dmas = <&dma0 1 7>,
  538. <&dma0 1 8>;
  539. dma-names = "tx", "rx";
  540. #address-cells = <1>;
  541. #size-cells = <0>;
  542. pinctrl-names = "default";
  543. pinctrl-0 = <&pinctrl_i2c0>;
  544. status = "disabled";
  545. };
  546. i2c1: i2c@f8014000 {
  547. compatible = "atmel,at91sam9x5-i2c";
  548. reg = <0xf8014000 0x100>;
  549. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  550. dmas = <&dma1 1 5>,
  551. <&dma1 1 6>;
  552. dma-names = "tx", "rx";
  553. #address-cells = <1>;
  554. #size-cells = <0>;
  555. pinctrl-names = "default";
  556. pinctrl-0 = <&pinctrl_i2c1>;
  557. status = "disabled";
  558. };
  559. i2c2: i2c@f8018000 {
  560. compatible = "atmel,at91sam9x5-i2c";
  561. reg = <0xf8018000 0x100>;
  562. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  563. dmas = <&dma0 1 9>,
  564. <&dma0 1 10>;
  565. dma-names = "tx", "rx";
  566. #address-cells = <1>;
  567. #size-cells = <0>;
  568. pinctrl-names = "default";
  569. pinctrl-0 = <&pinctrl_i2c2>;
  570. status = "disabled";
  571. };
  572. uart0: serial@f8040000 {
  573. compatible = "atmel,at91sam9260-usart";
  574. reg = <0xf8040000 0x200>;
  575. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  576. pinctrl-names = "default";
  577. pinctrl-0 = <&pinctrl_uart0>;
  578. status = "disabled";
  579. };
  580. uart1: serial@f8044000 {
  581. compatible = "atmel,at91sam9260-usart";
  582. reg = <0xf8044000 0x200>;
  583. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  584. pinctrl-names = "default";
  585. pinctrl-0 = <&pinctrl_uart1>;
  586. status = "disabled";
  587. };
  588. adc0: adc@f804c000 {
  589. compatible = "atmel,at91sam9260-adc";
  590. reg = <0xf804c000 0x100>;
  591. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  592. atmel,adc-use-external;
  593. atmel,adc-channels-used = <0xffff>;
  594. atmel,adc-vref = <3300>;
  595. atmel,adc-num-channels = <12>;
  596. atmel,adc-startup-time = <40>;
  597. atmel,adc-channel-base = <0x50>;
  598. atmel,adc-drdy-mask = <0x1000000>;
  599. atmel,adc-status-register = <0x30>;
  600. atmel,adc-trigger-register = <0xc0>;
  601. atmel,adc-res = <8 10>;
  602. atmel,adc-res-names = "lowres", "highres";
  603. atmel,adc-use-res = "highres";
  604. trigger@0 {
  605. trigger-name = "external-rising";
  606. trigger-value = <0x1>;
  607. trigger-external;
  608. };
  609. trigger@1 {
  610. trigger-name = "external-falling";
  611. trigger-value = <0x2>;
  612. trigger-external;
  613. };
  614. trigger@2 {
  615. trigger-name = "external-any";
  616. trigger-value = <0x3>;
  617. trigger-external;
  618. };
  619. trigger@3 {
  620. trigger-name = "continuous";
  621. trigger-value = <0x6>;
  622. };
  623. };
  624. spi0: spi@f0000000 {
  625. #address-cells = <1>;
  626. #size-cells = <0>;
  627. compatible = "atmel,at91rm9200-spi";
  628. reg = <0xf0000000 0x100>;
  629. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  630. pinctrl-names = "default";
  631. pinctrl-0 = <&pinctrl_spi0>;
  632. status = "disabled";
  633. };
  634. spi1: spi@f0004000 {
  635. #address-cells = <1>;
  636. #size-cells = <0>;
  637. compatible = "atmel,at91rm9200-spi";
  638. reg = <0xf0004000 0x100>;
  639. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  640. pinctrl-names = "default";
  641. pinctrl-0 = <&pinctrl_spi1>;
  642. status = "disabled";
  643. };
  644. watchdog@fffffe40 {
  645. compatible = "atmel,at91sam9260-wdt";
  646. reg = <0xfffffe40 0x10>;
  647. status = "disabled";
  648. };
  649. rtc@fffffeb0 {
  650. compatible = "atmel,at91sam9x5-rtc";
  651. reg = <0xfffffeb0 0x40>;
  652. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  653. status = "disabled";
  654. };
  655. };
  656. nand0: nand@40000000 {
  657. compatible = "atmel,at91rm9200-nand";
  658. #address-cells = <1>;
  659. #size-cells = <1>;
  660. reg = <0x40000000 0x10000000
  661. 0xffffe000 0x600 /* PMECC Registers */
  662. 0xffffe600 0x200 /* PMECC Error Location Registers */
  663. 0x00108000 0x18000 /* PMECC looup table in ROM code */
  664. >;
  665. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  666. atmel,nand-addr-offset = <21>;
  667. atmel,nand-cmd-offset = <22>;
  668. pinctrl-names = "default";
  669. pinctrl-0 = <&pinctrl_nand>;
  670. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  671. &pioD 4 GPIO_ACTIVE_HIGH
  672. 0
  673. >;
  674. status = "disabled";
  675. };
  676. usb0: ohci@00600000 {
  677. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  678. reg = <0x00600000 0x100000>;
  679. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  680. status = "disabled";
  681. };
  682. usb1: ehci@00700000 {
  683. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  684. reg = <0x00700000 0x100000>;
  685. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  686. status = "disabled";
  687. };
  688. };
  689. i2c@0 {
  690. compatible = "i2c-gpio";
  691. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  692. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  693. >;
  694. i2c-gpio,sda-open-drain;
  695. i2c-gpio,scl-open-drain;
  696. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  697. #address-cells = <1>;
  698. #size-cells = <0>;
  699. pinctrl-names = "default";
  700. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  701. status = "disabled";
  702. };
  703. i2c@1 {
  704. compatible = "i2c-gpio";
  705. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  706. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  707. >;
  708. i2c-gpio,sda-open-drain;
  709. i2c-gpio,scl-open-drain;
  710. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  711. #address-cells = <1>;
  712. #size-cells = <0>;
  713. pinctrl-names = "default";
  714. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  715. status = "disabled";
  716. };
  717. i2c@2 {
  718. compatible = "i2c-gpio";
  719. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  720. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  721. >;
  722. i2c-gpio,sda-open-drain;
  723. i2c-gpio,scl-open-drain;
  724. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  725. #address-cells = <1>;
  726. #size-cells = <0>;
  727. pinctrl-names = "default";
  728. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  729. status = "disabled";
  730. };
  731. };