at91sam9g45.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * at91sam9g45.dtsi - Device Tree Include file for AT91SAM9G45 family SoC
  3. * applies to AT91SAM9G45, AT91SAM9M10,
  4. * AT91SAM9G46, AT91SAM9M11 SoC
  5. *
  6. * Copyright (C) 2011 Atmel,
  7. * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel AT91SAM9G45 family SoC";
  17. compatible = "atmel,at91sam9g45";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. serial4 = &usart3;
  25. gpio0 = &pioA;
  26. gpio1 = &pioB;
  27. gpio2 = &pioC;
  28. gpio3 = &pioD;
  29. gpio4 = &pioE;
  30. tcb0 = &tcb0;
  31. tcb1 = &tcb1;
  32. i2c0 = &i2c0;
  33. i2c1 = &i2c1;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. };
  37. cpus {
  38. cpu@0 {
  39. compatible = "arm,arm926ejs";
  40. };
  41. };
  42. memory {
  43. reg = <0x70000000 0x10000000>;
  44. };
  45. ahb {
  46. compatible = "simple-bus";
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. ranges;
  50. apb {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges;
  55. aic: interrupt-controller@fffff000 {
  56. #interrupt-cells = <3>;
  57. compatible = "atmel,at91rm9200-aic";
  58. interrupt-controller;
  59. reg = <0xfffff000 0x200>;
  60. atmel,external-irqs = <31>;
  61. };
  62. ramc0: ramc@ffffe400 {
  63. compatible = "atmel,at91sam9g45-ddramc";
  64. reg = <0xffffe400 0x200
  65. 0xffffe600 0x200>;
  66. };
  67. pmc: pmc@fffffc00 {
  68. compatible = "atmel,at91rm9200-pmc";
  69. reg = <0xfffffc00 0x100>;
  70. };
  71. rstc@fffffd00 {
  72. compatible = "atmel,at91sam9g45-rstc";
  73. reg = <0xfffffd00 0x10>;
  74. };
  75. pit: timer@fffffd30 {
  76. compatible = "atmel,at91sam9260-pit";
  77. reg = <0xfffffd30 0xf>;
  78. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  79. };
  80. shdwc@fffffd10 {
  81. compatible = "atmel,at91sam9rl-shdwc";
  82. reg = <0xfffffd10 0x10>;
  83. };
  84. tcb0: timer@fff7c000 {
  85. compatible = "atmel,at91rm9200-tcb";
  86. reg = <0xfff7c000 0x100>;
  87. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
  88. };
  89. tcb1: timer@fffd4000 {
  90. compatible = "atmel,at91rm9200-tcb";
  91. reg = <0xfffd4000 0x100>;
  92. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 0>;
  93. };
  94. dma: dma-controller@ffffec00 {
  95. compatible = "atmel,at91sam9g45-dma";
  96. reg = <0xffffec00 0x200>;
  97. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  98. #dma-cells = <2>;
  99. };
  100. pinctrl@fffff200 {
  101. #address-cells = <1>;
  102. #size-cells = <1>;
  103. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  104. ranges = <0xfffff200 0xfffff200 0xa00>;
  105. atmel,mux-mask = <
  106. /* A B */
  107. 0xffffffff 0xffc003ff /* pioA */
  108. 0xffffffff 0x800f8f00 /* pioB */
  109. 0xffffffff 0x00000e00 /* pioC */
  110. 0xffffffff 0xff0c1381 /* pioD */
  111. 0xffffffff 0x81ffff81 /* pioE */
  112. >;
  113. /* shared pinctrl settings */
  114. dbgu {
  115. pinctrl_dbgu: dbgu-0 {
  116. atmel,pins =
  117. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  118. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB13 periph A */
  119. };
  120. };
  121. usart0 {
  122. pinctrl_usart0: usart0-0 {
  123. atmel,pins =
  124. <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A with pullup */
  125. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
  126. };
  127. pinctrl_usart0_rts: usart0_rts-0 {
  128. atmel,pins =
  129. <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB17 periph B */
  130. };
  131. pinctrl_usart0_cts: usart0_cts-0 {
  132. atmel,pins =
  133. <AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B */
  134. };
  135. };
  136. uart1 {
  137. pinctrl_usart1: usart1-0 {
  138. atmel,pins =
  139. <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB4 periph A with pullup */
  140. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
  141. };
  142. pinctrl_usart1_rts: usart1_rts-0 {
  143. atmel,pins =
  144. <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A */
  145. };
  146. pinctrl_usart1_cts: usart1_cts-0 {
  147. atmel,pins =
  148. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD17 periph A */
  149. };
  150. };
  151. usart2 {
  152. pinctrl_usart2: usart2-0 {
  153. atmel,pins =
  154. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB6 periph A with pullup */
  155. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A */
  156. };
  157. pinctrl_usart2_rts: usart2_rts-0 {
  158. atmel,pins =
  159. <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC9 periph B */
  160. };
  161. pinctrl_usart2_cts: usart2_cts-0 {
  162. atmel,pins =
  163. <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC11 periph B */
  164. };
  165. };
  166. usart3 {
  167. pinctrl_usart3: usart3-0 {
  168. atmel,pins =
  169. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB9 periph A with pullup */
  170. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  171. };
  172. pinctrl_usart3_rts: usart3_rts-0 {
  173. atmel,pins =
  174. <AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B */
  175. };
  176. pinctrl_usart3_cts: usart3_cts-0 {
  177. atmel,pins =
  178. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA24 periph B */
  179. };
  180. };
  181. nand {
  182. pinctrl_nand: nand-0 {
  183. atmel,pins =
  184. <AT91_PIOC 8 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC8 gpio RDY pin pull_up*/
  185. AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PC14 gpio enable pin pull_up */
  186. };
  187. };
  188. macb {
  189. pinctrl_macb_rmii: macb_rmii-0 {
  190. atmel,pins =
  191. <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
  192. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
  193. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
  194. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
  195. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
  196. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
  197. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA16 periph A */
  198. AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  199. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA18 periph A */
  200. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA19 periph A */
  201. };
  202. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  203. atmel,pins =
  204. <AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA6 periph B */
  205. AT91_PIOA 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA7 periph B */
  206. AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA8 periph B */
  207. AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA9 periph B */
  208. AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  209. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  210. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA29 periph B */
  211. AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
  212. };
  213. };
  214. mmc0 {
  215. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  216. atmel,pins =
  217. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A */
  218. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
  219. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA2 periph A with pullup */
  220. };
  221. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  222. atmel,pins =
  223. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA3 periph A with pullup */
  224. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA4 periph A with pullup */
  225. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA5 periph A with pullup */
  226. };
  227. pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
  228. atmel,pins =
  229. <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
  230. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  231. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
  232. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA9 periph A with pullup */
  233. };
  234. };
  235. mmc1 {
  236. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  237. atmel,pins =
  238. <AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA31 periph A */
  239. AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA22 periph A with pullup */
  240. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
  241. };
  242. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  243. atmel,pins =
  244. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA24 periph A with pullup */
  245. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA25 periph A with pullup */
  246. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA26 periph A with pullup */
  247. };
  248. pinctrl_mmc1_slot0_dat4_7: mmc1_slot0_dat4_7-0 {
  249. atmel,pins =
  250. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA27 periph A with pullup */
  251. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
  252. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA29 periph A with pullup */
  253. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA30 periph A with pullup */
  254. };
  255. };
  256. ssc0 {
  257. pinctrl_ssc0_tx: ssc0_tx-0 {
  258. atmel,pins =
  259. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A */
  260. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A */
  261. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD2 periph A */
  262. };
  263. pinctrl_ssc0_rx: ssc0_rx-0 {
  264. atmel,pins =
  265. <AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A */
  266. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD4 periph A */
  267. AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD5 periph A */
  268. };
  269. };
  270. ssc1 {
  271. pinctrl_ssc1_tx: ssc1_tx-0 {
  272. atmel,pins =
  273. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A */
  274. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A */
  275. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A */
  276. };
  277. pinctrl_ssc1_rx: ssc1_rx-0 {
  278. atmel,pins =
  279. <AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD13 periph A */
  280. AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A */
  281. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD15 periph A */
  282. };
  283. };
  284. spi0 {
  285. pinctrl_spi0: spi0-0 {
  286. atmel,pins =
  287. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A SPI0_MISO pin */
  288. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A SPI0_MOSI pin */
  289. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A SPI0_SPCK pin */
  290. };
  291. };
  292. spi1 {
  293. pinctrl_spi1: spi1-0 {
  294. atmel,pins =
  295. <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A SPI1_MISO pin */
  296. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A SPI1_MOSI pin */
  297. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB16 periph A SPI1_SPCK pin */
  298. };
  299. };
  300. tcb0 {
  301. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  302. atmel,pins = <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  303. };
  304. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  305. atmel,pins = <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  306. };
  307. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  308. atmel,pins = <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  309. };
  310. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  311. atmel,pins = <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  312. };
  313. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  314. atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  315. };
  316. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  317. atmel,pins = <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  318. };
  319. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  320. atmel,pins = <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  321. };
  322. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  323. atmel,pins = <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  324. };
  325. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  326. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  327. };
  328. };
  329. tcb1 {
  330. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  331. atmel,pins = <AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  332. };
  333. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  334. atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  335. };
  336. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  337. atmel,pins = <AT91_PIOD 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  338. };
  339. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  340. atmel,pins = <AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  341. };
  342. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  343. atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  344. };
  345. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  346. atmel,pins = <AT91_PIOD 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  347. };
  348. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  349. atmel,pins = <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  350. };
  351. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  352. atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  353. };
  354. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  355. atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  356. };
  357. };
  358. pioA: gpio@fffff200 {
  359. compatible = "atmel,at91rm9200-gpio";
  360. reg = <0xfffff200 0x200>;
  361. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  362. #gpio-cells = <2>;
  363. gpio-controller;
  364. interrupt-controller;
  365. #interrupt-cells = <2>;
  366. };
  367. pioB: gpio@fffff400 {
  368. compatible = "atmel,at91rm9200-gpio";
  369. reg = <0xfffff400 0x200>;
  370. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  371. #gpio-cells = <2>;
  372. gpio-controller;
  373. interrupt-controller;
  374. #interrupt-cells = <2>;
  375. };
  376. pioC: gpio@fffff600 {
  377. compatible = "atmel,at91rm9200-gpio";
  378. reg = <0xfffff600 0x200>;
  379. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  380. #gpio-cells = <2>;
  381. gpio-controller;
  382. interrupt-controller;
  383. #interrupt-cells = <2>;
  384. };
  385. pioD: gpio@fffff800 {
  386. compatible = "atmel,at91rm9200-gpio";
  387. reg = <0xfffff800 0x200>;
  388. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  389. #gpio-cells = <2>;
  390. gpio-controller;
  391. interrupt-controller;
  392. #interrupt-cells = <2>;
  393. };
  394. pioE: gpio@fffffa00 {
  395. compatible = "atmel,at91rm9200-gpio";
  396. reg = <0xfffffa00 0x200>;
  397. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  398. #gpio-cells = <2>;
  399. gpio-controller;
  400. interrupt-controller;
  401. #interrupt-cells = <2>;
  402. };
  403. };
  404. dbgu: serial@ffffee00 {
  405. compatible = "atmel,at91sam9260-usart";
  406. reg = <0xffffee00 0x200>;
  407. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  408. pinctrl-names = "default";
  409. pinctrl-0 = <&pinctrl_dbgu>;
  410. status = "disabled";
  411. };
  412. usart0: serial@fff8c000 {
  413. compatible = "atmel,at91sam9260-usart";
  414. reg = <0xfff8c000 0x200>;
  415. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  416. atmel,use-dma-rx;
  417. atmel,use-dma-tx;
  418. pinctrl-names = "default";
  419. pinctrl-0 = <&pinctrl_usart0>;
  420. status = "disabled";
  421. };
  422. usart1: serial@fff90000 {
  423. compatible = "atmel,at91sam9260-usart";
  424. reg = <0xfff90000 0x200>;
  425. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  426. atmel,use-dma-rx;
  427. atmel,use-dma-tx;
  428. pinctrl-names = "default";
  429. pinctrl-0 = <&pinctrl_usart1>;
  430. status = "disabled";
  431. };
  432. usart2: serial@fff94000 {
  433. compatible = "atmel,at91sam9260-usart";
  434. reg = <0xfff94000 0x200>;
  435. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>;
  436. atmel,use-dma-rx;
  437. atmel,use-dma-tx;
  438. pinctrl-names = "default";
  439. pinctrl-0 = <&pinctrl_usart2>;
  440. status = "disabled";
  441. };
  442. usart3: serial@fff98000 {
  443. compatible = "atmel,at91sam9260-usart";
  444. reg = <0xfff98000 0x200>;
  445. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 5>;
  446. atmel,use-dma-rx;
  447. atmel,use-dma-tx;
  448. pinctrl-names = "default";
  449. pinctrl-0 = <&pinctrl_usart3>;
  450. status = "disabled";
  451. };
  452. macb0: ethernet@fffbc000 {
  453. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  454. reg = <0xfffbc000 0x100>;
  455. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  456. pinctrl-names = "default";
  457. pinctrl-0 = <&pinctrl_macb_rmii>;
  458. status = "disabled";
  459. };
  460. i2c0: i2c@fff84000 {
  461. compatible = "atmel,at91sam9g10-i2c";
  462. reg = <0xfff84000 0x100>;
  463. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  464. #address-cells = <1>;
  465. #size-cells = <0>;
  466. status = "disabled";
  467. };
  468. i2c1: i2c@fff88000 {
  469. compatible = "atmel,at91sam9g10-i2c";
  470. reg = <0xfff88000 0x100>;
  471. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 6>;
  472. #address-cells = <1>;
  473. #size-cells = <0>;
  474. status = "disabled";
  475. };
  476. ssc0: ssc@fff9c000 {
  477. compatible = "atmel,at91sam9g45-ssc";
  478. reg = <0xfff9c000 0x4000>;
  479. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  480. pinctrl-names = "default";
  481. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  482. status = "disabled";
  483. };
  484. ssc1: ssc@fffa0000 {
  485. compatible = "atmel,at91sam9g45-ssc";
  486. reg = <0xfffa0000 0x4000>;
  487. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 5>;
  488. pinctrl-names = "default";
  489. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  490. status = "disabled";
  491. };
  492. adc0: adc@fffb0000 {
  493. compatible = "atmel,at91sam9260-adc";
  494. reg = <0xfffb0000 0x100>;
  495. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  496. atmel,adc-use-external-triggers;
  497. atmel,adc-channels-used = <0xff>;
  498. atmel,adc-vref = <3300>;
  499. atmel,adc-num-channels = <8>;
  500. atmel,adc-startup-time = <40>;
  501. atmel,adc-channel-base = <0x30>;
  502. atmel,adc-drdy-mask = <0x10000>;
  503. atmel,adc-status-register = <0x1c>;
  504. atmel,adc-trigger-register = <0x08>;
  505. atmel,adc-res = <8 10>;
  506. atmel,adc-res-names = "lowres", "highres";
  507. atmel,adc-use-res = "highres";
  508. trigger@0 {
  509. trigger-name = "external-rising";
  510. trigger-value = <0x1>;
  511. trigger-external;
  512. };
  513. trigger@1 {
  514. trigger-name = "external-falling";
  515. trigger-value = <0x2>;
  516. trigger-external;
  517. };
  518. trigger@2 {
  519. trigger-name = "external-any";
  520. trigger-value = <0x3>;
  521. trigger-external;
  522. };
  523. trigger@3 {
  524. trigger-name = "continuous";
  525. trigger-value = <0x6>;
  526. };
  527. };
  528. mmc0: mmc@fff80000 {
  529. compatible = "atmel,hsmci";
  530. reg = <0xfff80000 0x600>;
  531. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
  532. dmas = <&dma 1 0>;
  533. dma-names = "rxtx";
  534. #address-cells = <1>;
  535. #size-cells = <0>;
  536. status = "disabled";
  537. };
  538. mmc1: mmc@fffd0000 {
  539. compatible = "atmel,hsmci";
  540. reg = <0xfffd0000 0x600>;
  541. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 0>;
  542. dmas = <&dma 1 13>;
  543. dma-names = "rxtx";
  544. #address-cells = <1>;
  545. #size-cells = <0>;
  546. status = "disabled";
  547. };
  548. watchdog@fffffd40 {
  549. compatible = "atmel,at91sam9260-wdt";
  550. reg = <0xfffffd40 0x10>;
  551. status = "disabled";
  552. };
  553. spi0: spi@fffa4000 {
  554. #address-cells = <1>;
  555. #size-cells = <0>;
  556. compatible = "atmel,at91rm9200-spi";
  557. reg = <0xfffa4000 0x200>;
  558. interrupts = <14 4 3>;
  559. pinctrl-names = "default";
  560. pinctrl-0 = <&pinctrl_spi0>;
  561. status = "disabled";
  562. };
  563. spi1: spi@fffa8000 {
  564. #address-cells = <1>;
  565. #size-cells = <0>;
  566. compatible = "atmel,at91rm9200-spi";
  567. reg = <0xfffa8000 0x200>;
  568. interrupts = <15 4 3>;
  569. pinctrl-names = "default";
  570. pinctrl-0 = <&pinctrl_spi1>;
  571. status = "disabled";
  572. };
  573. };
  574. nand0: nand@40000000 {
  575. compatible = "atmel,at91rm9200-nand";
  576. #address-cells = <1>;
  577. #size-cells = <1>;
  578. reg = <0x40000000 0x10000000
  579. 0xffffe200 0x200
  580. >;
  581. atmel,nand-addr-offset = <21>;
  582. atmel,nand-cmd-offset = <22>;
  583. pinctrl-names = "default";
  584. pinctrl-0 = <&pinctrl_nand>;
  585. gpios = <&pioC 8 GPIO_ACTIVE_HIGH
  586. &pioC 14 GPIO_ACTIVE_HIGH
  587. 0
  588. >;
  589. status = "disabled";
  590. };
  591. usb0: ohci@00700000 {
  592. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  593. reg = <0x00700000 0x100000>;
  594. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  595. status = "disabled";
  596. };
  597. usb1: ehci@00800000 {
  598. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  599. reg = <0x00800000 0x100000>;
  600. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  601. status = "disabled";
  602. };
  603. };
  604. i2c@0 {
  605. compatible = "i2c-gpio";
  606. gpios = <&pioA 20 GPIO_ACTIVE_HIGH /* sda */
  607. &pioA 21 GPIO_ACTIVE_HIGH /* scl */
  608. >;
  609. i2c-gpio,sda-open-drain;
  610. i2c-gpio,scl-open-drain;
  611. i2c-gpio,delay-us = <5>; /* ~100 kHz */
  612. #address-cells = <1>;
  613. #size-cells = <0>;
  614. status = "disabled";
  615. };
  616. };