setup_64.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. */
  4. /*
  5. * This file handles the architecture-dependent parts of initialization
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/sched.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/stddef.h>
  12. #include <linux/unistd.h>
  13. #include <linux/ptrace.h>
  14. #include <linux/slab.h>
  15. #include <linux/user.h>
  16. #include <linux/screen_info.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/initrd.h>
  21. #include <linux/highmem.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/module.h>
  24. #include <asm/processor.h>
  25. #include <linux/console.h>
  26. #include <linux/seq_file.h>
  27. #include <linux/crash_dump.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/pci.h>
  30. #include <linux/efi.h>
  31. #include <linux/acpi.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/edd.h>
  34. #include <linux/mmzone.h>
  35. #include <linux/kexec.h>
  36. #include <linux/cpufreq.h>
  37. #include <linux/dmi.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/ctype.h>
  40. #include <linux/uaccess.h>
  41. #include <linux/init_ohci1394_dma.h>
  42. #include <asm/mtrr.h>
  43. #include <asm/uaccess.h>
  44. #include <asm/system.h>
  45. #include <asm/vsyscall.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/msr.h>
  49. #include <asm/desc.h>
  50. #include <video/edid.h>
  51. #include <asm/e820.h>
  52. #include <asm/dma.h>
  53. #include <asm/gart.h>
  54. #include <asm/mpspec.h>
  55. #include <asm/mmu_context.h>
  56. #include <asm/proto.h>
  57. #include <asm/setup.h>
  58. #include <asm/numa.h>
  59. #include <asm/sections.h>
  60. #include <asm/dmi.h>
  61. #include <asm/cacheflush.h>
  62. #include <asm/mce.h>
  63. #include <asm/ds.h>
  64. #include <asm/topology.h>
  65. #include <asm/trampoline.h>
  66. #include <mach_apic.h>
  67. #ifdef CONFIG_PARAVIRT
  68. #include <asm/paravirt.h>
  69. #else
  70. #define ARCH_SETUP
  71. #endif
  72. /*
  73. * Machine setup..
  74. */
  75. struct cpuinfo_x86 boot_cpu_data __read_mostly;
  76. EXPORT_SYMBOL(boot_cpu_data);
  77. __u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
  78. unsigned long mmu_cr4_features;
  79. /* Boot loader ID as an integer, for the benefit of proc_dointvec */
  80. int bootloader_type;
  81. unsigned long saved_video_mode;
  82. int force_mwait __cpuinitdata;
  83. /*
  84. * Early DMI memory
  85. */
  86. int dmi_alloc_index;
  87. char dmi_alloc_data[DMI_MAX_DATA];
  88. /*
  89. * Setup options
  90. */
  91. struct screen_info screen_info;
  92. EXPORT_SYMBOL(screen_info);
  93. struct sys_desc_table_struct {
  94. unsigned short length;
  95. unsigned char table[0];
  96. };
  97. struct edid_info edid_info;
  98. EXPORT_SYMBOL_GPL(edid_info);
  99. extern int root_mountflags;
  100. char __initdata command_line[COMMAND_LINE_SIZE];
  101. struct resource standard_io_resources[] = {
  102. { .name = "dma1", .start = 0x00, .end = 0x1f,
  103. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  104. { .name = "pic1", .start = 0x20, .end = 0x21,
  105. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  106. { .name = "timer0", .start = 0x40, .end = 0x43,
  107. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  108. { .name = "timer1", .start = 0x50, .end = 0x53,
  109. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  110. { .name = "keyboard", .start = 0x60, .end = 0x6f,
  111. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  112. { .name = "dma page reg", .start = 0x80, .end = 0x8f,
  113. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  114. { .name = "pic2", .start = 0xa0, .end = 0xa1,
  115. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  116. { .name = "dma2", .start = 0xc0, .end = 0xdf,
  117. .flags = IORESOURCE_BUSY | IORESOURCE_IO },
  118. { .name = "fpu", .start = 0xf0, .end = 0xff,
  119. .flags = IORESOURCE_BUSY | IORESOURCE_IO }
  120. };
  121. #define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
  122. static struct resource data_resource = {
  123. .name = "Kernel data",
  124. .start = 0,
  125. .end = 0,
  126. .flags = IORESOURCE_RAM,
  127. };
  128. static struct resource code_resource = {
  129. .name = "Kernel code",
  130. .start = 0,
  131. .end = 0,
  132. .flags = IORESOURCE_RAM,
  133. };
  134. static struct resource bss_resource = {
  135. .name = "Kernel bss",
  136. .start = 0,
  137. .end = 0,
  138. .flags = IORESOURCE_RAM,
  139. };
  140. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c);
  141. #ifdef CONFIG_PROC_VMCORE
  142. /* elfcorehdr= specifies the location of elf core header
  143. * stored by the crashed kernel. This option will be passed
  144. * by kexec loader to the capture kernel.
  145. */
  146. static int __init setup_elfcorehdr(char *arg)
  147. {
  148. char *end;
  149. if (!arg)
  150. return -EINVAL;
  151. elfcorehdr_addr = memparse(arg, &end);
  152. return end > arg ? 0 : -EINVAL;
  153. }
  154. early_param("elfcorehdr", setup_elfcorehdr);
  155. #endif
  156. #ifndef CONFIG_NUMA
  157. static void __init
  158. contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
  159. {
  160. unsigned long bootmap_size, bootmap;
  161. bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
  162. bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size,
  163. PAGE_SIZE);
  164. if (bootmap == -1L)
  165. panic("Cannot find bootmem map of size %ld\n", bootmap_size);
  166. bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
  167. e820_register_active_regions(0, start_pfn, end_pfn);
  168. free_bootmem_with_active_regions(0, end_pfn);
  169. reserve_bootmem(bootmap, bootmap_size, BOOTMEM_DEFAULT);
  170. }
  171. #endif
  172. #if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
  173. struct edd edd;
  174. #ifdef CONFIG_EDD_MODULE
  175. EXPORT_SYMBOL(edd);
  176. #endif
  177. /**
  178. * copy_edd() - Copy the BIOS EDD information
  179. * from boot_params into a safe place.
  180. *
  181. */
  182. static inline void copy_edd(void)
  183. {
  184. memcpy(edd.mbr_signature, boot_params.edd_mbr_sig_buffer,
  185. sizeof(edd.mbr_signature));
  186. memcpy(edd.edd_info, boot_params.eddbuf, sizeof(edd.edd_info));
  187. edd.mbr_signature_nr = boot_params.edd_mbr_sig_buf_entries;
  188. edd.edd_info_nr = boot_params.eddbuf_entries;
  189. }
  190. #else
  191. static inline void copy_edd(void)
  192. {
  193. }
  194. #endif
  195. #ifdef CONFIG_KEXEC
  196. static void __init reserve_crashkernel(void)
  197. {
  198. unsigned long long total_mem;
  199. unsigned long long crash_size, crash_base;
  200. int ret;
  201. total_mem = ((unsigned long long)max_low_pfn - min_low_pfn) << PAGE_SHIFT;
  202. ret = parse_crashkernel(boot_command_line, total_mem,
  203. &crash_size, &crash_base);
  204. if (ret == 0 && crash_size) {
  205. if (crash_base <= 0) {
  206. printk(KERN_INFO "crashkernel reservation failed - "
  207. "you have to specify a base address\n");
  208. return;
  209. }
  210. if (reserve_bootmem(crash_base, crash_size,
  211. BOOTMEM_EXCLUSIVE) < 0) {
  212. printk(KERN_INFO "crashkernel reservation failed - "
  213. "memory is in use\n");
  214. return;
  215. }
  216. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  217. "for crashkernel (System RAM: %ldMB)\n",
  218. (unsigned long)(crash_size >> 20),
  219. (unsigned long)(crash_base >> 20),
  220. (unsigned long)(total_mem >> 20));
  221. crashk_res.start = crash_base;
  222. crashk_res.end = crash_base + crash_size - 1;
  223. insert_resource(&iomem_resource, &crashk_res);
  224. }
  225. }
  226. #else
  227. static inline void __init reserve_crashkernel(void)
  228. {}
  229. #endif
  230. /* Overridden in paravirt.c if CONFIG_PARAVIRT */
  231. void __attribute__((weak)) __init memory_setup(void)
  232. {
  233. machine_specific_memory_setup();
  234. }
  235. /*
  236. * setup_arch - architecture-specific boot-time initializations
  237. *
  238. * Note: On x86_64, fixmaps are ready for use even before this is called.
  239. */
  240. void __init setup_arch(char **cmdline_p)
  241. {
  242. unsigned i;
  243. printk(KERN_INFO "Command line: %s\n", boot_command_line);
  244. ROOT_DEV = old_decode_dev(boot_params.hdr.root_dev);
  245. screen_info = boot_params.screen_info;
  246. edid_info = boot_params.edid_info;
  247. saved_video_mode = boot_params.hdr.vid_mode;
  248. bootloader_type = boot_params.hdr.type_of_loader;
  249. #ifdef CONFIG_BLK_DEV_RAM
  250. rd_image_start = boot_params.hdr.ram_size & RAMDISK_IMAGE_START_MASK;
  251. rd_prompt = ((boot_params.hdr.ram_size & RAMDISK_PROMPT_FLAG) != 0);
  252. rd_doload = ((boot_params.hdr.ram_size & RAMDISK_LOAD_FLAG) != 0);
  253. #endif
  254. #ifdef CONFIG_EFI
  255. if (!strncmp((char *)&boot_params.efi_info.efi_loader_signature,
  256. "EL64", 4))
  257. efi_enabled = 1;
  258. #endif
  259. ARCH_SETUP
  260. memory_setup();
  261. copy_edd();
  262. if (!boot_params.hdr.root_flags)
  263. root_mountflags &= ~MS_RDONLY;
  264. init_mm.start_code = (unsigned long) &_text;
  265. init_mm.end_code = (unsigned long) &_etext;
  266. init_mm.end_data = (unsigned long) &_edata;
  267. init_mm.brk = (unsigned long) &_end;
  268. code_resource.start = virt_to_phys(&_text);
  269. code_resource.end = virt_to_phys(&_etext)-1;
  270. data_resource.start = virt_to_phys(&_etext);
  271. data_resource.end = virt_to_phys(&_edata)-1;
  272. bss_resource.start = virt_to_phys(&__bss_start);
  273. bss_resource.end = virt_to_phys(&__bss_stop)-1;
  274. early_identify_cpu(&boot_cpu_data);
  275. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  276. *cmdline_p = command_line;
  277. parse_early_param();
  278. #ifdef CONFIG_PROVIDE_OHCI1394_DMA_INIT
  279. if (init_ohci1394_dma_early)
  280. init_ohci1394_dma_on_all_controllers();
  281. #endif
  282. finish_e820_parsing();
  283. /* after parse_early_param, so could debug it */
  284. insert_resource(&iomem_resource, &code_resource);
  285. insert_resource(&iomem_resource, &data_resource);
  286. insert_resource(&iomem_resource, &bss_resource);
  287. early_gart_iommu_check();
  288. e820_register_active_regions(0, 0, -1UL);
  289. /*
  290. * partially used pages are not usable - thus
  291. * we are rounding upwards:
  292. */
  293. end_pfn = e820_end_of_ram();
  294. /* update e820 for memory not covered by WB MTRRs */
  295. mtrr_bp_init();
  296. if (mtrr_trim_uncached_memory(end_pfn)) {
  297. e820_register_active_regions(0, 0, -1UL);
  298. end_pfn = e820_end_of_ram();
  299. }
  300. num_physpages = end_pfn;
  301. check_efer();
  302. max_pfn_mapped = init_memory_mapping(0, (max_pfn_mapped << PAGE_SHIFT));
  303. if (efi_enabled)
  304. efi_init();
  305. vsmp_init();
  306. dmi_scan_machine();
  307. io_delay_init();
  308. #ifdef CONFIG_SMP
  309. /* setup to use the early static init tables during kernel startup */
  310. x86_cpu_to_apicid_early_ptr = (void *)x86_cpu_to_apicid_init;
  311. x86_bios_cpu_apicid_early_ptr = (void *)x86_bios_cpu_apicid_init;
  312. #ifdef CONFIG_NUMA
  313. x86_cpu_to_node_map_early_ptr = (void *)x86_cpu_to_node_map_init;
  314. #endif
  315. #endif
  316. #ifdef CONFIG_ACPI
  317. /*
  318. * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
  319. * Call this early for SRAT node setup.
  320. */
  321. acpi_boot_table_init();
  322. #endif
  323. /* How many end-of-memory variables you have, grandma! */
  324. max_low_pfn = end_pfn;
  325. max_pfn = end_pfn;
  326. high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
  327. /* Remove active ranges so rediscovery with NUMA-awareness happens */
  328. remove_all_active_ranges();
  329. #ifdef CONFIG_ACPI_NUMA
  330. /*
  331. * Parse SRAT to discover nodes.
  332. */
  333. acpi_numa_init();
  334. #endif
  335. #ifdef CONFIG_NUMA
  336. numa_initmem_init(0, end_pfn);
  337. #else
  338. contig_initmem_init(0, end_pfn);
  339. #endif
  340. early_res_to_bootmem();
  341. #ifdef CONFIG_ACPI_SLEEP
  342. /*
  343. * Reserve low memory region for sleep support.
  344. */
  345. acpi_reserve_bootmem();
  346. #endif
  347. if (efi_enabled)
  348. efi_reserve_bootmem();
  349. /*
  350. * Find and reserve possible boot-time SMP configuration:
  351. */
  352. find_smp_config();
  353. #ifdef CONFIG_BLK_DEV_INITRD
  354. if (boot_params.hdr.type_of_loader && boot_params.hdr.ramdisk_image) {
  355. unsigned long ramdisk_image = boot_params.hdr.ramdisk_image;
  356. unsigned long ramdisk_size = boot_params.hdr.ramdisk_size;
  357. unsigned long ramdisk_end = ramdisk_image + ramdisk_size;
  358. unsigned long end_of_mem = end_pfn << PAGE_SHIFT;
  359. if (ramdisk_end <= end_of_mem) {
  360. reserve_bootmem_generic(ramdisk_image, ramdisk_size);
  361. initrd_start = ramdisk_image + PAGE_OFFSET;
  362. initrd_end = initrd_start+ramdisk_size;
  363. } else {
  364. /* Assumes everything on node 0 */
  365. free_bootmem(ramdisk_image, ramdisk_size);
  366. printk(KERN_ERR "initrd extends beyond end of memory "
  367. "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
  368. ramdisk_end, end_of_mem);
  369. initrd_start = 0;
  370. }
  371. }
  372. #endif
  373. reserve_crashkernel();
  374. paging_init();
  375. map_vsyscall();
  376. early_quirks();
  377. #ifdef CONFIG_ACPI
  378. /*
  379. * Read APIC and some other early information from ACPI tables.
  380. */
  381. acpi_boot_init();
  382. #endif
  383. init_cpu_to_node();
  384. /*
  385. * get boot-time SMP configuration:
  386. */
  387. if (smp_found_config)
  388. get_smp_config();
  389. init_apic_mappings();
  390. ioapic_init_mappings();
  391. /*
  392. * We trust e820 completely. No explicit ROM probing in memory.
  393. */
  394. e820_reserve_resources();
  395. e820_mark_nosave_regions();
  396. /* request I/O space for devices used on all i[345]86 PCs */
  397. for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
  398. request_resource(&ioport_resource, &standard_io_resources[i]);
  399. e820_setup_gap();
  400. #ifdef CONFIG_VT
  401. #if defined(CONFIG_VGA_CONSOLE)
  402. if (!efi_enabled || (efi_mem_type(0xa0000) != EFI_CONVENTIONAL_MEMORY))
  403. conswitchp = &vga_con;
  404. #elif defined(CONFIG_DUMMY_CONSOLE)
  405. conswitchp = &dummy_con;
  406. #endif
  407. #endif
  408. }
  409. static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
  410. {
  411. unsigned int *v;
  412. if (c->extended_cpuid_level < 0x80000004)
  413. return 0;
  414. v = (unsigned int *) c->x86_model_id;
  415. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  416. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  417. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  418. c->x86_model_id[48] = 0;
  419. return 1;
  420. }
  421. static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
  422. {
  423. unsigned int n, dummy, eax, ebx, ecx, edx;
  424. n = c->extended_cpuid_level;
  425. if (n >= 0x80000005) {
  426. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  427. printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), "
  428. "D cache %dK (%d bytes/line)\n",
  429. edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
  430. c->x86_cache_size = (ecx>>24) + (edx>>24);
  431. /* On K8 L1 TLB is inclusive, so don't count it */
  432. c->x86_tlbsize = 0;
  433. }
  434. if (n >= 0x80000006) {
  435. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  436. ecx = cpuid_ecx(0x80000006);
  437. c->x86_cache_size = ecx >> 16;
  438. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  439. printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
  440. c->x86_cache_size, ecx & 0xFF);
  441. }
  442. if (n >= 0x80000008) {
  443. cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
  444. c->x86_virt_bits = (eax >> 8) & 0xff;
  445. c->x86_phys_bits = eax & 0xff;
  446. }
  447. }
  448. #ifdef CONFIG_NUMA
  449. static int __cpuinit nearby_node(int apicid)
  450. {
  451. int i, node;
  452. for (i = apicid - 1; i >= 0; i--) {
  453. node = apicid_to_node[i];
  454. if (node != NUMA_NO_NODE && node_online(node))
  455. return node;
  456. }
  457. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  458. node = apicid_to_node[i];
  459. if (node != NUMA_NO_NODE && node_online(node))
  460. return node;
  461. }
  462. return first_node(node_online_map); /* Shouldn't happen */
  463. }
  464. #endif
  465. /*
  466. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  467. * Assumes number of cores is a power of two.
  468. */
  469. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  470. {
  471. #ifdef CONFIG_SMP
  472. unsigned bits;
  473. #ifdef CONFIG_NUMA
  474. int cpu = smp_processor_id();
  475. int node = 0;
  476. unsigned apicid = hard_smp_processor_id();
  477. #endif
  478. bits = c->x86_coreid_bits;
  479. /* Low order bits define the core id (index of core in socket) */
  480. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  481. /* Convert the initial APIC ID into the socket ID */
  482. c->phys_proc_id = c->initial_apicid >> bits;
  483. #ifdef CONFIG_NUMA
  484. node = c->phys_proc_id;
  485. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  486. node = apicid_to_node[apicid];
  487. if (!node_online(node)) {
  488. /* Two possibilities here:
  489. - The CPU is missing memory and no node was created.
  490. In that case try picking one from a nearby CPU
  491. - The APIC IDs differ from the HyperTransport node IDs
  492. which the K8 northbridge parsing fills in.
  493. Assume they are all increased by a constant offset,
  494. but in the same order as the HT nodeids.
  495. If that doesn't result in a usable node fall back to the
  496. path for the previous case. */
  497. int ht_nodeid = c->initial_apicid;
  498. if (ht_nodeid >= 0 &&
  499. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  500. node = apicid_to_node[ht_nodeid];
  501. /* Pick a nearby node */
  502. if (!node_online(node))
  503. node = nearby_node(apicid);
  504. }
  505. numa_set_node(cpu, node);
  506. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  507. #endif
  508. #endif
  509. }
  510. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  511. {
  512. #ifdef CONFIG_SMP
  513. unsigned bits, ecx;
  514. /* Multi core CPU? */
  515. if (c->extended_cpuid_level < 0x80000008)
  516. return;
  517. ecx = cpuid_ecx(0x80000008);
  518. c->x86_max_cores = (ecx & 0xff) + 1;
  519. /* CPU telling us the core id bits shift? */
  520. bits = (ecx >> 12) & 0xF;
  521. /* Otherwise recompute */
  522. if (bits == 0) {
  523. while ((1 << bits) < c->x86_max_cores)
  524. bits++;
  525. }
  526. c->x86_coreid_bits = bits;
  527. #endif
  528. }
  529. #define ENABLE_C1E_MASK 0x18000000
  530. #define CPUID_PROCESSOR_SIGNATURE 1
  531. #define CPUID_XFAM 0x0ff00000
  532. #define CPUID_XFAM_K8 0x00000000
  533. #define CPUID_XFAM_10H 0x00100000
  534. #define CPUID_XFAM_11H 0x00200000
  535. #define CPUID_XMOD 0x000f0000
  536. #define CPUID_XMOD_REV_F 0x00040000
  537. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  538. static __cpuinit int amd_apic_timer_broken(void)
  539. {
  540. u32 lo, hi, eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  541. switch (eax & CPUID_XFAM) {
  542. case CPUID_XFAM_K8:
  543. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  544. break;
  545. case CPUID_XFAM_10H:
  546. case CPUID_XFAM_11H:
  547. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  548. if (lo & ENABLE_C1E_MASK)
  549. return 1;
  550. break;
  551. default:
  552. /* err on the side of caution */
  553. return 1;
  554. }
  555. return 0;
  556. }
  557. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  558. {
  559. early_init_amd_mc(c);
  560. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  561. if (c->x86_power & (1<<8))
  562. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  563. }
  564. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  565. {
  566. unsigned level;
  567. #ifdef CONFIG_SMP
  568. unsigned long value;
  569. /*
  570. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  571. * bit 6 of msr C001_0015
  572. *
  573. * Errata 63 for SH-B3 steppings
  574. * Errata 122 for all steppings (F+ have it disabled by default)
  575. */
  576. if (c->x86 == 15) {
  577. rdmsrl(MSR_K8_HWCR, value);
  578. value |= 1 << 6;
  579. wrmsrl(MSR_K8_HWCR, value);
  580. }
  581. #endif
  582. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  583. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  584. clear_cpu_cap(c, 0*32+31);
  585. /* On C+ stepping K8 rep microcode works well for copy/memset */
  586. level = cpuid_eax(1);
  587. if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) ||
  588. level >= 0x0f58))
  589. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  590. if (c->x86 == 0x10 || c->x86 == 0x11)
  591. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  592. /* Enable workaround for FXSAVE leak */
  593. if (c->x86 >= 6)
  594. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  595. level = get_model_name(c);
  596. if (!level) {
  597. switch (c->x86) {
  598. case 15:
  599. /* Should distinguish Models here, but this is only
  600. a fallback anyways. */
  601. strcpy(c->x86_model_id, "Hammer");
  602. break;
  603. }
  604. }
  605. display_cacheinfo(c);
  606. /* Multi core CPU? */
  607. if (c->extended_cpuid_level >= 0x80000008)
  608. amd_detect_cmp(c);
  609. if (c->extended_cpuid_level >= 0x80000006 &&
  610. (cpuid_edx(0x80000006) & 0xf000))
  611. num_cache_leaves = 4;
  612. else
  613. num_cache_leaves = 3;
  614. if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
  615. set_cpu_cap(c, X86_FEATURE_K8);
  616. /* MFENCE stops RDTSC speculation */
  617. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  618. if (amd_apic_timer_broken())
  619. disable_apic_timer = 1;
  620. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  621. unsigned long long tseg;
  622. /*
  623. * Split up direct mapping around the TSEG SMM area.
  624. * Don't do it for gbpages because there seems very little
  625. * benefit in doing so.
  626. */
  627. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg) &&
  628. (tseg >> PMD_SHIFT) < (max_pfn_mapped >> (PMD_SHIFT-PAGE_SHIFT)))
  629. set_memory_4k((unsigned long)__va(tseg), 1);
  630. }
  631. }
  632. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  633. {
  634. #ifdef CONFIG_SMP
  635. u32 eax, ebx, ecx, edx;
  636. int index_msb, core_bits;
  637. cpuid(1, &eax, &ebx, &ecx, &edx);
  638. if (!cpu_has(c, X86_FEATURE_HT))
  639. return;
  640. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  641. goto out;
  642. smp_num_siblings = (ebx & 0xff0000) >> 16;
  643. if (smp_num_siblings == 1) {
  644. printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
  645. } else if (smp_num_siblings > 1) {
  646. if (smp_num_siblings > NR_CPUS) {
  647. printk(KERN_WARNING "CPU: Unsupported number of "
  648. "siblings %d", smp_num_siblings);
  649. smp_num_siblings = 1;
  650. return;
  651. }
  652. index_msb = get_count_order(smp_num_siblings);
  653. c->phys_proc_id = phys_pkg_id(index_msb);
  654. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  655. index_msb = get_count_order(smp_num_siblings);
  656. core_bits = get_count_order(c->x86_max_cores);
  657. c->cpu_core_id = phys_pkg_id(index_msb) &
  658. ((1 << core_bits) - 1);
  659. }
  660. out:
  661. if ((c->x86_max_cores * smp_num_siblings) > 1) {
  662. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  663. c->phys_proc_id);
  664. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  665. c->cpu_core_id);
  666. }
  667. #endif
  668. }
  669. /*
  670. * find out the number of processor cores on the die
  671. */
  672. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  673. {
  674. unsigned int eax, t;
  675. if (c->cpuid_level < 4)
  676. return 1;
  677. cpuid_count(4, 0, &eax, &t, &t, &t);
  678. if (eax & 0x1f)
  679. return ((eax >> 26) + 1);
  680. else
  681. return 1;
  682. }
  683. static void __cpuinit srat_detect_node(void)
  684. {
  685. #ifdef CONFIG_NUMA
  686. unsigned node;
  687. int cpu = smp_processor_id();
  688. int apicid = hard_smp_processor_id();
  689. /* Don't do the funky fallback heuristics the AMD version employs
  690. for now. */
  691. node = apicid_to_node[apicid];
  692. if (node == NUMA_NO_NODE || !node_online(node))
  693. node = first_node(node_online_map);
  694. numa_set_node(cpu, node);
  695. printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
  696. #endif
  697. }
  698. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  699. {
  700. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  701. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  702. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  703. }
  704. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  705. {
  706. /* Cache sizes */
  707. unsigned n;
  708. init_intel_cacheinfo(c);
  709. if (c->cpuid_level > 9) {
  710. unsigned eax = cpuid_eax(10);
  711. /* Check for version and the number of counters */
  712. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  713. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  714. }
  715. if (cpu_has_ds) {
  716. unsigned int l1, l2;
  717. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  718. if (!(l1 & (1<<11)))
  719. set_cpu_cap(c, X86_FEATURE_BTS);
  720. if (!(l1 & (1<<12)))
  721. set_cpu_cap(c, X86_FEATURE_PEBS);
  722. }
  723. if (cpu_has_bts)
  724. ds_init_intel(c);
  725. n = c->extended_cpuid_level;
  726. if (n >= 0x80000008) {
  727. unsigned eax = cpuid_eax(0x80000008);
  728. c->x86_virt_bits = (eax >> 8) & 0xff;
  729. c->x86_phys_bits = eax & 0xff;
  730. /* CPUID workaround for Intel 0F34 CPU */
  731. if (c->x86_vendor == X86_VENDOR_INTEL &&
  732. c->x86 == 0xF && c->x86_model == 0x3 &&
  733. c->x86_mask == 0x4)
  734. c->x86_phys_bits = 36;
  735. }
  736. if (c->x86 == 15)
  737. c->x86_cache_alignment = c->x86_clflush_size * 2;
  738. if (c->x86 == 6)
  739. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  740. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  741. c->x86_max_cores = intel_num_cpu_cores(c);
  742. srat_detect_node();
  743. }
  744. static void __cpuinit early_init_centaur(struct cpuinfo_x86 *c)
  745. {
  746. if (c->x86 == 0x6 && c->x86_model >= 0xf)
  747. set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
  748. }
  749. static void __cpuinit init_centaur(struct cpuinfo_x86 *c)
  750. {
  751. /* Cache sizes */
  752. unsigned n;
  753. n = c->extended_cpuid_level;
  754. if (n >= 0x80000008) {
  755. unsigned eax = cpuid_eax(0x80000008);
  756. c->x86_virt_bits = (eax >> 8) & 0xff;
  757. c->x86_phys_bits = eax & 0xff;
  758. }
  759. if (c->x86 == 0x6 && c->x86_model >= 0xf) {
  760. c->x86_cache_alignment = c->x86_clflush_size * 2;
  761. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  762. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  763. }
  764. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  765. }
  766. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  767. {
  768. char *v = c->x86_vendor_id;
  769. if (!strcmp(v, "AuthenticAMD"))
  770. c->x86_vendor = X86_VENDOR_AMD;
  771. else if (!strcmp(v, "GenuineIntel"))
  772. c->x86_vendor = X86_VENDOR_INTEL;
  773. else if (!strcmp(v, "CentaurHauls"))
  774. c->x86_vendor = X86_VENDOR_CENTAUR;
  775. else
  776. c->x86_vendor = X86_VENDOR_UNKNOWN;
  777. }
  778. /* Do some early cpuid on the boot CPU to get some parameter that are
  779. needed before check_bugs. Everything advanced is in identify_cpu
  780. below. */
  781. static void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
  782. {
  783. u32 tfms, xlvl;
  784. c->loops_per_jiffy = loops_per_jiffy;
  785. c->x86_cache_size = -1;
  786. c->x86_vendor = X86_VENDOR_UNKNOWN;
  787. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  788. c->x86_vendor_id[0] = '\0'; /* Unset */
  789. c->x86_model_id[0] = '\0'; /* Unset */
  790. c->x86_clflush_size = 64;
  791. c->x86_cache_alignment = c->x86_clflush_size;
  792. c->x86_max_cores = 1;
  793. c->x86_coreid_bits = 0;
  794. c->extended_cpuid_level = 0;
  795. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  796. /* Get vendor name */
  797. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  798. (unsigned int *)&c->x86_vendor_id[0],
  799. (unsigned int *)&c->x86_vendor_id[8],
  800. (unsigned int *)&c->x86_vendor_id[4]);
  801. get_cpu_vendor(c);
  802. /* Initialize the standard set of capabilities */
  803. /* Note that the vendor-specific code below might override */
  804. /* Intel-defined flags: level 0x00000001 */
  805. if (c->cpuid_level >= 0x00000001) {
  806. __u32 misc;
  807. cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
  808. &c->x86_capability[0]);
  809. c->x86 = (tfms >> 8) & 0xf;
  810. c->x86_model = (tfms >> 4) & 0xf;
  811. c->x86_mask = tfms & 0xf;
  812. if (c->x86 == 0xf)
  813. c->x86 += (tfms >> 20) & 0xff;
  814. if (c->x86 >= 0x6)
  815. c->x86_model += ((tfms >> 16) & 0xF) << 4;
  816. if (test_cpu_cap(c, X86_FEATURE_CLFLSH))
  817. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  818. } else {
  819. /* Have CPUID level 0 only - unheard of */
  820. c->x86 = 4;
  821. }
  822. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xff;
  823. #ifdef CONFIG_SMP
  824. c->phys_proc_id = c->initial_apicid;
  825. #endif
  826. /* AMD-defined flags: level 0x80000001 */
  827. xlvl = cpuid_eax(0x80000000);
  828. c->extended_cpuid_level = xlvl;
  829. if ((xlvl & 0xffff0000) == 0x80000000) {
  830. if (xlvl >= 0x80000001) {
  831. c->x86_capability[1] = cpuid_edx(0x80000001);
  832. c->x86_capability[6] = cpuid_ecx(0x80000001);
  833. }
  834. if (xlvl >= 0x80000004)
  835. get_model_name(c); /* Default name */
  836. }
  837. /* Transmeta-defined flags: level 0x80860001 */
  838. xlvl = cpuid_eax(0x80860000);
  839. if ((xlvl & 0xffff0000) == 0x80860000) {
  840. /* Don't set x86_cpuid_level here for now to not confuse. */
  841. if (xlvl >= 0x80860001)
  842. c->x86_capability[2] = cpuid_edx(0x80860001);
  843. }
  844. c->extended_cpuid_level = cpuid_eax(0x80000000);
  845. if (c->extended_cpuid_level >= 0x80000007)
  846. c->x86_power = cpuid_edx(0x80000007);
  847. clear_cpu_cap(c, X86_FEATURE_PAT);
  848. switch (c->x86_vendor) {
  849. case X86_VENDOR_AMD:
  850. early_init_amd(c);
  851. if (c->x86 >= 0xf && c->x86 <= 0x11)
  852. set_cpu_cap(c, X86_FEATURE_PAT);
  853. break;
  854. case X86_VENDOR_INTEL:
  855. early_init_intel(c);
  856. if (c->x86 == 0xF || (c->x86 == 6 && c->x86_model >= 15))
  857. set_cpu_cap(c, X86_FEATURE_PAT);
  858. break;
  859. case X86_VENDOR_CENTAUR:
  860. early_init_centaur(c);
  861. break;
  862. }
  863. }
  864. /*
  865. * This does the hard work of actually picking apart the CPU stuff...
  866. */
  867. void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  868. {
  869. int i;
  870. early_identify_cpu(c);
  871. init_scattered_cpuid_features(c);
  872. c->apicid = phys_pkg_id(0);
  873. /*
  874. * Vendor-specific initialization. In this section we
  875. * canonicalize the feature flags, meaning if there are
  876. * features a certain CPU supports which CPUID doesn't
  877. * tell us, CPUID claiming incorrect flags, or other bugs,
  878. * we handle them here.
  879. *
  880. * At the end of this section, c->x86_capability better
  881. * indicate the features this CPU genuinely supports!
  882. */
  883. switch (c->x86_vendor) {
  884. case X86_VENDOR_AMD:
  885. init_amd(c);
  886. break;
  887. case X86_VENDOR_INTEL:
  888. init_intel(c);
  889. break;
  890. case X86_VENDOR_CENTAUR:
  891. init_centaur(c);
  892. break;
  893. case X86_VENDOR_UNKNOWN:
  894. default:
  895. display_cacheinfo(c);
  896. break;
  897. }
  898. detect_ht(c);
  899. /*
  900. * On SMP, boot_cpu_data holds the common feature set between
  901. * all CPUs; so make sure that we indicate which features are
  902. * common between the CPUs. The first time this routine gets
  903. * executed, c == &boot_cpu_data.
  904. */
  905. if (c != &boot_cpu_data) {
  906. /* AND the already accumulated flags with these */
  907. for (i = 0; i < NCAPINTS; i++)
  908. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  909. }
  910. /* Clear all flags overriden by options */
  911. for (i = 0; i < NCAPINTS; i++)
  912. c->x86_capability[i] &= ~cleared_cpu_caps[i];
  913. #ifdef CONFIG_X86_MCE
  914. mcheck_init(c);
  915. #endif
  916. select_idle_routine(c);
  917. #ifdef CONFIG_NUMA
  918. numa_add_cpu(smp_processor_id());
  919. #endif
  920. }
  921. void __cpuinit identify_boot_cpu(void)
  922. {
  923. identify_cpu(&boot_cpu_data);
  924. }
  925. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  926. {
  927. BUG_ON(c == &boot_cpu_data);
  928. identify_cpu(c);
  929. mtrr_ap_init();
  930. }
  931. static __init int setup_noclflush(char *arg)
  932. {
  933. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  934. return 1;
  935. }
  936. __setup("noclflush", setup_noclflush);
  937. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  938. {
  939. if (c->x86_model_id[0])
  940. printk(KERN_CONT "%s", c->x86_model_id);
  941. if (c->x86_mask || c->cpuid_level >= 0)
  942. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  943. else
  944. printk(KERN_CONT "\n");
  945. }
  946. static __init int setup_disablecpuid(char *arg)
  947. {
  948. int bit;
  949. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  950. setup_clear_cpu_cap(bit);
  951. else
  952. return 0;
  953. return 1;
  954. }
  955. __setup("clearcpuid=", setup_disablecpuid);