atl2.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <asm/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/string.h>
  43. #include <linux/tcp.h>
  44. #include <linux/timer.h>
  45. #include <linux/types.h>
  46. #include <linux/workqueue.h>
  47. #include "atl2.h"
  48. #define ATL2_DRV_VERSION "2.2.3"
  49. static char atl2_driver_name[] = "atl2";
  50. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  51. static char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  52. static char atl2_driver_version[] = ATL2_DRV_VERSION;
  53. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  54. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  55. MODULE_LICENSE("GPL");
  56. MODULE_VERSION(ATL2_DRV_VERSION);
  57. /*
  58. * atl2_pci_tbl - PCI Device ID Table
  59. */
  60. static struct pci_device_id atl2_pci_tbl[] = {
  61. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  62. /* required last entry */
  63. {0,}
  64. };
  65. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  66. static void atl2_set_ethtool_ops(struct net_device *netdev);
  67. static void atl2_check_options(struct atl2_adapter *adapter);
  68. /*
  69. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  70. * @adapter: board private structure to initialize
  71. *
  72. * atl2_sw_init initializes the Adapter private data structure.
  73. * Fields are initialized based on PCI device information and
  74. * OS network device settings (MTU size).
  75. */
  76. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  77. {
  78. struct atl2_hw *hw = &adapter->hw;
  79. struct pci_dev *pdev = adapter->pdev;
  80. /* PCI config space info */
  81. hw->vendor_id = pdev->vendor;
  82. hw->device_id = pdev->device;
  83. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  84. hw->subsystem_id = pdev->subsystem_device;
  85. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  86. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  87. adapter->wol = 0;
  88. adapter->ict = 50000; /* ~100ms */
  89. adapter->link_speed = SPEED_0; /* hardware init */
  90. adapter->link_duplex = FULL_DUPLEX;
  91. hw->phy_configured = false;
  92. hw->preamble_len = 7;
  93. hw->ipgt = 0x60;
  94. hw->min_ifg = 0x50;
  95. hw->ipgr1 = 0x40;
  96. hw->ipgr2 = 0x60;
  97. hw->retry_buf = 2;
  98. hw->max_retry = 0xf;
  99. hw->lcol = 0x37;
  100. hw->jam_ipg = 7;
  101. hw->fc_rxd_hi = 0;
  102. hw->fc_rxd_lo = 0;
  103. hw->max_frame_size = adapter->netdev->mtu;
  104. spin_lock_init(&adapter->stats_lock);
  105. set_bit(__ATL2_DOWN, &adapter->flags);
  106. return 0;
  107. }
  108. /*
  109. * atl2_set_multi - Multicast and Promiscuous mode set
  110. * @netdev: network interface device structure
  111. *
  112. * The set_multi entry point is called whenever the multicast address
  113. * list or the network interface flags are updated. This routine is
  114. * responsible for configuring the hardware for proper multicast,
  115. * promiscuous mode, and all-multi behavior.
  116. */
  117. static void atl2_set_multi(struct net_device *netdev)
  118. {
  119. struct atl2_adapter *adapter = netdev_priv(netdev);
  120. struct atl2_hw *hw = &adapter->hw;
  121. struct dev_mc_list *mc_ptr;
  122. u32 rctl;
  123. u32 hash_value;
  124. /* Check for Promiscuous and All Multicast modes */
  125. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  126. if (netdev->flags & IFF_PROMISC) {
  127. rctl |= MAC_CTRL_PROMIS_EN;
  128. } else if (netdev->flags & IFF_ALLMULTI) {
  129. rctl |= MAC_CTRL_MC_ALL_EN;
  130. rctl &= ~MAC_CTRL_PROMIS_EN;
  131. } else
  132. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  133. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  134. /* clear the old settings from the multicast hash table */
  135. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  136. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  137. /* comoute mc addresses' hash value ,and put it into hash table */
  138. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  139. hash_value = atl2_hash_mc_addr(hw, mc_ptr->dmi_addr);
  140. atl2_hash_set(hw, hash_value);
  141. }
  142. }
  143. static void init_ring_ptrs(struct atl2_adapter *adapter)
  144. {
  145. /* Read / Write Ptr Initialize: */
  146. adapter->txd_write_ptr = 0;
  147. atomic_set(&adapter->txd_read_ptr, 0);
  148. adapter->rxd_read_ptr = 0;
  149. adapter->rxd_write_ptr = 0;
  150. atomic_set(&adapter->txs_write_ptr, 0);
  151. adapter->txs_next_clear = 0;
  152. }
  153. /*
  154. * atl2_configure - Configure Transmit&Receive Unit after Reset
  155. * @adapter: board private structure
  156. *
  157. * Configure the Tx /Rx unit of the MAC after a reset.
  158. */
  159. static int atl2_configure(struct atl2_adapter *adapter)
  160. {
  161. struct atl2_hw *hw = &adapter->hw;
  162. u32 value;
  163. /* clear interrupt status */
  164. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  165. /* set MAC Address */
  166. value = (((u32)hw->mac_addr[2]) << 24) |
  167. (((u32)hw->mac_addr[3]) << 16) |
  168. (((u32)hw->mac_addr[4]) << 8) |
  169. (((u32)hw->mac_addr[5]));
  170. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  171. value = (((u32)hw->mac_addr[0]) << 8) |
  172. (((u32)hw->mac_addr[1]));
  173. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  174. /* HI base address */
  175. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  176. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  177. /* LO base address */
  178. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  179. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  180. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  181. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  182. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  183. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  184. /* element count */
  185. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  186. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  187. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  188. /* config Internal SRAM */
  189. /*
  190. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  192. */
  193. /* config IPG/IFG */
  194. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  195. MAC_IPG_IFG_IPGT_SHIFT) |
  196. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  197. MAC_IPG_IFG_MIFG_SHIFT) |
  198. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  199. MAC_IPG_IFG_IPGR1_SHIFT)|
  200. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  201. MAC_IPG_IFG_IPGR2_SHIFT);
  202. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  203. /* config Half-Duplex Control */
  204. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  205. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  206. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  207. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  208. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  209. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  210. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  211. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  212. /* set Interrupt Moderator Timer */
  213. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  214. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  215. /* set Interrupt Clear Timer */
  216. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  217. /* set MTU */
  218. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  219. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  220. /* 1590 */
  221. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  222. /* flow control */
  223. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  225. /* Init mailbox */
  226. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  227. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  228. /* enable DMA read/write */
  229. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  230. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  231. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  232. if ((value & ISR_PHY_LINKDOWN) != 0)
  233. value = 1; /* config failed */
  234. else
  235. value = 0;
  236. /* clear all interrupt status */
  237. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  239. return value;
  240. }
  241. /*
  242. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  243. * @adapter: board private structure
  244. *
  245. * Return 0 on success, negative on failure
  246. */
  247. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  248. {
  249. struct pci_dev *pdev = adapter->pdev;
  250. int size;
  251. u8 offset = 0;
  252. /* real ring DMA buffer */
  253. adapter->ring_size = size =
  254. adapter->txd_ring_size * 1 + 7 + /* dword align */
  255. adapter->txs_ring_size * 4 + 7 + /* dword align */
  256. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  257. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  258. &adapter->ring_dma);
  259. if (!adapter->ring_vir_addr)
  260. return -ENOMEM;
  261. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  262. /* Init TXD Ring */
  263. adapter->txd_dma = adapter->ring_dma ;
  264. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  265. adapter->txd_dma += offset;
  266. adapter->txd_ring = (struct tx_pkt_header *) (adapter->ring_vir_addr +
  267. offset);
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /*
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /*
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. #ifdef NETIF_F_HW_VLAN_TX
  311. static void atl2_vlan_rx_register(struct net_device *netdev,
  312. struct vlan_group *grp)
  313. {
  314. struct atl2_adapter *adapter = netdev_priv(netdev);
  315. u32 ctrl;
  316. atl2_irq_disable(adapter);
  317. adapter->vlgrp = grp;
  318. if (grp) {
  319. /* enable VLAN tag insert/strip */
  320. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  321. ctrl |= MAC_CTRL_RMV_VLAN;
  322. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  323. } else {
  324. /* disable VLAN tag insert/strip */
  325. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  326. ctrl &= ~MAC_CTRL_RMV_VLAN;
  327. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  328. }
  329. atl2_irq_enable(adapter);
  330. }
  331. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  332. {
  333. atl2_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  334. }
  335. #endif
  336. static void atl2_intr_rx(struct atl2_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. struct rx_desc *rxd;
  340. struct sk_buff *skb;
  341. do {
  342. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  343. if (!rxd->status.update)
  344. break; /* end of tx */
  345. /* clear this flag at once */
  346. rxd->status.update = 0;
  347. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  348. int rx_size = (int)(rxd->status.pkt_size - 4);
  349. /* alloc new buffer */
  350. skb = netdev_alloc_skb(netdev, rx_size + NET_IP_ALIGN);
  351. if (NULL == skb) {
  352. printk(KERN_WARNING
  353. "%s: Mem squeeze, deferring packet.\n",
  354. netdev->name);
  355. /*
  356. * Check that some rx space is free. If not,
  357. * free one and mark stats->rx_dropped++.
  358. */
  359. adapter->net_stats.rx_dropped++;
  360. break;
  361. }
  362. skb_reserve(skb, NET_IP_ALIGN);
  363. skb->dev = netdev;
  364. memcpy(skb->data, rxd->packet, rx_size);
  365. skb_put(skb, rx_size);
  366. skb->protocol = eth_type_trans(skb, netdev);
  367. #ifdef NETIF_F_HW_VLAN_TX
  368. if (adapter->vlgrp && (rxd->status.vlan)) {
  369. u16 vlan_tag = (rxd->status.vtag>>4) |
  370. ((rxd->status.vtag&7) << 13) |
  371. ((rxd->status.vtag&8) << 9);
  372. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  373. } else
  374. #endif
  375. netif_rx(skb);
  376. adapter->net_stats.rx_bytes += rx_size;
  377. adapter->net_stats.rx_packets++;
  378. netdev->last_rx = jiffies;
  379. } else {
  380. adapter->net_stats.rx_errors++;
  381. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  382. adapter->net_stats.rx_length_errors++;
  383. if (rxd->status.mcast)
  384. adapter->net_stats.multicast++;
  385. if (rxd->status.crc)
  386. adapter->net_stats.rx_crc_errors++;
  387. if (rxd->status.align)
  388. adapter->net_stats.rx_frame_errors++;
  389. }
  390. /* advance write ptr */
  391. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  392. adapter->rxd_write_ptr = 0;
  393. } while (1);
  394. /* update mailbox? */
  395. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  396. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  397. }
  398. static void atl2_intr_tx(struct atl2_adapter *adapter)
  399. {
  400. u32 txd_read_ptr;
  401. u32 txs_write_ptr;
  402. struct tx_pkt_status *txs;
  403. struct tx_pkt_header *txph;
  404. int free_hole = 0;
  405. do {
  406. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  407. txs = adapter->txs_ring + txs_write_ptr;
  408. if (!txs->update)
  409. break; /* tx stop here */
  410. free_hole = 1;
  411. txs->update = 0;
  412. if (++txs_write_ptr == adapter->txs_ring_size)
  413. txs_write_ptr = 0;
  414. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  415. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  416. txph = (struct tx_pkt_header *)
  417. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  418. if (txph->pkt_size != txs->pkt_size) {
  419. struct tx_pkt_status *old_txs = txs;
  420. printk(KERN_WARNING
  421. "%s: txs packet size not consistent with txd"
  422. " txd_:0x%08x, txs_:0x%08x!\n",
  423. adapter->netdev->name,
  424. *(u32 *)txph, *(u32 *)txs);
  425. printk(KERN_WARNING
  426. "txd read ptr: 0x%x\n",
  427. txd_read_ptr);
  428. txs = adapter->txs_ring + txs_write_ptr;
  429. printk(KERN_WARNING
  430. "txs-behind:0x%08x\n",
  431. *(u32 *)txs);
  432. if (txs_write_ptr < 2) {
  433. txs = adapter->txs_ring +
  434. (adapter->txs_ring_size +
  435. txs_write_ptr - 2);
  436. } else {
  437. txs = adapter->txs_ring + (txs_write_ptr - 2);
  438. }
  439. printk(KERN_WARNING
  440. "txs-before:0x%08x\n",
  441. *(u32 *)txs);
  442. txs = old_txs;
  443. }
  444. /* 4for TPH */
  445. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  446. if (txd_read_ptr >= adapter->txd_ring_size)
  447. txd_read_ptr -= adapter->txd_ring_size;
  448. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  449. /* tx statistics: */
  450. if (txs->ok) {
  451. adapter->net_stats.tx_bytes += txs->pkt_size;
  452. adapter->net_stats.tx_packets++;
  453. }
  454. else
  455. adapter->net_stats.tx_errors++;
  456. if (txs->defer)
  457. adapter->net_stats.collisions++;
  458. if (txs->abort_col)
  459. adapter->net_stats.tx_aborted_errors++;
  460. if (txs->late_col)
  461. adapter->net_stats.tx_window_errors++;
  462. if (txs->underun)
  463. adapter->net_stats.tx_fifo_errors++;
  464. } while (1);
  465. if (free_hole) {
  466. if (netif_queue_stopped(adapter->netdev) &&
  467. netif_carrier_ok(adapter->netdev))
  468. netif_wake_queue(adapter->netdev);
  469. }
  470. }
  471. static void atl2_check_for_link(struct atl2_adapter *adapter)
  472. {
  473. struct net_device *netdev = adapter->netdev;
  474. u16 phy_data = 0;
  475. spin_lock(&adapter->stats_lock);
  476. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  477. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  478. spin_unlock(&adapter->stats_lock);
  479. /* notify upper layer link down ASAP */
  480. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  481. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  482. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  483. atl2_driver_name, netdev->name);
  484. adapter->link_speed = SPEED_0;
  485. netif_carrier_off(netdev);
  486. netif_stop_queue(netdev);
  487. }
  488. }
  489. schedule_work(&adapter->link_chg_task);
  490. }
  491. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  492. {
  493. u16 phy_data;
  494. spin_lock(&adapter->stats_lock);
  495. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  496. spin_unlock(&adapter->stats_lock);
  497. }
  498. /*
  499. * atl2_intr - Interrupt Handler
  500. * @irq: interrupt number
  501. * @data: pointer to a network interface device structure
  502. * @pt_regs: CPU registers structure
  503. */
  504. static irqreturn_t atl2_intr(int irq, void *data)
  505. {
  506. struct atl2_adapter *adapter = netdev_priv(data);
  507. struct atl2_hw *hw = &adapter->hw;
  508. u32 status;
  509. status = ATL2_READ_REG(hw, REG_ISR);
  510. if (0 == status)
  511. return IRQ_NONE;
  512. /* link event */
  513. if (status & ISR_PHY)
  514. atl2_clear_phy_int(adapter);
  515. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  516. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  517. /* check if PCIE PHY Link down */
  518. if (status & ISR_PHY_LINKDOWN) {
  519. if (netif_running(adapter->netdev)) { /* reset MAC */
  520. ATL2_WRITE_REG(hw, REG_ISR, 0);
  521. ATL2_WRITE_REG(hw, REG_IMR, 0);
  522. ATL2_WRITE_FLUSH(hw);
  523. schedule_work(&adapter->reset_task);
  524. return IRQ_HANDLED;
  525. }
  526. }
  527. /* check if DMA read/write error? */
  528. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  529. ATL2_WRITE_REG(hw, REG_ISR, 0);
  530. ATL2_WRITE_REG(hw, REG_IMR, 0);
  531. ATL2_WRITE_FLUSH(hw);
  532. schedule_work(&adapter->reset_task);
  533. return IRQ_HANDLED;
  534. }
  535. /* link event */
  536. if (status & (ISR_PHY | ISR_MANUAL)) {
  537. adapter->net_stats.tx_carrier_errors++;
  538. atl2_check_for_link(adapter);
  539. }
  540. /* transmit event */
  541. if (status & ISR_TX_EVENT)
  542. atl2_intr_tx(adapter);
  543. /* rx exception */
  544. if (status & ISR_RX_EVENT)
  545. atl2_intr_rx(adapter);
  546. /* re-enable Interrupt */
  547. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  548. return IRQ_HANDLED;
  549. }
  550. static int atl2_request_irq(struct atl2_adapter *adapter)
  551. {
  552. struct net_device *netdev = adapter->netdev;
  553. int flags, err = 0;
  554. flags = IRQF_SHARED;
  555. #ifdef CONFIG_PCI_MSI
  556. adapter->have_msi = true;
  557. err = pci_enable_msi(adapter->pdev);
  558. if (err)
  559. adapter->have_msi = false;
  560. if (adapter->have_msi)
  561. flags &= ~IRQF_SHARED;
  562. #endif
  563. return request_irq(adapter->pdev->irq, &atl2_intr, flags, netdev->name,
  564. netdev);
  565. }
  566. /*
  567. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  568. * @adapter: board private structure
  569. *
  570. * Free all transmit software resources
  571. */
  572. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  573. {
  574. struct pci_dev *pdev = adapter->pdev;
  575. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  576. adapter->ring_dma);
  577. }
  578. /*
  579. * atl2_open - Called when a network interface is made active
  580. * @netdev: network interface device structure
  581. *
  582. * Returns 0 on success, negative value on failure
  583. *
  584. * The open entry point is called when a network interface is made
  585. * active by the system (IFF_UP). At this point all resources needed
  586. * for transmit and receive operations are allocated, the interrupt
  587. * handler is registered with the OS, the watchdog timer is started,
  588. * and the stack is notified that the interface is ready.
  589. */
  590. static int atl2_open(struct net_device *netdev)
  591. {
  592. struct atl2_adapter *adapter = netdev_priv(netdev);
  593. int err;
  594. u32 val;
  595. /* disallow open during test */
  596. if (test_bit(__ATL2_TESTING, &adapter->flags))
  597. return -EBUSY;
  598. /* allocate transmit descriptors */
  599. err = atl2_setup_ring_resources(adapter);
  600. if (err)
  601. return err;
  602. err = atl2_init_hw(&adapter->hw);
  603. if (err) {
  604. err = -EIO;
  605. goto err_init_hw;
  606. }
  607. /* hardware has been reset, we need to reload some things */
  608. atl2_set_multi(netdev);
  609. init_ring_ptrs(adapter);
  610. #ifdef NETIF_F_HW_VLAN_TX
  611. atl2_restore_vlan(adapter);
  612. #endif
  613. if (atl2_configure(adapter)) {
  614. err = -EIO;
  615. goto err_config;
  616. }
  617. err = atl2_request_irq(adapter);
  618. if (err)
  619. goto err_req_irq;
  620. clear_bit(__ATL2_DOWN, &adapter->flags);
  621. mod_timer(&adapter->watchdog_timer, jiffies + 4*HZ);
  622. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  623. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  624. val | MASTER_CTRL_MANUAL_INT);
  625. atl2_irq_enable(adapter);
  626. return 0;
  627. err_init_hw:
  628. err_req_irq:
  629. err_config:
  630. atl2_free_ring_resources(adapter);
  631. atl2_reset_hw(&adapter->hw);
  632. return err;
  633. }
  634. static void atl2_down(struct atl2_adapter *adapter)
  635. {
  636. struct net_device *netdev = adapter->netdev;
  637. /* signal that we're down so the interrupt handler does not
  638. * reschedule our watchdog timer */
  639. set_bit(__ATL2_DOWN, &adapter->flags);
  640. netif_tx_disable(netdev);
  641. /* reset MAC to disable all RX/TX */
  642. atl2_reset_hw(&adapter->hw);
  643. msleep(1);
  644. atl2_irq_disable(adapter);
  645. del_timer_sync(&adapter->watchdog_timer);
  646. del_timer_sync(&adapter->phy_config_timer);
  647. clear_bit(0, &adapter->cfg_phy);
  648. netif_carrier_off(netdev);
  649. adapter->link_speed = SPEED_0;
  650. adapter->link_duplex = -1;
  651. }
  652. static void atl2_free_irq(struct atl2_adapter *adapter)
  653. {
  654. struct net_device *netdev = adapter->netdev;
  655. free_irq(adapter->pdev->irq, netdev);
  656. #ifdef CONFIG_PCI_MSI
  657. if (adapter->have_msi)
  658. pci_disable_msi(adapter->pdev);
  659. #endif
  660. }
  661. /*
  662. * atl2_close - Disables a network interface
  663. * @netdev: network interface device structure
  664. *
  665. * Returns 0, this is not allowed to fail
  666. *
  667. * The close entry point is called when an interface is de-activated
  668. * by the OS. The hardware is still under the drivers control, but
  669. * needs to be disabled. A global MAC reset is issued to stop the
  670. * hardware, and all transmit and receive resources are freed.
  671. */
  672. static int atl2_close(struct net_device *netdev)
  673. {
  674. struct atl2_adapter *adapter = netdev_priv(netdev);
  675. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  676. atl2_down(adapter);
  677. atl2_free_irq(adapter);
  678. atl2_free_ring_resources(adapter);
  679. return 0;
  680. }
  681. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  682. {
  683. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  684. return (adapter->txs_next_clear >= txs_write_ptr) ?
  685. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  686. txs_write_ptr - 1) :
  687. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  688. }
  689. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  690. {
  691. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  692. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  693. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  694. txd_read_ptr - 1) :
  695. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  696. }
  697. static int atl2_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  698. {
  699. struct atl2_adapter *adapter = netdev_priv(netdev);
  700. struct tx_pkt_header *txph;
  701. u32 offset, copy_len;
  702. int txs_unused;
  703. int txbuf_unused;
  704. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  705. dev_kfree_skb_any(skb);
  706. return NETDEV_TX_OK;
  707. }
  708. if (unlikely(skb->len <= 0)) {
  709. dev_kfree_skb_any(skb);
  710. return NETDEV_TX_OK;
  711. }
  712. txs_unused = TxsFreeUnit(adapter);
  713. txbuf_unused = TxdFreeBytes(adapter);
  714. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  715. txs_unused < 1) {
  716. /* not enough resources */
  717. netif_stop_queue(netdev);
  718. return NETDEV_TX_BUSY;
  719. }
  720. offset = adapter->txd_write_ptr;
  721. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  722. *(u32 *)txph = 0;
  723. txph->pkt_size = skb->len;
  724. offset += 4;
  725. if (offset >= adapter->txd_ring_size)
  726. offset -= adapter->txd_ring_size;
  727. copy_len = adapter->txd_ring_size - offset;
  728. if (copy_len >= skb->len) {
  729. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  730. offset += ((u32)(skb->len + 3) & ~3);
  731. } else {
  732. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  733. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  734. skb->len-copy_len);
  735. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  736. }
  737. #ifdef NETIF_F_HW_VLAN_TX
  738. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  739. u16 vlan_tag = vlan_tx_tag_get(skb);
  740. vlan_tag = (vlan_tag << 4) |
  741. (vlan_tag >> 13) |
  742. ((vlan_tag >> 9) & 0x8);
  743. txph->ins_vlan = 1;
  744. txph->vlan = vlan_tag;
  745. }
  746. #endif
  747. if (offset >= adapter->txd_ring_size)
  748. offset -= adapter->txd_ring_size;
  749. adapter->txd_write_ptr = offset;
  750. /* clear txs before send */
  751. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  752. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  753. adapter->txs_next_clear = 0;
  754. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  755. (adapter->txd_write_ptr >> 2));
  756. mmiowb();
  757. netdev->trans_start = jiffies;
  758. dev_kfree_skb_any(skb);
  759. return NETDEV_TX_OK;
  760. }
  761. /*
  762. * atl2_get_stats - Get System Network Statistics
  763. * @netdev: network interface device structure
  764. *
  765. * Returns the address of the device statistics structure.
  766. * The statistics are actually updated from the timer callback.
  767. */
  768. static struct net_device_stats *atl2_get_stats(struct net_device *netdev)
  769. {
  770. struct atl2_adapter *adapter = netdev_priv(netdev);
  771. return &adapter->net_stats;
  772. }
  773. /*
  774. * atl2_change_mtu - Change the Maximum Transfer Unit
  775. * @netdev: network interface device structure
  776. * @new_mtu: new value for maximum frame size
  777. *
  778. * Returns 0 on success, negative on failure
  779. */
  780. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  781. {
  782. struct atl2_adapter *adapter = netdev_priv(netdev);
  783. struct atl2_hw *hw = &adapter->hw;
  784. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  785. return -EINVAL;
  786. /* set MTU */
  787. if (hw->max_frame_size != new_mtu) {
  788. netdev->mtu = new_mtu;
  789. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  790. VLAN_SIZE + ETHERNET_FCS_SIZE);
  791. }
  792. return 0;
  793. }
  794. /*
  795. * atl2_set_mac - Change the Ethernet Address of the NIC
  796. * @netdev: network interface device structure
  797. * @p: pointer to an address structure
  798. *
  799. * Returns 0 on success, negative on failure
  800. */
  801. static int atl2_set_mac(struct net_device *netdev, void *p)
  802. {
  803. struct atl2_adapter *adapter = netdev_priv(netdev);
  804. struct sockaddr *addr = p;
  805. if (!is_valid_ether_addr(addr->sa_data))
  806. return -EADDRNOTAVAIL;
  807. if (netif_running(netdev))
  808. return -EBUSY;
  809. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  810. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  811. atl2_set_mac_addr(&adapter->hw);
  812. return 0;
  813. }
  814. /*
  815. * atl2_mii_ioctl -
  816. * @netdev:
  817. * @ifreq:
  818. * @cmd:
  819. */
  820. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  821. {
  822. struct atl2_adapter *adapter = netdev_priv(netdev);
  823. struct mii_ioctl_data *data = if_mii(ifr);
  824. unsigned long flags;
  825. switch (cmd) {
  826. case SIOCGMIIPHY:
  827. data->phy_id = 0;
  828. break;
  829. case SIOCGMIIREG:
  830. if (!capable(CAP_NET_ADMIN))
  831. return -EPERM;
  832. spin_lock_irqsave(&adapter->stats_lock, flags);
  833. if (atl2_read_phy_reg(&adapter->hw,
  834. data->reg_num & 0x1F, &data->val_out)) {
  835. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  836. return -EIO;
  837. }
  838. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  839. break;
  840. case SIOCSMIIREG:
  841. if (!capable(CAP_NET_ADMIN))
  842. return -EPERM;
  843. if (data->reg_num & ~(0x1F))
  844. return -EFAULT;
  845. spin_lock_irqsave(&adapter->stats_lock, flags);
  846. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  847. data->val_in)) {
  848. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  849. return -EIO;
  850. }
  851. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  852. break;
  853. default:
  854. return -EOPNOTSUPP;
  855. }
  856. return 0;
  857. }
  858. /*
  859. * atl2_ioctl -
  860. * @netdev:
  861. * @ifreq:
  862. * @cmd:
  863. */
  864. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  865. {
  866. switch (cmd) {
  867. case SIOCGMIIPHY:
  868. case SIOCGMIIREG:
  869. case SIOCSMIIREG:
  870. return atl2_mii_ioctl(netdev, ifr, cmd);
  871. #ifdef ETHTOOL_OPS_COMPAT
  872. case SIOCETHTOOL:
  873. return ethtool_ioctl(ifr);
  874. #endif
  875. default:
  876. return -EOPNOTSUPP;
  877. }
  878. }
  879. /*
  880. * atl2_tx_timeout - Respond to a Tx Hang
  881. * @netdev: network interface device structure
  882. */
  883. static void atl2_tx_timeout(struct net_device *netdev)
  884. {
  885. struct atl2_adapter *adapter = netdev_priv(netdev);
  886. /* Do the reset outside of interrupt context */
  887. schedule_work(&adapter->reset_task);
  888. }
  889. /*
  890. * atl2_watchdog - Timer Call-back
  891. * @data: pointer to netdev cast into an unsigned long
  892. */
  893. static void atl2_watchdog(unsigned long data)
  894. {
  895. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  896. u32 drop_rxd, drop_rxs;
  897. unsigned long flags;
  898. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  899. spin_lock_irqsave(&adapter->stats_lock, flags);
  900. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  901. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  902. adapter->net_stats.rx_over_errors += (drop_rxd+drop_rxs);
  903. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  904. /* Reset the timer */
  905. mod_timer(&adapter->watchdog_timer, jiffies + 4 * HZ);
  906. }
  907. }
  908. /*
  909. * atl2_phy_config - Timer Call-back
  910. * @data: pointer to netdev cast into an unsigned long
  911. */
  912. static void atl2_phy_config(unsigned long data)
  913. {
  914. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  915. struct atl2_hw *hw = &adapter->hw;
  916. unsigned long flags;
  917. spin_lock_irqsave(&adapter->stats_lock, flags);
  918. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  919. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  920. MII_CR_RESTART_AUTO_NEG);
  921. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  922. clear_bit(0, &adapter->cfg_phy);
  923. }
  924. static int atl2_up(struct atl2_adapter *adapter)
  925. {
  926. struct net_device *netdev = adapter->netdev;
  927. int err = 0;
  928. u32 val;
  929. /* hardware has been reset, we need to reload some things */
  930. err = atl2_init_hw(&adapter->hw);
  931. if (err) {
  932. err = -EIO;
  933. return err;
  934. }
  935. atl2_set_multi(netdev);
  936. init_ring_ptrs(adapter);
  937. #ifdef NETIF_F_HW_VLAN_TX
  938. atl2_restore_vlan(adapter);
  939. #endif
  940. if (atl2_configure(adapter)) {
  941. err = -EIO;
  942. goto err_up;
  943. }
  944. clear_bit(__ATL2_DOWN, &adapter->flags);
  945. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  946. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  947. MASTER_CTRL_MANUAL_INT);
  948. atl2_irq_enable(adapter);
  949. err_up:
  950. return err;
  951. }
  952. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  953. {
  954. WARN_ON(in_interrupt());
  955. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  956. msleep(1);
  957. atl2_down(adapter);
  958. atl2_up(adapter);
  959. clear_bit(__ATL2_RESETTING, &adapter->flags);
  960. }
  961. static void atl2_reset_task(struct work_struct *work)
  962. {
  963. struct atl2_adapter *adapter;
  964. adapter = container_of(work, struct atl2_adapter, reset_task);
  965. atl2_reinit_locked(adapter);
  966. }
  967. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  968. {
  969. u32 value;
  970. struct atl2_hw *hw = &adapter->hw;
  971. struct net_device *netdev = adapter->netdev;
  972. /* Config MAC CTRL Register */
  973. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  974. /* duplex */
  975. if (FULL_DUPLEX == adapter->link_duplex)
  976. value |= MAC_CTRL_DUPLX;
  977. /* flow control */
  978. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  979. /* PAD & CRC */
  980. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  981. /* preamble length */
  982. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  983. MAC_CTRL_PRMLEN_SHIFT);
  984. /* vlan */
  985. if (adapter->vlgrp)
  986. value |= MAC_CTRL_RMV_VLAN;
  987. /* filter mode */
  988. value |= MAC_CTRL_BC_EN;
  989. if (netdev->flags & IFF_PROMISC)
  990. value |= MAC_CTRL_PROMIS_EN;
  991. else if (netdev->flags & IFF_ALLMULTI)
  992. value |= MAC_CTRL_MC_ALL_EN;
  993. /* half retry buffer */
  994. value |= (((u32)(adapter->hw.retry_buf &
  995. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  996. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  997. }
  998. static int atl2_check_link(struct atl2_adapter *adapter)
  999. {
  1000. struct atl2_hw *hw = &adapter->hw;
  1001. struct net_device *netdev = adapter->netdev;
  1002. int ret_val;
  1003. u16 speed, duplex, phy_data;
  1004. int reconfig = 0;
  1005. /* MII_BMSR must read twise */
  1006. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1007. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1008. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  1009. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  1010. u32 value;
  1011. /* disable rx */
  1012. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1013. value &= ~MAC_CTRL_RX_EN;
  1014. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1015. adapter->link_speed = SPEED_0;
  1016. netif_carrier_off(netdev);
  1017. netif_stop_queue(netdev);
  1018. }
  1019. return 0;
  1020. }
  1021. /* Link Up */
  1022. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1023. if (ret_val)
  1024. return ret_val;
  1025. switch (hw->MediaType) {
  1026. case MEDIA_TYPE_100M_FULL:
  1027. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1028. reconfig = 1;
  1029. break;
  1030. case MEDIA_TYPE_100M_HALF:
  1031. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1032. reconfig = 1;
  1033. break;
  1034. case MEDIA_TYPE_10M_FULL:
  1035. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1036. reconfig = 1;
  1037. break;
  1038. case MEDIA_TYPE_10M_HALF:
  1039. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1040. reconfig = 1;
  1041. break;
  1042. }
  1043. /* link result is our setting */
  1044. if (reconfig == 0) {
  1045. if (adapter->link_speed != speed ||
  1046. adapter->link_duplex != duplex) {
  1047. adapter->link_speed = speed;
  1048. adapter->link_duplex = duplex;
  1049. atl2_setup_mac_ctrl(adapter);
  1050. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1051. atl2_driver_name, netdev->name,
  1052. adapter->link_speed,
  1053. adapter->link_duplex == FULL_DUPLEX ?
  1054. "Full Duplex" : "Half Duplex");
  1055. }
  1056. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1057. netif_carrier_on(netdev);
  1058. netif_wake_queue(netdev);
  1059. }
  1060. return 0;
  1061. }
  1062. /* change original link status */
  1063. if (netif_carrier_ok(netdev)) {
  1064. u32 value;
  1065. /* disable rx */
  1066. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1067. value &= ~MAC_CTRL_RX_EN;
  1068. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1069. adapter->link_speed = SPEED_0;
  1070. netif_carrier_off(netdev);
  1071. netif_stop_queue(netdev);
  1072. }
  1073. /* auto-neg, insert timer to re-config phy
  1074. * (if interval smaller than 5 seconds, something strange) */
  1075. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1076. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1077. mod_timer(&adapter->phy_config_timer, jiffies + 5 * HZ);
  1078. }
  1079. return 0;
  1080. }
  1081. /*
  1082. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1083. * @netdev: network interface device structure
  1084. */
  1085. static void atl2_link_chg_task(struct work_struct *work)
  1086. {
  1087. struct atl2_adapter *adapter;
  1088. unsigned long flags;
  1089. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1090. spin_lock_irqsave(&adapter->stats_lock, flags);
  1091. atl2_check_link(adapter);
  1092. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1093. }
  1094. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1095. {
  1096. u16 cmd;
  1097. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1098. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1099. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1100. if (cmd & PCI_COMMAND_IO)
  1101. cmd &= ~PCI_COMMAND_IO;
  1102. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1103. cmd |= PCI_COMMAND_MEMORY;
  1104. if (0 == (cmd & PCI_COMMAND_MASTER))
  1105. cmd |= PCI_COMMAND_MASTER;
  1106. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1107. /*
  1108. * some motherboards BIOS(PXE/EFI) driver may set PME
  1109. * while they transfer control to OS (Windows/Linux)
  1110. * so we should clear this bit before NIC work normally
  1111. */
  1112. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1113. }
  1114. #ifdef CONFIG_NET_POLL_CONTROLLER
  1115. static void atl2_poll_controller(struct net_device *netdev)
  1116. {
  1117. disable_irq(netdev->irq);
  1118. atl2_intr(netdev->irq, netdev);
  1119. enable_irq(netdev->irq);
  1120. }
  1121. #endif
  1122. /*
  1123. * atl2_probe - Device Initialization Routine
  1124. * @pdev: PCI device information struct
  1125. * @ent: entry in atl2_pci_tbl
  1126. *
  1127. * Returns 0 on success, negative on failure
  1128. *
  1129. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1130. * The OS initialization, configuring of the adapter private structure,
  1131. * and a hardware reset occur.
  1132. */
  1133. static int __devinit atl2_probe(struct pci_dev *pdev,
  1134. const struct pci_device_id *ent)
  1135. {
  1136. struct net_device *netdev;
  1137. struct atl2_adapter *adapter;
  1138. static int cards_found;
  1139. unsigned long mmio_start;
  1140. int mmio_len;
  1141. int err;
  1142. cards_found = 0;
  1143. err = pci_enable_device(pdev);
  1144. if (err)
  1145. return err;
  1146. /*
  1147. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1148. * until the kernel has the proper infrastructure to support 64-bit DMA
  1149. * on these devices.
  1150. */
  1151. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) &&
  1152. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1153. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1154. goto err_dma;
  1155. }
  1156. /* Mark all PCI regions associated with PCI device
  1157. * pdev as being reserved by owner atl2_driver_name */
  1158. err = pci_request_regions(pdev, atl2_driver_name);
  1159. if (err)
  1160. goto err_pci_reg;
  1161. /* Enables bus-mastering on the device and calls
  1162. * pcibios_set_master to do the needed arch specific settings */
  1163. pci_set_master(pdev);
  1164. err = -ENOMEM;
  1165. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1166. if (!netdev)
  1167. goto err_alloc_etherdev;
  1168. SET_NETDEV_DEV(netdev, &pdev->dev);
  1169. pci_set_drvdata(pdev, netdev);
  1170. adapter = netdev_priv(netdev);
  1171. adapter->netdev = netdev;
  1172. adapter->pdev = pdev;
  1173. adapter->hw.back = adapter;
  1174. mmio_start = pci_resource_start(pdev, 0x0);
  1175. mmio_len = pci_resource_len(pdev, 0x0);
  1176. adapter->hw.mem_rang = (u32)mmio_len;
  1177. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1178. if (!adapter->hw.hw_addr) {
  1179. err = -EIO;
  1180. goto err_ioremap;
  1181. }
  1182. atl2_setup_pcicmd(pdev);
  1183. netdev->open = &atl2_open;
  1184. netdev->stop = &atl2_close;
  1185. netdev->hard_start_xmit = &atl2_xmit_frame;
  1186. netdev->get_stats = &atl2_get_stats;
  1187. netdev->set_multicast_list = &atl2_set_multi;
  1188. netdev->set_mac_address = &atl2_set_mac;
  1189. netdev->change_mtu = &atl2_change_mtu;
  1190. netdev->do_ioctl = &atl2_ioctl;
  1191. atl2_set_ethtool_ops(netdev);
  1192. #ifdef CONFIG_NET_POLL_CONTROLLER
  1193. netdev->poll_controller = atl2_poll_controller;
  1194. #endif
  1195. #ifdef HAVE_TX_TIMEOUT
  1196. netdev->tx_timeout = &atl2_tx_timeout;
  1197. netdev->watchdog_timeo = 5 * HZ;
  1198. #endif
  1199. #ifdef NETIF_F_HW_VLAN_TX
  1200. netdev->vlan_rx_register = atl2_vlan_rx_register;
  1201. #endif
  1202. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1203. netdev->mem_start = mmio_start;
  1204. netdev->mem_end = mmio_start + mmio_len;
  1205. adapter->bd_number = cards_found;
  1206. adapter->pci_using_64 = false;
  1207. /* setup the private structure */
  1208. err = atl2_sw_init(adapter);
  1209. if (err)
  1210. goto err_sw_init;
  1211. err = -EIO;
  1212. #ifdef NETIF_F_HW_VLAN_TX
  1213. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1214. #endif
  1215. /* Init PHY as early as possible due to power saving issue */
  1216. atl2_phy_init(&adapter->hw);
  1217. /* reset the controller to
  1218. * put the device in a known good starting state */
  1219. if (atl2_reset_hw(&adapter->hw)) {
  1220. err = -EIO;
  1221. goto err_reset;
  1222. }
  1223. /* copy the MAC address out of the EEPROM */
  1224. atl2_read_mac_addr(&adapter->hw);
  1225. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1226. /* FIXME: do we still need this? */
  1227. #ifdef ETHTOOL_GPERMADDR
  1228. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1229. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1230. #else
  1231. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1232. #endif
  1233. err = -EIO;
  1234. goto err_eeprom;
  1235. }
  1236. atl2_check_options(adapter);
  1237. init_timer(&adapter->watchdog_timer);
  1238. adapter->watchdog_timer.function = &atl2_watchdog;
  1239. adapter->watchdog_timer.data = (unsigned long) adapter;
  1240. init_timer(&adapter->phy_config_timer);
  1241. adapter->phy_config_timer.function = &atl2_phy_config;
  1242. adapter->phy_config_timer.data = (unsigned long) adapter;
  1243. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1244. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1245. strcpy(netdev->name, "eth%d"); /* ?? */
  1246. err = register_netdev(netdev);
  1247. if (err)
  1248. goto err_register;
  1249. /* assume we have no link for now */
  1250. netif_carrier_off(netdev);
  1251. netif_stop_queue(netdev);
  1252. cards_found++;
  1253. return 0;
  1254. err_reset:
  1255. err_register:
  1256. err_sw_init:
  1257. err_eeprom:
  1258. iounmap(adapter->hw.hw_addr);
  1259. err_ioremap:
  1260. free_netdev(netdev);
  1261. err_alloc_etherdev:
  1262. pci_release_regions(pdev);
  1263. err_pci_reg:
  1264. err_dma:
  1265. pci_disable_device(pdev);
  1266. return err;
  1267. }
  1268. /*
  1269. * atl2_remove - Device Removal Routine
  1270. * @pdev: PCI device information struct
  1271. *
  1272. * atl2_remove is called by the PCI subsystem to alert the driver
  1273. * that it should release a PCI device. The could be caused by a
  1274. * Hot-Plug event, or because the driver is going to be removed from
  1275. * memory.
  1276. */
  1277. /* FIXME: write the original MAC address back in case it was changed from a
  1278. * BIOS-set value, as in atl1 -- CHS */
  1279. static void __devexit atl2_remove(struct pci_dev *pdev)
  1280. {
  1281. struct net_device *netdev = pci_get_drvdata(pdev);
  1282. struct atl2_adapter *adapter = netdev_priv(netdev);
  1283. /* flush_scheduled work may reschedule our watchdog task, so
  1284. * explicitly disable watchdog tasks from being rescheduled */
  1285. set_bit(__ATL2_DOWN, &adapter->flags);
  1286. del_timer_sync(&adapter->watchdog_timer);
  1287. del_timer_sync(&adapter->phy_config_timer);
  1288. flush_scheduled_work();
  1289. unregister_netdev(netdev);
  1290. atl2_force_ps(&adapter->hw);
  1291. iounmap(adapter->hw.hw_addr);
  1292. pci_release_regions(pdev);
  1293. free_netdev(netdev);
  1294. pci_disable_device(pdev);
  1295. }
  1296. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1297. {
  1298. struct net_device *netdev = pci_get_drvdata(pdev);
  1299. struct atl2_adapter *adapter = netdev_priv(netdev);
  1300. struct atl2_hw *hw = &adapter->hw;
  1301. u16 speed, duplex;
  1302. u32 ctrl = 0;
  1303. u32 wufc = adapter->wol;
  1304. #ifdef CONFIG_PM
  1305. int retval = 0;
  1306. #endif
  1307. netif_device_detach(netdev);
  1308. if (netif_running(netdev)) {
  1309. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1310. atl2_down(adapter);
  1311. }
  1312. #ifdef CONFIG_PM
  1313. retval = pci_save_state(pdev);
  1314. if (retval)
  1315. return retval;
  1316. #endif
  1317. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1318. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1319. if (ctrl & BMSR_LSTATUS)
  1320. wufc &= ~ATLX_WUFC_LNKC;
  1321. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1322. u32 ret_val;
  1323. /* get current link speed & duplex */
  1324. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1325. if (ret_val) {
  1326. printk(KERN_DEBUG
  1327. "%s: get speed&duplex error while suspend\n",
  1328. atl2_driver_name);
  1329. goto wol_dis;
  1330. }
  1331. ctrl = 0;
  1332. /* turn on magic packet wol */
  1333. if (wufc & ATLX_WUFC_MAG)
  1334. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1335. /* ignore Link Chg event when Link is up */
  1336. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1337. /* Config MAC CTRL Register */
  1338. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1339. if (FULL_DUPLEX == adapter->link_duplex)
  1340. ctrl |= MAC_CTRL_DUPLX;
  1341. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1342. ctrl |= (((u32)adapter->hw.preamble_len &
  1343. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1344. ctrl |= (((u32)(adapter->hw.retry_buf &
  1345. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1346. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1347. if (wufc & ATLX_WUFC_MAG) {
  1348. /* magic packet maybe Broadcast&multicast&Unicast */
  1349. ctrl |= MAC_CTRL_BC_EN;
  1350. }
  1351. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1352. /* pcie patch */
  1353. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1354. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1355. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1356. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1357. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1358. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1359. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1360. goto suspend_exit;
  1361. }
  1362. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1363. /* link is down, so only LINK CHG WOL event enable */
  1364. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1365. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1366. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1367. /* pcie patch */
  1368. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1369. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1370. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1371. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1372. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1373. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1374. hw->phy_configured = false; /* re-init PHY when resume */
  1375. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1376. goto suspend_exit;
  1377. }
  1378. wol_dis:
  1379. /* WOL disabled */
  1380. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1381. /* pcie patch */
  1382. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1383. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1384. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1385. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1386. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1387. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1388. atl2_force_ps(hw);
  1389. hw->phy_configured = false; /* re-init PHY when resume */
  1390. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1391. suspend_exit:
  1392. if (netif_running(netdev))
  1393. atl2_free_irq(adapter);
  1394. pci_disable_device(pdev);
  1395. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1396. return 0;
  1397. }
  1398. #ifdef CONFIG_PM
  1399. static int atl2_resume(struct pci_dev *pdev)
  1400. {
  1401. struct net_device *netdev = pci_get_drvdata(pdev);
  1402. struct atl2_adapter *adapter = netdev_priv(netdev);
  1403. u32 err;
  1404. pci_set_power_state(pdev, PCI_D0);
  1405. pci_restore_state(pdev);
  1406. err = pci_enable_device(pdev);
  1407. if (err) {
  1408. printk(KERN_ERR
  1409. "atl2: Cannot enable PCI device from suspend\n");
  1410. return err;
  1411. }
  1412. pci_set_master(pdev);
  1413. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1414. pci_enable_wake(pdev, PCI_D3hot, 0);
  1415. pci_enable_wake(pdev, PCI_D3cold, 0);
  1416. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1417. if (netif_running(netdev)) {
  1418. err = atl2_request_irq(adapter);
  1419. if (err)
  1420. return err;
  1421. }
  1422. atl2_reset_hw(&adapter->hw);
  1423. if (netif_running(netdev))
  1424. atl2_up(adapter);
  1425. netif_device_attach(netdev);
  1426. return 0;
  1427. }
  1428. #endif
  1429. static void atl2_shutdown(struct pci_dev *pdev)
  1430. {
  1431. atl2_suspend(pdev, PMSG_SUSPEND);
  1432. }
  1433. static struct pci_driver atl2_driver = {
  1434. .name = atl2_driver_name,
  1435. .id_table = atl2_pci_tbl,
  1436. .probe = atl2_probe,
  1437. .remove = __devexit_p(atl2_remove),
  1438. /* Power Managment Hooks */
  1439. .suspend = atl2_suspend,
  1440. #ifdef CONFIG_PM
  1441. .resume = atl2_resume,
  1442. #endif
  1443. .shutdown = atl2_shutdown,
  1444. };
  1445. /*
  1446. * atl2_init_module - Driver Registration Routine
  1447. *
  1448. * atl2_init_module is the first routine called when the driver is
  1449. * loaded. All it does is register with the PCI subsystem.
  1450. */
  1451. static int __init atl2_init_module(void)
  1452. {
  1453. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1454. atl2_driver_version);
  1455. printk(KERN_INFO "%s\n", atl2_copyright);
  1456. return pci_register_driver(&atl2_driver);
  1457. }
  1458. module_init(atl2_init_module);
  1459. /*
  1460. * atl2_exit_module - Driver Exit Cleanup Routine
  1461. *
  1462. * atl2_exit_module is called just before the driver is removed
  1463. * from memory.
  1464. */
  1465. static void __exit atl2_exit_module(void)
  1466. {
  1467. pci_unregister_driver(&atl2_driver);
  1468. }
  1469. module_exit(atl2_exit_module);
  1470. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1471. {
  1472. struct atl2_adapter *adapter = hw->back;
  1473. pci_read_config_word(adapter->pdev, reg, value);
  1474. }
  1475. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1476. {
  1477. struct atl2_adapter *adapter = hw->back;
  1478. pci_write_config_word(adapter->pdev, reg, *value);
  1479. }
  1480. static int atl2_get_settings(struct net_device *netdev,
  1481. struct ethtool_cmd *ecmd)
  1482. {
  1483. struct atl2_adapter *adapter = netdev_priv(netdev);
  1484. struct atl2_hw *hw = &adapter->hw;
  1485. ecmd->supported = (SUPPORTED_10baseT_Half |
  1486. SUPPORTED_10baseT_Full |
  1487. SUPPORTED_100baseT_Half |
  1488. SUPPORTED_100baseT_Full |
  1489. SUPPORTED_Autoneg |
  1490. SUPPORTED_TP);
  1491. ecmd->advertising = ADVERTISED_TP;
  1492. ecmd->advertising |= ADVERTISED_Autoneg;
  1493. ecmd->advertising |= hw->autoneg_advertised;
  1494. ecmd->port = PORT_TP;
  1495. ecmd->phy_address = 0;
  1496. ecmd->transceiver = XCVR_INTERNAL;
  1497. if (adapter->link_speed != SPEED_0) {
  1498. ecmd->speed = adapter->link_speed;
  1499. if (adapter->link_duplex == FULL_DUPLEX)
  1500. ecmd->duplex = DUPLEX_FULL;
  1501. else
  1502. ecmd->duplex = DUPLEX_HALF;
  1503. } else {
  1504. ecmd->speed = -1;
  1505. ecmd->duplex = -1;
  1506. }
  1507. ecmd->autoneg = AUTONEG_ENABLE;
  1508. return 0;
  1509. }
  1510. static int atl2_set_settings(struct net_device *netdev,
  1511. struct ethtool_cmd *ecmd)
  1512. {
  1513. struct atl2_adapter *adapter = netdev_priv(netdev);
  1514. struct atl2_hw *hw = &adapter->hw;
  1515. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1516. msleep(1);
  1517. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1518. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1519. ADVERTISE_10_FULL | \
  1520. ADVERTISE_100_HALF| \
  1521. ADVERTISE_100_FULL)
  1522. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1523. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1524. hw->autoneg_advertised = MY_ADV_MASK;
  1525. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1526. ADVERTISE_100_FULL) {
  1527. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1528. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1529. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1530. ADVERTISE_100_HALF) {
  1531. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1532. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1533. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1534. ADVERTISE_10_FULL) {
  1535. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1536. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1537. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1538. ADVERTISE_10_HALF) {
  1539. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1540. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1541. } else {
  1542. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1543. return -EINVAL;
  1544. }
  1545. ecmd->advertising = hw->autoneg_advertised |
  1546. ADVERTISED_TP | ADVERTISED_Autoneg;
  1547. } else {
  1548. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1549. return -EINVAL;
  1550. }
  1551. /* reset the link */
  1552. if (netif_running(adapter->netdev)) {
  1553. atl2_down(adapter);
  1554. atl2_up(adapter);
  1555. } else
  1556. atl2_reset_hw(&adapter->hw);
  1557. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1558. return 0;
  1559. }
  1560. static u32 atl2_get_tx_csum(struct net_device *netdev)
  1561. {
  1562. return (netdev->features & NETIF_F_HW_CSUM) != 0;
  1563. }
  1564. static u32 atl2_get_msglevel(struct net_device *netdev)
  1565. {
  1566. return 0;
  1567. }
  1568. /*
  1569. * It's sane for this to be empty, but we might want to take advantage of this.
  1570. */
  1571. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1572. {
  1573. }
  1574. static int atl2_get_regs_len(struct net_device *netdev)
  1575. {
  1576. #define ATL2_REGS_LEN 42
  1577. return sizeof(u32) * ATL2_REGS_LEN;
  1578. }
  1579. static void atl2_get_regs(struct net_device *netdev,
  1580. struct ethtool_regs *regs, void *p)
  1581. {
  1582. struct atl2_adapter *adapter = netdev_priv(netdev);
  1583. struct atl2_hw *hw = &adapter->hw;
  1584. u32 *regs_buff = p;
  1585. u16 phy_data;
  1586. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1587. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1588. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1589. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1590. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1591. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1592. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1593. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1594. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1595. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1596. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1597. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1598. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1599. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1600. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1601. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1602. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1603. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1604. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1605. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1606. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1607. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1608. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1609. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1610. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1611. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1612. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1613. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1614. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1615. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1616. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1617. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1618. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1619. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1620. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1621. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1622. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1623. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1624. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1625. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1626. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1627. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1628. regs_buff[40] = (u32)phy_data;
  1629. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1630. regs_buff[41] = (u32)phy_data;
  1631. }
  1632. static int atl2_get_eeprom_len(struct net_device *netdev)
  1633. {
  1634. struct atl2_adapter *adapter = netdev_priv(netdev);
  1635. if (!atl2_check_eeprom_exist(&adapter->hw))
  1636. return 512;
  1637. else
  1638. return 0;
  1639. }
  1640. static int atl2_get_eeprom(struct net_device *netdev,
  1641. struct ethtool_eeprom *eeprom, u8 *bytes)
  1642. {
  1643. struct atl2_adapter *adapter = netdev_priv(netdev);
  1644. struct atl2_hw *hw = &adapter->hw;
  1645. u32 *eeprom_buff;
  1646. int first_dword, last_dword;
  1647. int ret_val = 0;
  1648. int i;
  1649. if (eeprom->len == 0)
  1650. return -EINVAL;
  1651. if (atl2_check_eeprom_exist(hw))
  1652. return -EINVAL;
  1653. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1654. first_dword = eeprom->offset >> 2;
  1655. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1656. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1657. GFP_KERNEL);
  1658. if (!eeprom_buff)
  1659. return -ENOMEM;
  1660. for (i = first_dword; i < last_dword; i++) {
  1661. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword])))
  1662. return -EIO;
  1663. }
  1664. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1665. eeprom->len);
  1666. kfree(eeprom_buff);
  1667. return ret_val;
  1668. }
  1669. static int atl2_set_eeprom(struct net_device *netdev,
  1670. struct ethtool_eeprom *eeprom, u8 *bytes)
  1671. {
  1672. struct atl2_adapter *adapter = netdev_priv(netdev);
  1673. struct atl2_hw *hw = &adapter->hw;
  1674. u32 *eeprom_buff;
  1675. u32 *ptr;
  1676. int max_len, first_dword, last_dword, ret_val = 0;
  1677. int i;
  1678. if (eeprom->len == 0)
  1679. return -EOPNOTSUPP;
  1680. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1681. return -EFAULT;
  1682. max_len = 512;
  1683. first_dword = eeprom->offset >> 2;
  1684. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1685. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1686. if (!eeprom_buff)
  1687. return -ENOMEM;
  1688. ptr = (u32 *)eeprom_buff;
  1689. if (eeprom->offset & 3) {
  1690. /* need read/modify/write of first changed EEPROM word */
  1691. /* only the second byte of the word is being modified */
  1692. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0])))
  1693. return -EIO;
  1694. ptr++;
  1695. }
  1696. if (((eeprom->offset + eeprom->len) & 3)) {
  1697. /*
  1698. * need read/modify/write of last changed EEPROM word
  1699. * only the first byte of the word is being modified
  1700. */
  1701. if (!atl2_read_eeprom(hw, last_dword * 4,
  1702. &(eeprom_buff[last_dword - first_dword])))
  1703. return -EIO;
  1704. }
  1705. /* Device's eeprom is always little-endian, word addressable */
  1706. memcpy(ptr, bytes, eeprom->len);
  1707. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1708. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i]))
  1709. return -EIO;
  1710. }
  1711. kfree(eeprom_buff);
  1712. return ret_val;
  1713. }
  1714. static void atl2_get_drvinfo(struct net_device *netdev,
  1715. struct ethtool_drvinfo *drvinfo)
  1716. {
  1717. struct atl2_adapter *adapter = netdev_priv(netdev);
  1718. strncpy(drvinfo->driver, atl2_driver_name, 32);
  1719. strncpy(drvinfo->version, atl2_driver_version, 32);
  1720. strncpy(drvinfo->fw_version, "L2", 32);
  1721. strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
  1722. drvinfo->n_stats = 0;
  1723. drvinfo->testinfo_len = 0;
  1724. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1725. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1726. }
  1727. static void atl2_get_wol(struct net_device *netdev,
  1728. struct ethtool_wolinfo *wol)
  1729. {
  1730. struct atl2_adapter *adapter = netdev_priv(netdev);
  1731. wol->supported = WAKE_MAGIC;
  1732. wol->wolopts = 0;
  1733. if (adapter->wol & ATLX_WUFC_EX)
  1734. wol->wolopts |= WAKE_UCAST;
  1735. if (adapter->wol & ATLX_WUFC_MC)
  1736. wol->wolopts |= WAKE_MCAST;
  1737. if (adapter->wol & ATLX_WUFC_BC)
  1738. wol->wolopts |= WAKE_BCAST;
  1739. if (adapter->wol & ATLX_WUFC_MAG)
  1740. wol->wolopts |= WAKE_MAGIC;
  1741. if (adapter->wol & ATLX_WUFC_LNKC)
  1742. wol->wolopts |= WAKE_PHY;
  1743. }
  1744. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1745. {
  1746. struct atl2_adapter *adapter = netdev_priv(netdev);
  1747. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1748. return -EOPNOTSUPP;
  1749. if (wol->wolopts & (WAKE_MCAST|WAKE_BCAST|WAKE_MCAST))
  1750. return -EOPNOTSUPP;
  1751. /* these settings will always override what we currently have */
  1752. adapter->wol = 0;
  1753. if (wol->wolopts & WAKE_MAGIC)
  1754. adapter->wol |= ATLX_WUFC_MAG;
  1755. if (wol->wolopts & WAKE_PHY)
  1756. adapter->wol |= ATLX_WUFC_LNKC;
  1757. return 0;
  1758. }
  1759. static int atl2_nway_reset(struct net_device *netdev)
  1760. {
  1761. struct atl2_adapter *adapter = netdev_priv(netdev);
  1762. if (netif_running(netdev))
  1763. atl2_reinit_locked(adapter);
  1764. return 0;
  1765. }
  1766. static struct ethtool_ops atl2_ethtool_ops = {
  1767. .get_settings = atl2_get_settings,
  1768. .set_settings = atl2_set_settings,
  1769. .get_drvinfo = atl2_get_drvinfo,
  1770. .get_regs_len = atl2_get_regs_len,
  1771. .get_regs = atl2_get_regs,
  1772. .get_wol = atl2_get_wol,
  1773. .set_wol = atl2_set_wol,
  1774. .get_msglevel = atl2_get_msglevel,
  1775. .set_msglevel = atl2_set_msglevel,
  1776. .nway_reset = atl2_nway_reset,
  1777. .get_link = ethtool_op_get_link,
  1778. .get_eeprom_len = atl2_get_eeprom_len,
  1779. .get_eeprom = atl2_get_eeprom,
  1780. .set_eeprom = atl2_set_eeprom,
  1781. .get_tx_csum = atl2_get_tx_csum,
  1782. .get_sg = ethtool_op_get_sg,
  1783. .set_sg = ethtool_op_set_sg,
  1784. #ifdef NETIF_F_TSO
  1785. .get_tso = ethtool_op_get_tso,
  1786. #endif
  1787. };
  1788. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1789. {
  1790. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1791. }
  1792. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1793. (((a) & 0xff00ff00) >> 8))
  1794. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1795. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1796. /*
  1797. * Reset the transmit and receive units; mask and clear all interrupts.
  1798. *
  1799. * hw - Struct containing variables accessed by shared code
  1800. * return : 0 or idle status (if error)
  1801. */
  1802. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1803. {
  1804. u32 icr;
  1805. u16 pci_cfg_cmd_word;
  1806. int i;
  1807. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1808. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1809. if ((pci_cfg_cmd_word &
  1810. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1811. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1812. pci_cfg_cmd_word |=
  1813. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1814. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1815. }
  1816. /* Clear Interrupt mask to stop board from generating
  1817. * interrupts & Clear any pending interrupt events
  1818. */
  1819. /* FIXME */
  1820. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1821. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1822. /* Issue Soft Reset to the MAC. This will reset the chip's
  1823. * transmit, receive, DMA. It will not effect
  1824. * the current PCI configuration. The global reset bit is self-
  1825. * clearing, and should clear within a microsecond.
  1826. */
  1827. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1828. wmb();
  1829. msleep(1); /* delay about 1ms */
  1830. /* Wait at least 10ms for All module to be Idle */
  1831. for (i = 0; i < 10; i++) {
  1832. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1833. if (!icr)
  1834. break;
  1835. msleep(1); /* delay 1 ms */
  1836. cpu_relax();
  1837. }
  1838. if (icr)
  1839. return icr;
  1840. return 0;
  1841. }
  1842. #define CUSTOM_SPI_CS_SETUP 2
  1843. #define CUSTOM_SPI_CLK_HI 2
  1844. #define CUSTOM_SPI_CLK_LO 2
  1845. #define CUSTOM_SPI_CS_HOLD 2
  1846. #define CUSTOM_SPI_CS_HI 3
  1847. static struct atl2_spi_flash_dev flash_table[] =
  1848. {
  1849. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1850. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1851. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1852. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1853. };
  1854. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1855. {
  1856. int i;
  1857. u32 value;
  1858. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1859. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1860. value = SPI_FLASH_CTRL_WAIT_READY |
  1861. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1862. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1863. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1864. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1865. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1866. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1867. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1868. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1869. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1870. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1871. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1872. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1873. value |= SPI_FLASH_CTRL_START;
  1874. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1875. for (i = 0; i < 10; i++) {
  1876. msleep(1);
  1877. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1878. if (!(value & SPI_FLASH_CTRL_START))
  1879. break;
  1880. }
  1881. if (value & SPI_FLASH_CTRL_START)
  1882. return false;
  1883. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1884. return true;
  1885. }
  1886. /*
  1887. * get_permanent_address
  1888. * return 0 if get valid mac address,
  1889. */
  1890. static int get_permanent_address(struct atl2_hw *hw)
  1891. {
  1892. u32 Addr[2];
  1893. u32 i, Control;
  1894. u16 Register;
  1895. u8 EthAddr[NODE_ADDRESS_SIZE];
  1896. bool KeyValid;
  1897. if (is_valid_ether_addr(hw->perm_mac_addr))
  1898. return 0;
  1899. Addr[0] = 0;
  1900. Addr[1] = 0;
  1901. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1902. Register = 0;
  1903. KeyValid = false;
  1904. /* Read out all EEPROM content */
  1905. i = 0;
  1906. while (1) {
  1907. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1908. if (KeyValid) {
  1909. if (Register == REG_MAC_STA_ADDR)
  1910. Addr[0] = Control;
  1911. else if (Register ==
  1912. (REG_MAC_STA_ADDR + 4))
  1913. Addr[1] = Control;
  1914. KeyValid = false;
  1915. } else if ((Control & 0xff) == 0x5A) {
  1916. KeyValid = true;
  1917. Register = (u16) (Control >> 16);
  1918. } else {
  1919. /* assume data end while encount an invalid KEYWORD */
  1920. break;
  1921. }
  1922. } else {
  1923. break; /* read error */
  1924. }
  1925. i += 4;
  1926. }
  1927. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1928. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1929. if (is_valid_ether_addr(EthAddr)) {
  1930. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1931. return 0;
  1932. }
  1933. return 1;
  1934. }
  1935. /* see if SPI flash exists? */
  1936. Addr[0] = 0;
  1937. Addr[1] = 0;
  1938. Register = 0;
  1939. KeyValid = false;
  1940. i = 0;
  1941. while (1) {
  1942. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1943. if (KeyValid) {
  1944. if (Register == REG_MAC_STA_ADDR)
  1945. Addr[0] = Control;
  1946. else if (Register == (REG_MAC_STA_ADDR + 4))
  1947. Addr[1] = Control;
  1948. KeyValid = false;
  1949. } else if ((Control & 0xff) == 0x5A) {
  1950. KeyValid = true;
  1951. Register = (u16) (Control >> 16);
  1952. } else {
  1953. break; /* data end */
  1954. }
  1955. } else {
  1956. break; /* read error */
  1957. }
  1958. i += 4;
  1959. }
  1960. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1961. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1962. if (is_valid_ether_addr(EthAddr)) {
  1963. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1964. return 0;
  1965. }
  1966. /* maybe MAC-address is from BIOS */
  1967. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1968. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1969. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1970. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1971. if (is_valid_ether_addr(EthAddr)) {
  1972. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1973. return 0;
  1974. }
  1975. return 1;
  1976. }
  1977. /*
  1978. * Reads the adapter's MAC address from the EEPROM
  1979. *
  1980. * hw - Struct containing variables accessed by shared code
  1981. */
  1982. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1983. {
  1984. u16 i;
  1985. if (get_permanent_address(hw)) {
  1986. /* for test */
  1987. /* FIXME: shouldn't we use random_ether_addr() here? */
  1988. hw->perm_mac_addr[0] = 0x00;
  1989. hw->perm_mac_addr[1] = 0x13;
  1990. hw->perm_mac_addr[2] = 0x74;
  1991. hw->perm_mac_addr[3] = 0x00;
  1992. hw->perm_mac_addr[4] = 0x5c;
  1993. hw->perm_mac_addr[5] = 0x38;
  1994. }
  1995. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  1996. hw->mac_addr[i] = hw->perm_mac_addr[i];
  1997. return 0;
  1998. }
  1999. /*
  2000. * Hashes an address to determine its location in the multicast table
  2001. *
  2002. * hw - Struct containing variables accessed by shared code
  2003. * mc_addr - the multicast address to hash
  2004. *
  2005. * atl2_hash_mc_addr
  2006. * purpose
  2007. * set hash value for a multicast address
  2008. * hash calcu processing :
  2009. * 1. calcu 32bit CRC for multicast address
  2010. * 2. reverse crc with MSB to LSB
  2011. */
  2012. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  2013. {
  2014. u32 crc32, value;
  2015. int i;
  2016. value = 0;
  2017. crc32 = ether_crc_le(6, mc_addr);
  2018. for (i = 0; i < 32; i++)
  2019. value |= (((crc32 >> i) & 1) << (31 - i));
  2020. return value;
  2021. }
  2022. /*
  2023. * Sets the bit in the multicast table corresponding to the hash value.
  2024. *
  2025. * hw - Struct containing variables accessed by shared code
  2026. * hash_value - Multicast address hash value
  2027. */
  2028. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2029. {
  2030. u32 hash_bit, hash_reg;
  2031. u32 mta;
  2032. /* The HASH Table is a register array of 2 32-bit registers.
  2033. * It is treated like an array of 64 bits. We want to set
  2034. * bit BitArray[hash_value]. So we figure out what register
  2035. * the bit is in, read it, OR in the new bit, then write
  2036. * back the new value. The register is determined by the
  2037. * upper 7 bits of the hash value and the bit within that
  2038. * register are determined by the lower 5 bits of the value.
  2039. */
  2040. hash_reg = (hash_value >> 31) & 0x1;
  2041. hash_bit = (hash_value >> 26) & 0x1F;
  2042. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2043. mta |= (1 << hash_bit);
  2044. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2045. }
  2046. /*
  2047. * atl2_init_pcie - init PCIE module
  2048. */
  2049. static void atl2_init_pcie(struct atl2_hw *hw)
  2050. {
  2051. u32 value;
  2052. value = LTSSM_TEST_MODE_DEF;
  2053. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2054. value = PCIE_DLL_TX_CTRL1_DEF;
  2055. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2056. }
  2057. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2058. {
  2059. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2060. hw->flash_vendor = 0; /* ATMEL */
  2061. /* Init OP table */
  2062. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2063. flash_table[hw->flash_vendor].cmdPROGRAM);
  2064. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2065. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2066. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2067. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2068. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2069. flash_table[hw->flash_vendor].cmdRDID);
  2070. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2071. flash_table[hw->flash_vendor].cmdWREN);
  2072. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2073. flash_table[hw->flash_vendor].cmdRDSR);
  2074. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2075. flash_table[hw->flash_vendor].cmdWRSR);
  2076. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2077. flash_table[hw->flash_vendor].cmdREAD);
  2078. }
  2079. /********************************************************************
  2080. * Performs basic configuration of the adapter.
  2081. *
  2082. * hw - Struct containing variables accessed by shared code
  2083. * Assumes that the controller has previously been reset and is in a
  2084. * post-reset uninitialized state. Initializes multicast table,
  2085. * and Calls routines to setup link
  2086. * Leaves the transmit and receive units disabled and uninitialized.
  2087. ********************************************************************/
  2088. static s32 atl2_init_hw(struct atl2_hw *hw)
  2089. {
  2090. u32 ret_val = 0;
  2091. atl2_init_pcie(hw);
  2092. /* Zero out the Multicast HASH table */
  2093. /* clear the old settings from the multicast hash table */
  2094. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2095. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2096. atl2_init_flash_opcode(hw);
  2097. ret_val = atl2_phy_init(hw);
  2098. return ret_val;
  2099. }
  2100. /*
  2101. * Detects the current speed and duplex settings of the hardware.
  2102. *
  2103. * hw - Struct containing variables accessed by shared code
  2104. * speed - Speed of the connection
  2105. * duplex - Duplex setting of the connection
  2106. */
  2107. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2108. u16 *duplex)
  2109. {
  2110. s32 ret_val;
  2111. u16 phy_data;
  2112. /* Read PHY Specific Status Register (17) */
  2113. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2114. if (ret_val)
  2115. return ret_val;
  2116. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2117. return ATLX_ERR_PHY_RES;
  2118. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2119. case MII_ATLX_PSSR_100MBS:
  2120. *speed = SPEED_100;
  2121. break;
  2122. case MII_ATLX_PSSR_10MBS:
  2123. *speed = SPEED_10;
  2124. break;
  2125. default:
  2126. return ATLX_ERR_PHY_SPEED;
  2127. break;
  2128. }
  2129. if (phy_data & MII_ATLX_PSSR_DPLX)
  2130. *duplex = FULL_DUPLEX;
  2131. else
  2132. *duplex = HALF_DUPLEX;
  2133. return 0;
  2134. }
  2135. /*
  2136. * Reads the value from a PHY register
  2137. * hw - Struct containing variables accessed by shared code
  2138. * reg_addr - address of the PHY register to read
  2139. */
  2140. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2141. {
  2142. u32 val;
  2143. int i;
  2144. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2145. MDIO_START |
  2146. MDIO_SUP_PREAMBLE |
  2147. MDIO_RW |
  2148. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2149. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2150. wmb();
  2151. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2152. udelay(2);
  2153. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2154. if (!(val & (MDIO_START | MDIO_BUSY)))
  2155. break;
  2156. wmb();
  2157. }
  2158. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2159. *phy_data = (u16)val;
  2160. return 0;
  2161. }
  2162. return ATLX_ERR_PHY;
  2163. }
  2164. /*
  2165. * Writes a value to a PHY register
  2166. * hw - Struct containing variables accessed by shared code
  2167. * reg_addr - address of the PHY register to write
  2168. * data - data to write to the PHY
  2169. */
  2170. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2171. {
  2172. int i;
  2173. u32 val;
  2174. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2175. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2176. MDIO_SUP_PREAMBLE |
  2177. MDIO_START |
  2178. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2179. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2180. wmb();
  2181. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2182. udelay(2);
  2183. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2184. if (!(val & (MDIO_START | MDIO_BUSY)))
  2185. break;
  2186. wmb();
  2187. }
  2188. if (!(val & (MDIO_START | MDIO_BUSY)))
  2189. return 0;
  2190. return ATLX_ERR_PHY;
  2191. }
  2192. /*
  2193. * Configures PHY autoneg and flow control advertisement settings
  2194. *
  2195. * hw - Struct containing variables accessed by shared code
  2196. */
  2197. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2198. {
  2199. s32 ret_val;
  2200. s16 mii_autoneg_adv_reg;
  2201. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2202. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2203. /* Need to parse autoneg_advertised and set up
  2204. * the appropriate PHY registers. First we will parse for
  2205. * autoneg_advertised software override. Since we can advertise
  2206. * a plethora of combinations, we need to check each bit
  2207. * individually.
  2208. */
  2209. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2210. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2211. * the 1000Base-T Control Register (Address 9). */
  2212. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2213. /* Need to parse MediaType and setup the
  2214. * appropriate PHY registers. */
  2215. switch (hw->MediaType) {
  2216. case MEDIA_TYPE_AUTO_SENSOR:
  2217. mii_autoneg_adv_reg |=
  2218. (MII_AR_10T_HD_CAPS |
  2219. MII_AR_10T_FD_CAPS |
  2220. MII_AR_100TX_HD_CAPS|
  2221. MII_AR_100TX_FD_CAPS);
  2222. hw->autoneg_advertised =
  2223. ADVERTISE_10_HALF |
  2224. ADVERTISE_10_FULL |
  2225. ADVERTISE_100_HALF|
  2226. ADVERTISE_100_FULL;
  2227. break;
  2228. case MEDIA_TYPE_100M_FULL:
  2229. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2230. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2231. break;
  2232. case MEDIA_TYPE_100M_HALF:
  2233. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2234. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2235. break;
  2236. case MEDIA_TYPE_10M_FULL:
  2237. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2238. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2239. break;
  2240. default:
  2241. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2242. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2243. break;
  2244. }
  2245. /* flow control fixed to enable all */
  2246. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2247. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2248. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2249. if (ret_val)
  2250. return ret_val;
  2251. return 0;
  2252. }
  2253. /*
  2254. * Resets the PHY and make all config validate
  2255. *
  2256. * hw - Struct containing variables accessed by shared code
  2257. *
  2258. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2259. */
  2260. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2261. {
  2262. s32 ret_val;
  2263. u16 phy_data;
  2264. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2265. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2266. if (ret_val) {
  2267. u32 val;
  2268. int i;
  2269. /* pcie serdes link may be down ! */
  2270. for (i = 0; i < 25; i++) {
  2271. msleep(1);
  2272. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2273. if (!(val & (MDIO_START | MDIO_BUSY)))
  2274. break;
  2275. }
  2276. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2277. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2278. return ret_val;
  2279. }
  2280. }
  2281. return 0;
  2282. }
  2283. static s32 atl2_phy_init(struct atl2_hw *hw)
  2284. {
  2285. s32 ret_val;
  2286. u16 phy_val;
  2287. if (hw->phy_configured)
  2288. return 0;
  2289. /* Enable PHY */
  2290. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2291. ATL2_WRITE_FLUSH(hw);
  2292. msleep(1);
  2293. /* check if the PHY is in powersaving mode */
  2294. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2295. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2296. /* 024E / 124E 0r 0274 / 1274 ? */
  2297. if (phy_val & 0x1000) {
  2298. phy_val &= ~0x1000;
  2299. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2300. }
  2301. msleep(1);
  2302. /*Enable PHY LinkChange Interrupt */
  2303. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2304. if (ret_val)
  2305. return ret_val;
  2306. /* setup AutoNeg parameters */
  2307. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2308. if (ret_val)
  2309. return ret_val;
  2310. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2311. ret_val = atl2_phy_commit(hw);
  2312. if (ret_val)
  2313. return ret_val;
  2314. hw->phy_configured = true;
  2315. return ret_val;
  2316. }
  2317. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2318. {
  2319. u32 value;
  2320. /* 00-0B-6A-F6-00-DC
  2321. * 0: 6AF600DC 1: 000B
  2322. * low dword */
  2323. value = (((u32)hw->mac_addr[2]) << 24) |
  2324. (((u32)hw->mac_addr[3]) << 16) |
  2325. (((u32)hw->mac_addr[4]) << 8) |
  2326. (((u32)hw->mac_addr[5]));
  2327. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2328. /* hight dword */
  2329. value = (((u32)hw->mac_addr[0]) << 8) |
  2330. (((u32)hw->mac_addr[1]));
  2331. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2332. }
  2333. /*
  2334. * check_eeprom_exist
  2335. * return 0 if eeprom exist
  2336. */
  2337. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2338. {
  2339. u32 value;
  2340. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2341. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2342. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2343. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2344. }
  2345. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2346. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2347. }
  2348. /* FIXME: This doesn't look right. -- CHS */
  2349. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2350. {
  2351. return true;
  2352. }
  2353. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2354. {
  2355. int i;
  2356. u32 Control;
  2357. if (Offset & 0x3)
  2358. return false; /* address do not align */
  2359. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2360. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2361. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2362. for (i = 0; i < 10; i++) {
  2363. msleep(2);
  2364. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2365. if (Control & VPD_CAP_VPD_FLAG)
  2366. break;
  2367. }
  2368. if (Control & VPD_CAP_VPD_FLAG) {
  2369. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2370. return true;
  2371. }
  2372. return false; /* timeout */
  2373. }
  2374. static void atl2_force_ps(struct atl2_hw *hw)
  2375. {
  2376. u16 phy_val;
  2377. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2378. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2379. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2380. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2381. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2382. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2383. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2384. }
  2385. /* This is the only thing that needs to be changed to adjust the
  2386. * maximum number of ports that the driver can manage.
  2387. */
  2388. #define ATL2_MAX_NIC 4
  2389. #define OPTION_UNSET -1
  2390. #define OPTION_DISABLED 0
  2391. #define OPTION_ENABLED 1
  2392. /* All parameters are treated the same, as an integer array of values.
  2393. * This macro just reduces the need to repeat the same declaration code
  2394. * over and over (plus this helps to avoid typo bugs).
  2395. */
  2396. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2397. #ifndef module_param_array
  2398. /* Module Parameters are always initialized to -1, so that the driver
  2399. * can tell the difference between no user specified value or the
  2400. * user asking for the default value.
  2401. * The true default values are loaded in when atl2_check_options is called.
  2402. *
  2403. * This is a GCC extension to ANSI C.
  2404. * See the item "Labeled Elements in Initializers" in the section
  2405. * "Extensions to the C Language Family" of the GCC documentation.
  2406. */
  2407. #define ATL2_PARAM(X, desc) \
  2408. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2409. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2410. MODULE_PARM_DESC(X, desc);
  2411. #else
  2412. #define ATL2_PARAM(X, desc) \
  2413. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2414. static int num_##X = 0; \
  2415. module_param_array_named(X, X, int, &num_##X, 0); \
  2416. MODULE_PARM_DESC(X, desc);
  2417. #endif
  2418. /*
  2419. * Transmit Memory Size
  2420. * Valid Range: 64-2048
  2421. * Default Value: 128
  2422. */
  2423. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2424. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2425. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2426. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2427. /*
  2428. * Receive Memory Block Count
  2429. * Valid Range: 16-512
  2430. * Default Value: 128
  2431. */
  2432. #define ATL2_MIN_RXD_COUNT 16
  2433. #define ATL2_MAX_RXD_COUNT 512
  2434. #define ATL2_DEFAULT_RXD_COUNT 64
  2435. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2436. /*
  2437. * User Specified MediaType Override
  2438. *
  2439. * Valid Range: 0-5
  2440. * - 0 - auto-negotiate at all supported speeds
  2441. * - 1 - only link at 1000Mbps Full Duplex
  2442. * - 2 - only link at 100Mbps Full Duplex
  2443. * - 3 - only link at 100Mbps Half Duplex
  2444. * - 4 - only link at 10Mbps Full Duplex
  2445. * - 5 - only link at 10Mbps Half Duplex
  2446. * Default Value: 0
  2447. */
  2448. ATL2_PARAM(MediaType, "MediaType Select");
  2449. /*
  2450. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2451. * Valid Range: 10-65535
  2452. * Default Value: 45000(90ms)
  2453. */
  2454. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2455. #define INT_MOD_MAX_CNT 65000
  2456. #define INT_MOD_MIN_CNT 50
  2457. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2458. /*
  2459. * FlashVendor
  2460. * Valid Range: 0-2
  2461. * 0 - Atmel
  2462. * 1 - SST
  2463. * 2 - ST
  2464. */
  2465. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2466. #define AUTONEG_ADV_DEFAULT 0x2F
  2467. #define AUTONEG_ADV_MASK 0x2F
  2468. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2469. #define FLASH_VENDOR_DEFAULT 0
  2470. #define FLASH_VENDOR_MIN 0
  2471. #define FLASH_VENDOR_MAX 2
  2472. struct atl2_option {
  2473. enum { enable_option, range_option, list_option } type;
  2474. char *name;
  2475. char *err;
  2476. int def;
  2477. union {
  2478. struct { /* range_option info */
  2479. int min;
  2480. int max;
  2481. } r;
  2482. struct { /* list_option info */
  2483. int nr;
  2484. struct atl2_opt_list { int i; char *str; } *p;
  2485. } l;
  2486. } arg;
  2487. };
  2488. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2489. {
  2490. int i;
  2491. struct atl2_opt_list *ent;
  2492. if (*value == OPTION_UNSET) {
  2493. *value = opt->def;
  2494. return 0;
  2495. }
  2496. switch (opt->type) {
  2497. case enable_option:
  2498. switch (*value) {
  2499. case OPTION_ENABLED:
  2500. printk(KERN_INFO "%s Enabled\n", opt->name);
  2501. return 0;
  2502. break;
  2503. case OPTION_DISABLED:
  2504. printk(KERN_INFO "%s Disabled\n", opt->name);
  2505. return 0;
  2506. break;
  2507. }
  2508. break;
  2509. case range_option:
  2510. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2511. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2512. return 0;
  2513. }
  2514. break;
  2515. case list_option:
  2516. for (i = 0; i < opt->arg.l.nr; i++) {
  2517. ent = &opt->arg.l.p[i];
  2518. if (*value == ent->i) {
  2519. if (ent->str[0] != '\0')
  2520. printk(KERN_INFO "%s\n", ent->str);
  2521. return 0;
  2522. }
  2523. }
  2524. break;
  2525. default:
  2526. BUG();
  2527. }
  2528. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2529. opt->name, *value, opt->err);
  2530. *value = opt->def;
  2531. return -1;
  2532. }
  2533. /*
  2534. * atl2_check_options - Range Checking for Command Line Parameters
  2535. * @adapter: board private structure
  2536. *
  2537. * This routine checks all command line parameters for valid user
  2538. * input. If an invalid value is given, or if no user specified
  2539. * value exists, a default value is used. The final value is stored
  2540. * in a variable in the adapter structure.
  2541. */
  2542. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2543. {
  2544. int val;
  2545. struct atl2_option opt;
  2546. int bd = adapter->bd_number;
  2547. if (bd >= ATL2_MAX_NIC) {
  2548. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2549. bd);
  2550. printk(KERN_NOTICE "Using defaults for all values\n");
  2551. #ifndef module_param_array
  2552. bd = ATL2_MAX_NIC;
  2553. #endif
  2554. }
  2555. /* Bytes of Transmit Memory */
  2556. opt.type = range_option;
  2557. opt.name = "Bytes of Transmit Memory";
  2558. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2559. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2560. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2561. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2562. #ifdef module_param_array
  2563. if (num_TxMemSize > bd) {
  2564. #endif
  2565. val = TxMemSize[bd];
  2566. atl2_validate_option(&val, &opt);
  2567. adapter->txd_ring_size = ((u32) val) * 1024;
  2568. #ifdef module_param_array
  2569. } else
  2570. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2571. #endif
  2572. /* txs ring size: */
  2573. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2574. if (adapter->txs_ring_size > 160)
  2575. adapter->txs_ring_size = 160;
  2576. /* Receive Memory Block Count */
  2577. opt.type = range_option;
  2578. opt.name = "Number of receive memory block";
  2579. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2580. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2581. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2582. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2583. #ifdef module_param_array
  2584. if (num_RxMemBlock > bd) {
  2585. #endif
  2586. val = RxMemBlock[bd];
  2587. atl2_validate_option(&val, &opt);
  2588. adapter->rxd_ring_size = (u32)val;
  2589. /* FIXME */
  2590. /* ((u16)val)&~1; */ /* even number */
  2591. #ifdef module_param_array
  2592. } else
  2593. adapter->rxd_ring_size = (u32)opt.def;
  2594. #endif
  2595. /* init RXD Flow control value */
  2596. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2597. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2598. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2599. (adapter->rxd_ring_size / 12);
  2600. /* Interrupt Moderate Timer */
  2601. opt.type = range_option;
  2602. opt.name = "Interrupt Moderate Timer";
  2603. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2604. opt.def = INT_MOD_DEFAULT_CNT;
  2605. opt.arg.r.min = INT_MOD_MIN_CNT;
  2606. opt.arg.r.max = INT_MOD_MAX_CNT;
  2607. #ifdef module_param_array
  2608. if (num_IntModTimer > bd) {
  2609. #endif
  2610. val = IntModTimer[bd];
  2611. atl2_validate_option(&val, &opt);
  2612. adapter->imt = (u16) val;
  2613. #ifdef module_param_array
  2614. } else
  2615. adapter->imt = (u16)(opt.def);
  2616. #endif
  2617. /* Flash Vendor */
  2618. opt.type = range_option;
  2619. opt.name = "SPI Flash Vendor";
  2620. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2621. opt.def = FLASH_VENDOR_DEFAULT;
  2622. opt.arg.r.min = FLASH_VENDOR_MIN;
  2623. opt.arg.r.max = FLASH_VENDOR_MAX;
  2624. #ifdef module_param_array
  2625. if (num_FlashVendor > bd) {
  2626. #endif
  2627. val = FlashVendor[bd];
  2628. atl2_validate_option(&val, &opt);
  2629. adapter->hw.flash_vendor = (u8) val;
  2630. #ifdef module_param_array
  2631. } else
  2632. adapter->hw.flash_vendor = (u8)(opt.def);
  2633. #endif
  2634. /* MediaType */
  2635. opt.type = range_option;
  2636. opt.name = "Speed/Duplex Selection";
  2637. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2638. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2639. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2640. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2641. #ifdef module_param_array
  2642. if (num_MediaType > bd) {
  2643. #endif
  2644. val = MediaType[bd];
  2645. atl2_validate_option(&val, &opt);
  2646. adapter->hw.MediaType = (u16) val;
  2647. #ifdef module_param_array
  2648. } else
  2649. adapter->hw.MediaType = (u16)(opt.def);
  2650. #endif
  2651. }