wm8994.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static void wm8958_default_micdet(u16 status, void *data);
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  105. wm8994->jack_cb != wm8958_default_micdet)
  106. return;
  107. idle = !wm8994->jack_mic;
  108. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  109. if (sysclk & WM8994_SYSCLK_SRC)
  110. sysclk = wm8994->aifclk[1];
  111. else
  112. sysclk = wm8994->aifclk[0];
  113. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  114. rates = wm8994->pdata->micd_rates;
  115. num_rates = wm8994->pdata->num_micd_rates;
  116. } else if (wm8994->jackdet) {
  117. rates = jackdet_rates;
  118. num_rates = ARRAY_SIZE(jackdet_rates);
  119. } else {
  120. rates = micdet_rates;
  121. num_rates = ARRAY_SIZE(micdet_rates);
  122. }
  123. best = 0;
  124. for (i = 0; i < num_rates; i++) {
  125. if (rates[i].idle != idle)
  126. continue;
  127. if (abs(rates[i].sysclk - sysclk) <
  128. abs(rates[best].sysclk - sysclk))
  129. best = i;
  130. else if (rates[best].idle != idle)
  131. best = i;
  132. }
  133. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  134. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  135. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  136. rates[best].start, rates[best].rate, sysclk,
  137. idle ? "idle" : "active");
  138. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  139. WM8958_MICD_BIAS_STARTTIME_MASK |
  140. WM8958_MICD_RATE_MASK, val);
  141. }
  142. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  143. {
  144. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  145. int rate;
  146. int reg1 = 0;
  147. int offset;
  148. if (aif)
  149. offset = 4;
  150. else
  151. offset = 0;
  152. switch (wm8994->sysclk[aif]) {
  153. case WM8994_SYSCLK_MCLK1:
  154. rate = wm8994->mclk[0];
  155. break;
  156. case WM8994_SYSCLK_MCLK2:
  157. reg1 |= 0x8;
  158. rate = wm8994->mclk[1];
  159. break;
  160. case WM8994_SYSCLK_FLL1:
  161. reg1 |= 0x10;
  162. rate = wm8994->fll[0].out;
  163. break;
  164. case WM8994_SYSCLK_FLL2:
  165. reg1 |= 0x18;
  166. rate = wm8994->fll[1].out;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. if (rate >= 13500000) {
  172. rate /= 2;
  173. reg1 |= WM8994_AIF1CLK_DIV;
  174. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  175. aif + 1, rate);
  176. }
  177. wm8994->aifclk[aif] = rate;
  178. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  179. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  180. reg1);
  181. return 0;
  182. }
  183. static int configure_clock(struct snd_soc_codec *codec)
  184. {
  185. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  186. int change, new;
  187. /* Bring up the AIF clocks first */
  188. configure_aif_clock(codec, 0);
  189. configure_aif_clock(codec, 1);
  190. /* Then switch CLK_SYS over to the higher of them; a change
  191. * can only happen as a result of a clocking change which can
  192. * only be made outside of DAPM so we can safely redo the
  193. * clocking.
  194. */
  195. /* If they're equal it doesn't matter which is used */
  196. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  197. wm8958_micd_set_rate(codec);
  198. return 0;
  199. }
  200. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  201. new = WM8994_SYSCLK_SRC;
  202. else
  203. new = 0;
  204. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  205. WM8994_SYSCLK_SRC, new);
  206. if (change)
  207. snd_soc_dapm_sync(&codec->dapm);
  208. wm8958_micd_set_rate(codec);
  209. return 0;
  210. }
  211. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  212. struct snd_soc_dapm_widget *sink)
  213. {
  214. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  215. const char *clk;
  216. /* Check what we're currently using for CLK_SYS */
  217. if (reg & WM8994_SYSCLK_SRC)
  218. clk = "AIF2CLK";
  219. else
  220. clk = "AIF1CLK";
  221. return strcmp(source->name, clk) == 0;
  222. }
  223. static const char *sidetone_hpf_text[] = {
  224. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  225. };
  226. static const struct soc_enum sidetone_hpf =
  227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  228. static const char *adc_hpf_text[] = {
  229. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  230. };
  231. static const struct soc_enum aif1adc1_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif1adc2_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  235. static const struct soc_enum aif2adc_hpf =
  236. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  237. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  238. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  239. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  240. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  241. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  242. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  243. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  244. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  245. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  246. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  247. .put = wm8994_put_drc_sw, \
  248. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  249. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol)
  251. {
  252. struct soc_mixer_control *mc =
  253. (struct soc_mixer_control *)kcontrol->private_value;
  254. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  255. int mask, ret;
  256. /* Can't enable both ADC and DAC paths simultaneously */
  257. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  258. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  259. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  260. else
  261. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  262. ret = snd_soc_read(codec, mc->reg);
  263. if (ret < 0)
  264. return ret;
  265. if (ret & mask)
  266. return -EINVAL;
  267. return snd_soc_put_volsw(kcontrol, ucontrol);
  268. }
  269. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  270. {
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int base = wm8994_drc_base[drc];
  274. int cfg = wm8994->drc_cfg[drc];
  275. int save, i;
  276. /* Save any enables; the configuration should clear them. */
  277. save = snd_soc_read(codec, base);
  278. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA;
  280. for (i = 0; i < WM8994_DRC_REGS; i++)
  281. snd_soc_update_bits(codec, base + i, 0xffff,
  282. pdata->drc_cfgs[cfg].regs[i]);
  283. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  284. WM8994_AIF1ADC1L_DRC_ENA |
  285. WM8994_AIF1ADC1R_DRC_ENA, save);
  286. }
  287. /* Icky as hell but saves code duplication */
  288. static int wm8994_get_drc(const char *name)
  289. {
  290. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  291. return 0;
  292. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  293. return 1;
  294. if (strcmp(name, "AIF2DRC Mode") == 0)
  295. return 2;
  296. return -EINVAL;
  297. }
  298. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  302. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  303. struct wm8994_pdata *pdata = wm8994->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994_pdata *pdata = wm8994->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994_pdata *pdata = wm8994->pdata;
  389. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  390. int value = ucontrol->value.integer.value[0];
  391. if (block < 0)
  392. return block;
  393. if (value >= pdata->num_retune_mobile_cfgs)
  394. return -EINVAL;
  395. wm8994->retune_mobile_cfg[block] = value;
  396. wm8994_set_retune_mobile(codec, block);
  397. return 0;
  398. }
  399. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  405. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  406. return 0;
  407. }
  408. static const char *aif_chan_src_text[] = {
  409. "Left", "Right"
  410. };
  411. static const struct soc_enum aif1adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif1dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif2dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const char *osr_text[] = {
  428. "Low Power", "High Performance",
  429. };
  430. static const struct soc_enum dac_osr =
  431. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  432. static const struct soc_enum adc_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  434. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  435. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  436. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  437. 1, 119, 0, digital_tlv),
  438. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  439. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  440. 1, 119, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  442. WM8994_AIF2_ADC_RIGHT_VOLUME,
  443. 1, 119, 0, digital_tlv),
  444. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  445. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  446. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  447. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  448. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  449. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  450. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  451. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  452. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  453. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  454. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  455. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  457. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  459. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  461. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  463. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  464. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  465. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  466. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  467. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  468. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  469. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  470. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  471. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  472. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  473. 5, 12, 0, st_tlv),
  474. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 0, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  481. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  482. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  483. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  484. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  485. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  487. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("ADC OSR", adc_osr),
  489. SOC_ENUM("DAC OSR", dac_osr),
  490. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  491. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  492. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  494. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  495. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  499. 6, 1, 1, wm_hubs_spkmix_tlv),
  500. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 2, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  507. 10, 15, 0, wm8994_3d_tlv),
  508. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  509. 8, 1, 0),
  510. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  517. 8, 1, 0),
  518. };
  519. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  520. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  549. eq_tlv),
  550. };
  551. static const char *wm8958_ng_text[] = {
  552. "30ms", "125ms", "250ms", "500ms",
  553. };
  554. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  555. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  556. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  557. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  558. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  559. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  560. static const struct soc_enum wm8958_aif2dac_ng_hold =
  561. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  562. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  563. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  564. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  565. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  566. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  567. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  568. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  569. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  570. 7, 1, ng_tlv),
  571. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  572. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  573. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  574. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  575. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  576. 7, 1, ng_tlv),
  577. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  578. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  579. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  580. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  581. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  582. 7, 1, ng_tlv),
  583. };
  584. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  585. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  586. mixin_boost_tlv),
  587. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  588. mixin_boost_tlv),
  589. };
  590. /* We run all mode setting through a function to enforce audio mode */
  591. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  592. {
  593. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  594. if (!wm8994->jackdet || !wm8994->jack_cb)
  595. return;
  596. if (wm8994->active_refcount)
  597. mode = WM1811_JACKDET_MODE_AUDIO;
  598. if (mode == wm8994->jackdet_mode)
  599. return;
  600. wm8994->jackdet_mode = mode;
  601. /* Always use audio mode to detect while the system is active */
  602. if (mode != WM1811_JACKDET_MODE_NONE)
  603. mode = WM1811_JACKDET_MODE_AUDIO;
  604. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  605. WM1811_JACKDET_MODE_MASK, mode);
  606. }
  607. static void active_reference(struct snd_soc_codec *codec)
  608. {
  609. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  610. mutex_lock(&wm8994->accdet_lock);
  611. wm8994->active_refcount++;
  612. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  613. wm8994->active_refcount);
  614. /* If we're using jack detection go into audio mode */
  615. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  616. mutex_unlock(&wm8994->accdet_lock);
  617. }
  618. static void active_dereference(struct snd_soc_codec *codec)
  619. {
  620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  621. u16 mode;
  622. mutex_lock(&wm8994->accdet_lock);
  623. wm8994->active_refcount--;
  624. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  625. wm8994->active_refcount);
  626. if (wm8994->active_refcount == 0) {
  627. /* Go into appropriate detection only mode */
  628. if (wm8994->jack_mic || wm8994->mic_detecting)
  629. mode = WM1811_JACKDET_MODE_MIC;
  630. else
  631. mode = WM1811_JACKDET_MODE_JACK;
  632. wm1811_jackdet_set_mode(codec, mode);
  633. }
  634. mutex_unlock(&wm8994->accdet_lock);
  635. }
  636. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  637. struct snd_kcontrol *kcontrol, int event)
  638. {
  639. struct snd_soc_codec *codec = w->codec;
  640. switch (event) {
  641. case SND_SOC_DAPM_PRE_PMU:
  642. return configure_clock(codec);
  643. case SND_SOC_DAPM_POST_PMD:
  644. configure_clock(codec);
  645. break;
  646. }
  647. return 0;
  648. }
  649. static void vmid_reference(struct snd_soc_codec *codec)
  650. {
  651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  652. pm_runtime_get_sync(codec->dev);
  653. wm8994->vmid_refcount++;
  654. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  655. wm8994->vmid_refcount);
  656. if (wm8994->vmid_refcount == 1) {
  657. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  658. WM8994_LINEOUT1_DISCH |
  659. WM8994_LINEOUT2_DISCH, 0);
  660. wm_hubs_vmid_ena(codec);
  661. switch (wm8994->vmid_mode) {
  662. default:
  663. WARN_ON(NULL == "Invalid VMID mode");
  664. case WM8994_VMID_NORMAL:
  665. /* Startup bias, VMID ramp & buffer */
  666. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  667. WM8994_BIAS_SRC |
  668. WM8994_VMID_DISCH |
  669. WM8994_STARTUP_BIAS_ENA |
  670. WM8994_VMID_BUF_ENA |
  671. WM8994_VMID_RAMP_MASK,
  672. WM8994_BIAS_SRC |
  673. WM8994_STARTUP_BIAS_ENA |
  674. WM8994_VMID_BUF_ENA |
  675. (0x3 << WM8994_VMID_RAMP_SHIFT));
  676. /* Main bias enable, VMID=2x40k */
  677. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  678. WM8994_BIAS_ENA |
  679. WM8994_VMID_SEL_MASK,
  680. WM8994_BIAS_ENA | 0x2);
  681. msleep(50);
  682. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  683. WM8994_VMID_RAMP_MASK |
  684. WM8994_BIAS_SRC,
  685. 0);
  686. break;
  687. case WM8994_VMID_FORCE:
  688. /* Startup bias, slow VMID ramp & buffer */
  689. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  690. WM8994_BIAS_SRC |
  691. WM8994_VMID_DISCH |
  692. WM8994_STARTUP_BIAS_ENA |
  693. WM8994_VMID_BUF_ENA |
  694. WM8994_VMID_RAMP_MASK,
  695. WM8994_BIAS_SRC |
  696. WM8994_STARTUP_BIAS_ENA |
  697. WM8994_VMID_BUF_ENA |
  698. (0x2 << WM8994_VMID_RAMP_SHIFT));
  699. /* Main bias enable, VMID=2x40k */
  700. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  701. WM8994_BIAS_ENA |
  702. WM8994_VMID_SEL_MASK,
  703. WM8994_BIAS_ENA | 0x2);
  704. msleep(400);
  705. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  706. WM8994_VMID_RAMP_MASK |
  707. WM8994_BIAS_SRC,
  708. 0);
  709. break;
  710. }
  711. }
  712. }
  713. static void vmid_dereference(struct snd_soc_codec *codec)
  714. {
  715. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  716. wm8994->vmid_refcount--;
  717. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  718. wm8994->vmid_refcount);
  719. if (wm8994->vmid_refcount == 0) {
  720. if (wm8994->hubs.lineout1_se)
  721. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  722. WM8994_LINEOUT1N_ENA |
  723. WM8994_LINEOUT1P_ENA,
  724. WM8994_LINEOUT1N_ENA |
  725. WM8994_LINEOUT1P_ENA);
  726. if (wm8994->hubs.lineout2_se)
  727. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  728. WM8994_LINEOUT2N_ENA |
  729. WM8994_LINEOUT2P_ENA,
  730. WM8994_LINEOUT2N_ENA |
  731. WM8994_LINEOUT2P_ENA);
  732. /* Start discharging VMID */
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_BIAS_SRC |
  735. WM8994_VMID_DISCH,
  736. WM8994_BIAS_SRC |
  737. WM8994_VMID_DISCH);
  738. switch (wm8994->vmid_mode) {
  739. case WM8994_VMID_FORCE:
  740. msleep(350);
  741. break;
  742. default:
  743. break;
  744. }
  745. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  746. WM8994_VROI, WM8994_VROI);
  747. /* Active discharge */
  748. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  749. WM8994_LINEOUT1_DISCH |
  750. WM8994_LINEOUT2_DISCH,
  751. WM8994_LINEOUT1_DISCH |
  752. WM8994_LINEOUT2_DISCH);
  753. msleep(150);
  754. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  755. WM8994_LINEOUT1N_ENA |
  756. WM8994_LINEOUT1P_ENA |
  757. WM8994_LINEOUT2N_ENA |
  758. WM8994_LINEOUT2P_ENA, 0);
  759. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  760. WM8994_VROI, 0);
  761. /* Switch off startup biases */
  762. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  763. WM8994_BIAS_SRC |
  764. WM8994_STARTUP_BIAS_ENA |
  765. WM8994_VMID_BUF_ENA |
  766. WM8994_VMID_RAMP_MASK, 0);
  767. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  768. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  769. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  770. WM8994_VMID_RAMP_MASK, 0);
  771. }
  772. pm_runtime_put(codec->dev);
  773. }
  774. static int vmid_event(struct snd_soc_dapm_widget *w,
  775. struct snd_kcontrol *kcontrol, int event)
  776. {
  777. struct snd_soc_codec *codec = w->codec;
  778. switch (event) {
  779. case SND_SOC_DAPM_PRE_PMU:
  780. vmid_reference(codec);
  781. break;
  782. case SND_SOC_DAPM_POST_PMD:
  783. vmid_dereference(codec);
  784. break;
  785. }
  786. return 0;
  787. }
  788. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  789. {
  790. int source = 0; /* GCC flow analysis can't track enable */
  791. int reg, reg_r;
  792. /* We also need the same AIF source for L/R and only one path */
  793. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  794. switch (reg) {
  795. case WM8994_AIF2DACL_TO_DAC1L:
  796. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  797. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  798. break;
  799. case WM8994_AIF1DAC2L_TO_DAC1L:
  800. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  801. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  802. break;
  803. case WM8994_AIF1DAC1L_TO_DAC1L:
  804. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  805. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  806. break;
  807. default:
  808. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  809. return false;
  810. }
  811. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  812. if (reg_r != reg) {
  813. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  814. return false;
  815. }
  816. /* Set the source up */
  817. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  818. WM8994_CP_DYN_SRC_SEL_MASK, source);
  819. return true;
  820. }
  821. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  822. struct snd_kcontrol *kcontrol, int event)
  823. {
  824. struct snd_soc_codec *codec = w->codec;
  825. struct wm8994 *control = codec->control_data;
  826. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  827. int i;
  828. int dac;
  829. int adc;
  830. int val;
  831. switch (control->type) {
  832. case WM8994:
  833. case WM8958:
  834. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  835. break;
  836. default:
  837. break;
  838. }
  839. switch (event) {
  840. case SND_SOC_DAPM_PRE_PMU:
  841. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  842. if ((val & WM8994_AIF1ADCL_SRC) &&
  843. (val & WM8994_AIF1ADCR_SRC))
  844. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  845. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  846. !(val & WM8994_AIF1ADCR_SRC))
  847. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  848. else
  849. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  850. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  851. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  852. if ((val & WM8994_AIF1DACL_SRC) &&
  853. (val & WM8994_AIF1DACR_SRC))
  854. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  855. else if (!(val & WM8994_AIF1DACL_SRC) &&
  856. !(val & WM8994_AIF1DACR_SRC))
  857. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  858. else
  859. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  860. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  861. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  862. mask, adc);
  863. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  864. mask, dac);
  865. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  866. WM8994_AIF1DSPCLK_ENA |
  867. WM8994_SYSDSPCLK_ENA,
  868. WM8994_AIF1DSPCLK_ENA |
  869. WM8994_SYSDSPCLK_ENA);
  870. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  871. WM8994_AIF1ADC1R_ENA |
  872. WM8994_AIF1ADC1L_ENA |
  873. WM8994_AIF1ADC2R_ENA |
  874. WM8994_AIF1ADC2L_ENA);
  875. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  876. WM8994_AIF1DAC1R_ENA |
  877. WM8994_AIF1DAC1L_ENA |
  878. WM8994_AIF1DAC2R_ENA |
  879. WM8994_AIF1DAC2L_ENA);
  880. break;
  881. case SND_SOC_DAPM_POST_PMU:
  882. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  883. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  884. snd_soc_read(codec,
  885. wm8994_vu_bits[i].reg));
  886. break;
  887. case SND_SOC_DAPM_PRE_PMD:
  888. case SND_SOC_DAPM_POST_PMD:
  889. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  890. mask, 0);
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  892. mask, 0);
  893. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  894. if (val & WM8994_AIF2DSPCLK_ENA)
  895. val = WM8994_SYSDSPCLK_ENA;
  896. else
  897. val = 0;
  898. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  899. WM8994_SYSDSPCLK_ENA |
  900. WM8994_AIF1DSPCLK_ENA, val);
  901. break;
  902. }
  903. return 0;
  904. }
  905. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  906. struct snd_kcontrol *kcontrol, int event)
  907. {
  908. struct snd_soc_codec *codec = w->codec;
  909. int i;
  910. int dac;
  911. int adc;
  912. int val;
  913. switch (event) {
  914. case SND_SOC_DAPM_PRE_PMU:
  915. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  916. if ((val & WM8994_AIF2ADCL_SRC) &&
  917. (val & WM8994_AIF2ADCR_SRC))
  918. adc = WM8994_AIF2ADCR_ENA;
  919. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  920. !(val & WM8994_AIF2ADCR_SRC))
  921. adc = WM8994_AIF2ADCL_ENA;
  922. else
  923. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  924. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  925. if ((val & WM8994_AIF2DACL_SRC) &&
  926. (val & WM8994_AIF2DACR_SRC))
  927. dac = WM8994_AIF2DACR_ENA;
  928. else if (!(val & WM8994_AIF2DACL_SRC) &&
  929. !(val & WM8994_AIF2DACR_SRC))
  930. dac = WM8994_AIF2DACL_ENA;
  931. else
  932. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  933. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  934. WM8994_AIF2ADCL_ENA |
  935. WM8994_AIF2ADCR_ENA, adc);
  936. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  937. WM8994_AIF2DACL_ENA |
  938. WM8994_AIF2DACR_ENA, dac);
  939. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  940. WM8994_AIF2DSPCLK_ENA |
  941. WM8994_SYSDSPCLK_ENA,
  942. WM8994_AIF2DSPCLK_ENA |
  943. WM8994_SYSDSPCLK_ENA);
  944. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  945. WM8994_AIF2ADCL_ENA |
  946. WM8994_AIF2ADCR_ENA,
  947. WM8994_AIF2ADCL_ENA |
  948. WM8994_AIF2ADCR_ENA);
  949. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  950. WM8994_AIF2DACL_ENA |
  951. WM8994_AIF2DACR_ENA,
  952. WM8994_AIF2DACL_ENA |
  953. WM8994_AIF2DACR_ENA);
  954. break;
  955. case SND_SOC_DAPM_POST_PMU:
  956. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  957. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  958. snd_soc_read(codec,
  959. wm8994_vu_bits[i].reg));
  960. break;
  961. case SND_SOC_DAPM_PRE_PMD:
  962. case SND_SOC_DAPM_POST_PMD:
  963. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  964. WM8994_AIF2DACL_ENA |
  965. WM8994_AIF2DACR_ENA, 0);
  966. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  967. WM8994_AIF2ADCL_ENA |
  968. WM8994_AIF2ADCR_ENA, 0);
  969. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  970. if (val & WM8994_AIF1DSPCLK_ENA)
  971. val = WM8994_SYSDSPCLK_ENA;
  972. else
  973. val = 0;
  974. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  975. WM8994_SYSDSPCLK_ENA |
  976. WM8994_AIF2DSPCLK_ENA, val);
  977. break;
  978. }
  979. return 0;
  980. }
  981. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  982. struct snd_kcontrol *kcontrol, int event)
  983. {
  984. struct snd_soc_codec *codec = w->codec;
  985. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  986. switch (event) {
  987. case SND_SOC_DAPM_PRE_PMU:
  988. wm8994->aif1clk_enable = 1;
  989. break;
  990. case SND_SOC_DAPM_POST_PMD:
  991. wm8994->aif1clk_disable = 1;
  992. break;
  993. }
  994. return 0;
  995. }
  996. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  997. struct snd_kcontrol *kcontrol, int event)
  998. {
  999. struct snd_soc_codec *codec = w->codec;
  1000. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1001. switch (event) {
  1002. case SND_SOC_DAPM_PRE_PMU:
  1003. wm8994->aif2clk_enable = 1;
  1004. break;
  1005. case SND_SOC_DAPM_POST_PMD:
  1006. wm8994->aif2clk_disable = 1;
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1012. struct snd_kcontrol *kcontrol, int event)
  1013. {
  1014. struct snd_soc_codec *codec = w->codec;
  1015. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1016. switch (event) {
  1017. case SND_SOC_DAPM_PRE_PMU:
  1018. if (wm8994->aif1clk_enable) {
  1019. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1020. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1021. WM8994_AIF1CLK_ENA_MASK,
  1022. WM8994_AIF1CLK_ENA);
  1023. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1024. wm8994->aif1clk_enable = 0;
  1025. }
  1026. if (wm8994->aif2clk_enable) {
  1027. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1028. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1029. WM8994_AIF2CLK_ENA_MASK,
  1030. WM8994_AIF2CLK_ENA);
  1031. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1032. wm8994->aif2clk_enable = 0;
  1033. }
  1034. break;
  1035. }
  1036. /* We may also have postponed startup of DSP, handle that. */
  1037. wm8958_aif_ev(w, kcontrol, event);
  1038. return 0;
  1039. }
  1040. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1041. struct snd_kcontrol *kcontrol, int event)
  1042. {
  1043. struct snd_soc_codec *codec = w->codec;
  1044. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1045. switch (event) {
  1046. case SND_SOC_DAPM_POST_PMD:
  1047. if (wm8994->aif1clk_disable) {
  1048. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1049. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1050. WM8994_AIF1CLK_ENA_MASK, 0);
  1051. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1052. wm8994->aif1clk_disable = 0;
  1053. }
  1054. if (wm8994->aif2clk_disable) {
  1055. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1056. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1057. WM8994_AIF2CLK_ENA_MASK, 0);
  1058. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1059. wm8994->aif2clk_disable = 0;
  1060. }
  1061. break;
  1062. }
  1063. return 0;
  1064. }
  1065. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1066. struct snd_kcontrol *kcontrol, int event)
  1067. {
  1068. late_enable_ev(w, kcontrol, event);
  1069. return 0;
  1070. }
  1071. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1072. struct snd_kcontrol *kcontrol, int event)
  1073. {
  1074. late_enable_ev(w, kcontrol, event);
  1075. return 0;
  1076. }
  1077. static int dac_ev(struct snd_soc_dapm_widget *w,
  1078. struct snd_kcontrol *kcontrol, int event)
  1079. {
  1080. struct snd_soc_codec *codec = w->codec;
  1081. unsigned int mask = 1 << w->shift;
  1082. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1083. mask, mask);
  1084. return 0;
  1085. }
  1086. static const char *adc_mux_text[] = {
  1087. "ADC",
  1088. "DMIC",
  1089. };
  1090. static const struct soc_enum adc_enum =
  1091. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1092. static const struct snd_kcontrol_new adcl_mux =
  1093. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1094. static const struct snd_kcontrol_new adcr_mux =
  1095. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1096. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1097. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1098. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1099. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1100. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1101. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1102. };
  1103. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1104. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1105. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1106. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1107. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1108. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1109. };
  1110. /* Debugging; dump chip status after DAPM transitions */
  1111. static int post_ev(struct snd_soc_dapm_widget *w,
  1112. struct snd_kcontrol *kcontrol, int event)
  1113. {
  1114. struct snd_soc_codec *codec = w->codec;
  1115. dev_dbg(codec->dev, "SRC status: %x\n",
  1116. snd_soc_read(codec,
  1117. WM8994_RATE_STATUS));
  1118. return 0;
  1119. }
  1120. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1121. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1122. 1, 1, 0),
  1123. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1124. 0, 1, 0),
  1125. };
  1126. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1127. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1128. 1, 1, 0),
  1129. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1130. 0, 1, 0),
  1131. };
  1132. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1133. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1134. 1, 1, 0),
  1135. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1136. 0, 1, 0),
  1137. };
  1138. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1139. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1140. 1, 1, 0),
  1141. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1142. 0, 1, 0),
  1143. };
  1144. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1145. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1146. 5, 1, 0),
  1147. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1148. 4, 1, 0),
  1149. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1150. 2, 1, 0),
  1151. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1152. 1, 1, 0),
  1153. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1154. 0, 1, 0),
  1155. };
  1156. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1157. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1158. 5, 1, 0),
  1159. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1160. 4, 1, 0),
  1161. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1162. 2, 1, 0),
  1163. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1164. 1, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1166. 0, 1, 0),
  1167. };
  1168. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1169. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1170. .info = snd_soc_info_volsw, \
  1171. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1172. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1173. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1174. struct snd_ctl_elem_value *ucontrol)
  1175. {
  1176. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1177. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1178. struct snd_soc_codec *codec = w->codec;
  1179. int ret;
  1180. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1181. wm_hubs_update_class_w(codec);
  1182. return ret;
  1183. }
  1184. static const struct snd_kcontrol_new dac1l_mix[] = {
  1185. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1186. 5, 1, 0),
  1187. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1188. 4, 1, 0),
  1189. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1190. 2, 1, 0),
  1191. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1192. 1, 1, 0),
  1193. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1194. 0, 1, 0),
  1195. };
  1196. static const struct snd_kcontrol_new dac1r_mix[] = {
  1197. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1198. 5, 1, 0),
  1199. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1200. 4, 1, 0),
  1201. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1202. 2, 1, 0),
  1203. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1204. 1, 1, 0),
  1205. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1206. 0, 1, 0),
  1207. };
  1208. static const char *sidetone_text[] = {
  1209. "ADC/DMIC1", "DMIC2",
  1210. };
  1211. static const struct soc_enum sidetone1_enum =
  1212. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1213. static const struct snd_kcontrol_new sidetone1_mux =
  1214. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1215. static const struct soc_enum sidetone2_enum =
  1216. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1217. static const struct snd_kcontrol_new sidetone2_mux =
  1218. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1219. static const char *aif1dac_text[] = {
  1220. "AIF1DACDAT", "AIF3DACDAT",
  1221. };
  1222. static const struct soc_enum aif1dac_enum =
  1223. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1224. static const struct snd_kcontrol_new aif1dac_mux =
  1225. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1226. static const char *aif2dac_text[] = {
  1227. "AIF2DACDAT", "AIF3DACDAT",
  1228. };
  1229. static const struct soc_enum aif2dac_enum =
  1230. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1231. static const struct snd_kcontrol_new aif2dac_mux =
  1232. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1233. static const char *aif2adc_text[] = {
  1234. "AIF2ADCDAT", "AIF3DACDAT",
  1235. };
  1236. static const struct soc_enum aif2adc_enum =
  1237. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1238. static const struct snd_kcontrol_new aif2adc_mux =
  1239. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1240. static const char *aif3adc_text[] = {
  1241. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1242. };
  1243. static const struct soc_enum wm8994_aif3adc_enum =
  1244. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1245. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1246. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1247. static const struct soc_enum wm8958_aif3adc_enum =
  1248. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1249. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1250. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1251. static const char *mono_pcm_out_text[] = {
  1252. "None", "AIF2ADCL", "AIF2ADCR",
  1253. };
  1254. static const struct soc_enum mono_pcm_out_enum =
  1255. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1256. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1257. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1258. static const char *aif2dac_src_text[] = {
  1259. "AIF2", "AIF3",
  1260. };
  1261. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1262. static const struct soc_enum aif2dacl_src_enum =
  1263. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1264. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1265. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1266. static const struct soc_enum aif2dacr_src_enum =
  1267. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1268. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1269. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1270. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1271. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1272. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1273. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1274. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1275. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1276. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1277. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1278. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1279. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1280. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1281. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1282. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1283. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1284. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1285. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1286. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1287. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1288. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1289. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1290. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1291. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1292. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1293. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1294. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1295. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1296. };
  1297. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1298. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1299. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1300. SND_SOC_DAPM_PRE_PMD),
  1301. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1302. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1303. SND_SOC_DAPM_PRE_PMD),
  1304. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1305. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1306. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1307. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1308. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1309. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1310. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1311. };
  1312. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1313. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1314. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1315. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1316. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1317. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1318. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1319. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1320. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1321. };
  1322. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1323. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1324. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1325. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1326. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1327. };
  1328. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1329. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1330. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1331. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1332. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1333. };
  1334. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1335. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1336. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1337. };
  1338. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1339. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1340. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1341. SND_SOC_DAPM_INPUT("Clock"),
  1342. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1343. SND_SOC_DAPM_PRE_PMU),
  1344. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1345. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1346. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1347. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1348. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1349. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1350. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1351. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1352. 0, SND_SOC_NOPM, 9, 0),
  1353. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1354. 0, SND_SOC_NOPM, 8, 0),
  1355. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1356. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1357. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1358. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1359. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1360. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1361. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1362. 0, SND_SOC_NOPM, 11, 0),
  1363. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1364. 0, SND_SOC_NOPM, 10, 0),
  1365. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1366. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1367. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1368. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1369. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1370. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1371. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1372. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1373. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1374. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1375. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1376. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1377. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1378. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1379. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1380. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1381. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1382. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1383. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1384. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1385. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1386. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1387. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1388. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1389. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1390. SND_SOC_NOPM, 13, 0),
  1391. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1392. SND_SOC_NOPM, 12, 0),
  1393. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1394. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1395. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1396. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1397. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1398. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1399. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1400. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1401. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1402. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1403. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1404. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1405. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1406. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1407. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1408. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1409. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1410. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1411. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1412. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1413. /* Power is done with the muxes since the ADC power also controls the
  1414. * downsampling chain, the chip will automatically manage the analogue
  1415. * specific portions.
  1416. */
  1417. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1418. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1419. SND_SOC_DAPM_POST("Debug log", post_ev),
  1420. };
  1421. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1422. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1423. };
  1424. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1425. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1426. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1427. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1428. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1429. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1430. };
  1431. static const struct snd_soc_dapm_route intercon[] = {
  1432. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1433. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1434. { "DSP1CLK", NULL, "CLK_SYS" },
  1435. { "DSP2CLK", NULL, "CLK_SYS" },
  1436. { "DSPINTCLK", NULL, "CLK_SYS" },
  1437. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1438. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1439. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1440. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1441. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1442. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1443. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1444. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1445. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1446. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1447. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1448. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1449. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1450. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1451. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1452. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1453. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1454. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1455. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1456. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1457. { "AIF2ADCL", NULL, "AIF2CLK" },
  1458. { "AIF2ADCL", NULL, "DSP2CLK" },
  1459. { "AIF2ADCR", NULL, "AIF2CLK" },
  1460. { "AIF2ADCR", NULL, "DSP2CLK" },
  1461. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1462. { "AIF2DACL", NULL, "AIF2CLK" },
  1463. { "AIF2DACL", NULL, "DSP2CLK" },
  1464. { "AIF2DACR", NULL, "AIF2CLK" },
  1465. { "AIF2DACR", NULL, "DSP2CLK" },
  1466. { "AIF2DACR", NULL, "DSPINTCLK" },
  1467. { "DMIC1L", NULL, "DMIC1DAT" },
  1468. { "DMIC1L", NULL, "CLK_SYS" },
  1469. { "DMIC1R", NULL, "DMIC1DAT" },
  1470. { "DMIC1R", NULL, "CLK_SYS" },
  1471. { "DMIC2L", NULL, "DMIC2DAT" },
  1472. { "DMIC2L", NULL, "CLK_SYS" },
  1473. { "DMIC2R", NULL, "DMIC2DAT" },
  1474. { "DMIC2R", NULL, "CLK_SYS" },
  1475. { "ADCL", NULL, "AIF1CLK" },
  1476. { "ADCL", NULL, "DSP1CLK" },
  1477. { "ADCL", NULL, "DSPINTCLK" },
  1478. { "ADCR", NULL, "AIF1CLK" },
  1479. { "ADCR", NULL, "DSP1CLK" },
  1480. { "ADCR", NULL, "DSPINTCLK" },
  1481. { "ADCL Mux", "ADC", "ADCL" },
  1482. { "ADCL Mux", "DMIC", "DMIC1L" },
  1483. { "ADCR Mux", "ADC", "ADCR" },
  1484. { "ADCR Mux", "DMIC", "DMIC1R" },
  1485. { "DAC1L", NULL, "AIF1CLK" },
  1486. { "DAC1L", NULL, "DSP1CLK" },
  1487. { "DAC1L", NULL, "DSPINTCLK" },
  1488. { "DAC1R", NULL, "AIF1CLK" },
  1489. { "DAC1R", NULL, "DSP1CLK" },
  1490. { "DAC1R", NULL, "DSPINTCLK" },
  1491. { "DAC2L", NULL, "AIF2CLK" },
  1492. { "DAC2L", NULL, "DSP2CLK" },
  1493. { "DAC2L", NULL, "DSPINTCLK" },
  1494. { "DAC2R", NULL, "AIF2DACR" },
  1495. { "DAC2R", NULL, "AIF2CLK" },
  1496. { "DAC2R", NULL, "DSP2CLK" },
  1497. { "DAC2R", NULL, "DSPINTCLK" },
  1498. { "TOCLK", NULL, "CLK_SYS" },
  1499. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1500. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1501. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1502. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1503. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1504. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1505. /* AIF1 outputs */
  1506. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1507. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1508. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1509. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1510. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1511. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1512. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1513. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1514. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1515. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1516. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1517. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1518. /* Pin level routing for AIF3 */
  1519. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1520. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1521. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1522. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1523. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1524. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1525. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1526. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1527. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1528. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1529. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1530. /* DAC1 inputs */
  1531. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1532. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1533. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1534. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1535. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1536. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1537. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1538. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1539. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1540. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1541. /* DAC2/AIF2 outputs */
  1542. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1543. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1544. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1545. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1546. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1547. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1548. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1549. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1550. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1551. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1552. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1553. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1554. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1555. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1556. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1557. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1558. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1559. /* AIF3 output */
  1560. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1561. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1562. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1563. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1564. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1565. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1566. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1567. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1568. /* Sidetone */
  1569. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1570. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1571. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1572. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1573. /* Output stages */
  1574. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1575. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1576. { "SPKL", "DAC1 Switch", "DAC1L" },
  1577. { "SPKL", "DAC2 Switch", "DAC2L" },
  1578. { "SPKR", "DAC1 Switch", "DAC1R" },
  1579. { "SPKR", "DAC2 Switch", "DAC2R" },
  1580. { "Left Headphone Mux", "DAC", "DAC1L" },
  1581. { "Right Headphone Mux", "DAC", "DAC1R" },
  1582. };
  1583. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1584. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1585. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1586. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1587. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1588. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1589. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1590. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1591. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1592. };
  1593. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1594. { "DAC1L", NULL, "DAC1L Mixer" },
  1595. { "DAC1R", NULL, "DAC1R Mixer" },
  1596. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1597. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1598. };
  1599. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1600. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1601. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1602. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1603. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1604. { "MICBIAS1", NULL, "CLK_SYS" },
  1605. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1606. { "MICBIAS2", NULL, "CLK_SYS" },
  1607. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1608. };
  1609. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1610. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1611. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1612. { "MICBIAS1", NULL, "VMID" },
  1613. { "MICBIAS2", NULL, "VMID" },
  1614. };
  1615. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1616. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1617. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1618. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1619. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1620. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1621. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1622. { "AIF3DACDAT", NULL, "AIF3" },
  1623. { "AIF3ADCDAT", NULL, "AIF3" },
  1624. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1625. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1626. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1627. };
  1628. /* The size in bits of the FLL divide multiplied by 10
  1629. * to allow rounding later */
  1630. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1631. struct fll_div {
  1632. u16 outdiv;
  1633. u16 n;
  1634. u16 k;
  1635. u16 clk_ref_div;
  1636. u16 fll_fratio;
  1637. };
  1638. static int wm8994_get_fll_config(struct fll_div *fll,
  1639. int freq_in, int freq_out)
  1640. {
  1641. u64 Kpart;
  1642. unsigned int K, Ndiv, Nmod;
  1643. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1644. /* Scale the input frequency down to <= 13.5MHz */
  1645. fll->clk_ref_div = 0;
  1646. while (freq_in > 13500000) {
  1647. fll->clk_ref_div++;
  1648. freq_in /= 2;
  1649. if (fll->clk_ref_div > 3)
  1650. return -EINVAL;
  1651. }
  1652. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1653. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1654. fll->outdiv = 3;
  1655. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1656. fll->outdiv++;
  1657. if (fll->outdiv > 63)
  1658. return -EINVAL;
  1659. }
  1660. freq_out *= fll->outdiv + 1;
  1661. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1662. if (freq_in > 1000000) {
  1663. fll->fll_fratio = 0;
  1664. } else if (freq_in > 256000) {
  1665. fll->fll_fratio = 1;
  1666. freq_in *= 2;
  1667. } else if (freq_in > 128000) {
  1668. fll->fll_fratio = 2;
  1669. freq_in *= 4;
  1670. } else if (freq_in > 64000) {
  1671. fll->fll_fratio = 3;
  1672. freq_in *= 8;
  1673. } else {
  1674. fll->fll_fratio = 4;
  1675. freq_in *= 16;
  1676. }
  1677. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1678. /* Now, calculate N.K */
  1679. Ndiv = freq_out / freq_in;
  1680. fll->n = Ndiv;
  1681. Nmod = freq_out % freq_in;
  1682. pr_debug("Nmod=%d\n", Nmod);
  1683. /* Calculate fractional part - scale up so we can round. */
  1684. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1685. do_div(Kpart, freq_in);
  1686. K = Kpart & 0xFFFFFFFF;
  1687. if ((K % 10) >= 5)
  1688. K += 5;
  1689. /* Move down to proper range now rounding is done */
  1690. fll->k = K / 10;
  1691. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1692. return 0;
  1693. }
  1694. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1695. unsigned int freq_in, unsigned int freq_out)
  1696. {
  1697. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1698. struct wm8994 *control = wm8994->wm8994;
  1699. int reg_offset, ret;
  1700. struct fll_div fll;
  1701. u16 reg, clk1, aif_reg, aif_src;
  1702. unsigned long timeout;
  1703. bool was_enabled;
  1704. switch (id) {
  1705. case WM8994_FLL1:
  1706. reg_offset = 0;
  1707. id = 0;
  1708. aif_src = 0x10;
  1709. break;
  1710. case WM8994_FLL2:
  1711. reg_offset = 0x20;
  1712. id = 1;
  1713. aif_src = 0x18;
  1714. break;
  1715. default:
  1716. return -EINVAL;
  1717. }
  1718. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1719. was_enabled = reg & WM8994_FLL1_ENA;
  1720. switch (src) {
  1721. case 0:
  1722. /* Allow no source specification when stopping */
  1723. if (freq_out)
  1724. return -EINVAL;
  1725. src = wm8994->fll[id].src;
  1726. break;
  1727. case WM8994_FLL_SRC_MCLK1:
  1728. case WM8994_FLL_SRC_MCLK2:
  1729. case WM8994_FLL_SRC_LRCLK:
  1730. case WM8994_FLL_SRC_BCLK:
  1731. break;
  1732. case WM8994_FLL_SRC_INTERNAL:
  1733. freq_in = 12000000;
  1734. freq_out = 12000000;
  1735. break;
  1736. default:
  1737. return -EINVAL;
  1738. }
  1739. /* Are we changing anything? */
  1740. if (wm8994->fll[id].src == src &&
  1741. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1742. return 0;
  1743. /* If we're stopping the FLL redo the old config - no
  1744. * registers will actually be written but we avoid GCC flow
  1745. * analysis bugs spewing warnings.
  1746. */
  1747. if (freq_out)
  1748. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1749. else
  1750. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1751. wm8994->fll[id].out);
  1752. if (ret < 0)
  1753. return ret;
  1754. /* Make sure that we're not providing SYSCLK right now */
  1755. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1756. if (clk1 & WM8994_SYSCLK_SRC)
  1757. aif_reg = WM8994_AIF2_CLOCKING_1;
  1758. else
  1759. aif_reg = WM8994_AIF1_CLOCKING_1;
  1760. reg = snd_soc_read(codec, aif_reg);
  1761. if ((reg & WM8994_AIF1CLK_ENA) &&
  1762. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1763. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1764. id + 1);
  1765. return -EBUSY;
  1766. }
  1767. /* We always need to disable the FLL while reconfiguring */
  1768. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1769. WM8994_FLL1_ENA, 0);
  1770. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1771. freq_in == freq_out && freq_out) {
  1772. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1773. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1774. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1775. goto out;
  1776. }
  1777. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1778. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1779. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1780. WM8994_FLL1_OUTDIV_MASK |
  1781. WM8994_FLL1_FRATIO_MASK, reg);
  1782. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1783. WM8994_FLL1_K_MASK, fll.k);
  1784. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1785. WM8994_FLL1_N_MASK,
  1786. fll.n << WM8994_FLL1_N_SHIFT);
  1787. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1788. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1789. WM8994_FLL1_REFCLK_DIV_MASK |
  1790. WM8994_FLL1_REFCLK_SRC_MASK,
  1791. ((src == WM8994_FLL_SRC_INTERNAL)
  1792. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1793. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1794. (src - 1));
  1795. /* Clear any pending completion from a previous failure */
  1796. try_wait_for_completion(&wm8994->fll_locked[id]);
  1797. /* Enable (with fractional mode if required) */
  1798. if (freq_out) {
  1799. /* Enable VMID if we need it */
  1800. if (!was_enabled) {
  1801. active_reference(codec);
  1802. switch (control->type) {
  1803. case WM8994:
  1804. vmid_reference(codec);
  1805. break;
  1806. case WM8958:
  1807. if (wm8994->revision < 1)
  1808. vmid_reference(codec);
  1809. break;
  1810. default:
  1811. break;
  1812. }
  1813. }
  1814. reg = WM8994_FLL1_ENA;
  1815. if (fll.k)
  1816. reg |= WM8994_FLL1_FRAC;
  1817. if (src == WM8994_FLL_SRC_INTERNAL)
  1818. reg |= WM8994_FLL1_OSC_ENA;
  1819. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1820. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1821. WM8994_FLL1_FRAC, reg);
  1822. if (wm8994->fll_locked_irq) {
  1823. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1824. msecs_to_jiffies(10));
  1825. if (timeout == 0)
  1826. dev_warn(codec->dev,
  1827. "Timed out waiting for FLL lock\n");
  1828. } else {
  1829. msleep(5);
  1830. }
  1831. } else {
  1832. if (was_enabled) {
  1833. switch (control->type) {
  1834. case WM8994:
  1835. vmid_dereference(codec);
  1836. break;
  1837. case WM8958:
  1838. if (wm8994->revision < 1)
  1839. vmid_dereference(codec);
  1840. break;
  1841. default:
  1842. break;
  1843. }
  1844. active_dereference(codec);
  1845. }
  1846. }
  1847. out:
  1848. wm8994->fll[id].in = freq_in;
  1849. wm8994->fll[id].out = freq_out;
  1850. wm8994->fll[id].src = src;
  1851. configure_clock(codec);
  1852. return 0;
  1853. }
  1854. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1855. {
  1856. struct completion *completion = data;
  1857. complete(completion);
  1858. return IRQ_HANDLED;
  1859. }
  1860. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1861. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1862. unsigned int freq_in, unsigned int freq_out)
  1863. {
  1864. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1865. }
  1866. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1867. int clk_id, unsigned int freq, int dir)
  1868. {
  1869. struct snd_soc_codec *codec = dai->codec;
  1870. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1871. int i;
  1872. switch (dai->id) {
  1873. case 1:
  1874. case 2:
  1875. break;
  1876. default:
  1877. /* AIF3 shares clocking with AIF1/2 */
  1878. return -EINVAL;
  1879. }
  1880. switch (clk_id) {
  1881. case WM8994_SYSCLK_MCLK1:
  1882. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1883. wm8994->mclk[0] = freq;
  1884. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1885. dai->id, freq);
  1886. break;
  1887. case WM8994_SYSCLK_MCLK2:
  1888. /* TODO: Set GPIO AF */
  1889. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1890. wm8994->mclk[1] = freq;
  1891. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1892. dai->id, freq);
  1893. break;
  1894. case WM8994_SYSCLK_FLL1:
  1895. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1896. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1897. break;
  1898. case WM8994_SYSCLK_FLL2:
  1899. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1900. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1901. break;
  1902. case WM8994_SYSCLK_OPCLK:
  1903. /* Special case - a division (times 10) is given and
  1904. * no effect on main clocking.
  1905. */
  1906. if (freq) {
  1907. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1908. if (opclk_divs[i] == freq)
  1909. break;
  1910. if (i == ARRAY_SIZE(opclk_divs))
  1911. return -EINVAL;
  1912. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1913. WM8994_OPCLK_DIV_MASK, i);
  1914. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1915. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1916. } else {
  1917. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1918. WM8994_OPCLK_ENA, 0);
  1919. }
  1920. default:
  1921. return -EINVAL;
  1922. }
  1923. configure_clock(codec);
  1924. return 0;
  1925. }
  1926. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1927. enum snd_soc_bias_level level)
  1928. {
  1929. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1930. struct wm8994 *control = wm8994->wm8994;
  1931. wm_hubs_set_bias_level(codec, level);
  1932. switch (level) {
  1933. case SND_SOC_BIAS_ON:
  1934. break;
  1935. case SND_SOC_BIAS_PREPARE:
  1936. /* MICBIAS into regulating mode */
  1937. switch (control->type) {
  1938. case WM8958:
  1939. case WM1811:
  1940. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1941. WM8958_MICB1_MODE, 0);
  1942. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1943. WM8958_MICB2_MODE, 0);
  1944. break;
  1945. default:
  1946. break;
  1947. }
  1948. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1949. active_reference(codec);
  1950. break;
  1951. case SND_SOC_BIAS_STANDBY:
  1952. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1953. switch (control->type) {
  1954. case WM8958:
  1955. if (wm8994->revision == 0) {
  1956. /* Optimise performance for rev A */
  1957. snd_soc_update_bits(codec,
  1958. WM8958_CHARGE_PUMP_2,
  1959. WM8958_CP_DISCH,
  1960. WM8958_CP_DISCH);
  1961. }
  1962. break;
  1963. default:
  1964. break;
  1965. }
  1966. /* Discharge LINEOUT1 & 2 */
  1967. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1968. WM8994_LINEOUT1_DISCH |
  1969. WM8994_LINEOUT2_DISCH,
  1970. WM8994_LINEOUT1_DISCH |
  1971. WM8994_LINEOUT2_DISCH);
  1972. }
  1973. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1974. active_dereference(codec);
  1975. /* MICBIAS into bypass mode on newer devices */
  1976. switch (control->type) {
  1977. case WM8958:
  1978. case WM1811:
  1979. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1980. WM8958_MICB1_MODE,
  1981. WM8958_MICB1_MODE);
  1982. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1983. WM8958_MICB2_MODE,
  1984. WM8958_MICB2_MODE);
  1985. break;
  1986. default:
  1987. break;
  1988. }
  1989. break;
  1990. case SND_SOC_BIAS_OFF:
  1991. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1992. wm8994->cur_fw = NULL;
  1993. break;
  1994. }
  1995. codec->dapm.bias_level = level;
  1996. return 0;
  1997. }
  1998. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1999. {
  2000. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2001. switch (mode) {
  2002. case WM8994_VMID_NORMAL:
  2003. if (wm8994->hubs.lineout1_se) {
  2004. snd_soc_dapm_disable_pin(&codec->dapm,
  2005. "LINEOUT1N Driver");
  2006. snd_soc_dapm_disable_pin(&codec->dapm,
  2007. "LINEOUT1P Driver");
  2008. }
  2009. if (wm8994->hubs.lineout2_se) {
  2010. snd_soc_dapm_disable_pin(&codec->dapm,
  2011. "LINEOUT2N Driver");
  2012. snd_soc_dapm_disable_pin(&codec->dapm,
  2013. "LINEOUT2P Driver");
  2014. }
  2015. /* Do the sync with the old mode to allow it to clean up */
  2016. snd_soc_dapm_sync(&codec->dapm);
  2017. wm8994->vmid_mode = mode;
  2018. break;
  2019. case WM8994_VMID_FORCE:
  2020. if (wm8994->hubs.lineout1_se) {
  2021. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2022. "LINEOUT1N Driver");
  2023. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2024. "LINEOUT1P Driver");
  2025. }
  2026. if (wm8994->hubs.lineout2_se) {
  2027. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2028. "LINEOUT2N Driver");
  2029. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2030. "LINEOUT2P Driver");
  2031. }
  2032. wm8994->vmid_mode = mode;
  2033. snd_soc_dapm_sync(&codec->dapm);
  2034. break;
  2035. default:
  2036. return -EINVAL;
  2037. }
  2038. return 0;
  2039. }
  2040. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2041. {
  2042. struct snd_soc_codec *codec = dai->codec;
  2043. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2044. struct wm8994 *control = wm8994->wm8994;
  2045. int ms_reg;
  2046. int aif1_reg;
  2047. int ms = 0;
  2048. int aif1 = 0;
  2049. switch (dai->id) {
  2050. case 1:
  2051. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2052. aif1_reg = WM8994_AIF1_CONTROL_1;
  2053. break;
  2054. case 2:
  2055. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2056. aif1_reg = WM8994_AIF2_CONTROL_1;
  2057. break;
  2058. default:
  2059. return -EINVAL;
  2060. }
  2061. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2062. case SND_SOC_DAIFMT_CBS_CFS:
  2063. break;
  2064. case SND_SOC_DAIFMT_CBM_CFM:
  2065. ms = WM8994_AIF1_MSTR;
  2066. break;
  2067. default:
  2068. return -EINVAL;
  2069. }
  2070. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2071. case SND_SOC_DAIFMT_DSP_B:
  2072. aif1 |= WM8994_AIF1_LRCLK_INV;
  2073. case SND_SOC_DAIFMT_DSP_A:
  2074. aif1 |= 0x18;
  2075. break;
  2076. case SND_SOC_DAIFMT_I2S:
  2077. aif1 |= 0x10;
  2078. break;
  2079. case SND_SOC_DAIFMT_RIGHT_J:
  2080. break;
  2081. case SND_SOC_DAIFMT_LEFT_J:
  2082. aif1 |= 0x8;
  2083. break;
  2084. default:
  2085. return -EINVAL;
  2086. }
  2087. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2088. case SND_SOC_DAIFMT_DSP_A:
  2089. case SND_SOC_DAIFMT_DSP_B:
  2090. /* frame inversion not valid for DSP modes */
  2091. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2092. case SND_SOC_DAIFMT_NB_NF:
  2093. break;
  2094. case SND_SOC_DAIFMT_IB_NF:
  2095. aif1 |= WM8994_AIF1_BCLK_INV;
  2096. break;
  2097. default:
  2098. return -EINVAL;
  2099. }
  2100. break;
  2101. case SND_SOC_DAIFMT_I2S:
  2102. case SND_SOC_DAIFMT_RIGHT_J:
  2103. case SND_SOC_DAIFMT_LEFT_J:
  2104. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2105. case SND_SOC_DAIFMT_NB_NF:
  2106. break;
  2107. case SND_SOC_DAIFMT_IB_IF:
  2108. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2109. break;
  2110. case SND_SOC_DAIFMT_IB_NF:
  2111. aif1 |= WM8994_AIF1_BCLK_INV;
  2112. break;
  2113. case SND_SOC_DAIFMT_NB_IF:
  2114. aif1 |= WM8994_AIF1_LRCLK_INV;
  2115. break;
  2116. default:
  2117. return -EINVAL;
  2118. }
  2119. break;
  2120. default:
  2121. return -EINVAL;
  2122. }
  2123. /* The AIF2 format configuration needs to be mirrored to AIF3
  2124. * on WM8958 if it's in use so just do it all the time. */
  2125. switch (control->type) {
  2126. case WM1811:
  2127. case WM8958:
  2128. if (dai->id == 2)
  2129. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2130. WM8994_AIF1_LRCLK_INV |
  2131. WM8958_AIF3_FMT_MASK, aif1);
  2132. break;
  2133. default:
  2134. break;
  2135. }
  2136. snd_soc_update_bits(codec, aif1_reg,
  2137. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2138. WM8994_AIF1_FMT_MASK,
  2139. aif1);
  2140. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2141. ms);
  2142. return 0;
  2143. }
  2144. static struct {
  2145. int val, rate;
  2146. } srs[] = {
  2147. { 0, 8000 },
  2148. { 1, 11025 },
  2149. { 2, 12000 },
  2150. { 3, 16000 },
  2151. { 4, 22050 },
  2152. { 5, 24000 },
  2153. { 6, 32000 },
  2154. { 7, 44100 },
  2155. { 8, 48000 },
  2156. { 9, 88200 },
  2157. { 10, 96000 },
  2158. };
  2159. static int fs_ratios[] = {
  2160. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2161. };
  2162. static int bclk_divs[] = {
  2163. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2164. 640, 880, 960, 1280, 1760, 1920
  2165. };
  2166. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2167. struct snd_pcm_hw_params *params,
  2168. struct snd_soc_dai *dai)
  2169. {
  2170. struct snd_soc_codec *codec = dai->codec;
  2171. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2172. int aif1_reg;
  2173. int aif2_reg;
  2174. int bclk_reg;
  2175. int lrclk_reg;
  2176. int rate_reg;
  2177. int aif1 = 0;
  2178. int aif2 = 0;
  2179. int bclk = 0;
  2180. int lrclk = 0;
  2181. int rate_val = 0;
  2182. int id = dai->id - 1;
  2183. int i, cur_val, best_val, bclk_rate, best;
  2184. switch (dai->id) {
  2185. case 1:
  2186. aif1_reg = WM8994_AIF1_CONTROL_1;
  2187. aif2_reg = WM8994_AIF1_CONTROL_2;
  2188. bclk_reg = WM8994_AIF1_BCLK;
  2189. rate_reg = WM8994_AIF1_RATE;
  2190. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2191. wm8994->lrclk_shared[0]) {
  2192. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2193. } else {
  2194. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2195. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2196. }
  2197. break;
  2198. case 2:
  2199. aif1_reg = WM8994_AIF2_CONTROL_1;
  2200. aif2_reg = WM8994_AIF2_CONTROL_2;
  2201. bclk_reg = WM8994_AIF2_BCLK;
  2202. rate_reg = WM8994_AIF2_RATE;
  2203. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2204. wm8994->lrclk_shared[1]) {
  2205. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2206. } else {
  2207. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2208. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2209. }
  2210. break;
  2211. default:
  2212. return -EINVAL;
  2213. }
  2214. bclk_rate = params_rate(params) * 4;
  2215. switch (params_format(params)) {
  2216. case SNDRV_PCM_FORMAT_S16_LE:
  2217. bclk_rate *= 16;
  2218. break;
  2219. case SNDRV_PCM_FORMAT_S20_3LE:
  2220. bclk_rate *= 20;
  2221. aif1 |= 0x20;
  2222. break;
  2223. case SNDRV_PCM_FORMAT_S24_LE:
  2224. bclk_rate *= 24;
  2225. aif1 |= 0x40;
  2226. break;
  2227. case SNDRV_PCM_FORMAT_S32_LE:
  2228. bclk_rate *= 32;
  2229. aif1 |= 0x60;
  2230. break;
  2231. default:
  2232. return -EINVAL;
  2233. }
  2234. /* Try to find an appropriate sample rate; look for an exact match. */
  2235. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2236. if (srs[i].rate == params_rate(params))
  2237. break;
  2238. if (i == ARRAY_SIZE(srs))
  2239. return -EINVAL;
  2240. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2241. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2242. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2243. dai->id, wm8994->aifclk[id], bclk_rate);
  2244. if (params_channels(params) == 1 &&
  2245. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2246. aif2 |= WM8994_AIF1_MONO;
  2247. if (wm8994->aifclk[id] == 0) {
  2248. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2249. return -EINVAL;
  2250. }
  2251. /* AIFCLK/fs ratio; look for a close match in either direction */
  2252. best = 0;
  2253. best_val = abs((fs_ratios[0] * params_rate(params))
  2254. - wm8994->aifclk[id]);
  2255. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2256. cur_val = abs((fs_ratios[i] * params_rate(params))
  2257. - wm8994->aifclk[id]);
  2258. if (cur_val >= best_val)
  2259. continue;
  2260. best = i;
  2261. best_val = cur_val;
  2262. }
  2263. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2264. dai->id, fs_ratios[best]);
  2265. rate_val |= best;
  2266. /* We may not get quite the right frequency if using
  2267. * approximate clocks so look for the closest match that is
  2268. * higher than the target (we need to ensure that there enough
  2269. * BCLKs to clock out the samples).
  2270. */
  2271. best = 0;
  2272. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2273. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2274. if (cur_val < 0) /* BCLK table is sorted */
  2275. break;
  2276. best = i;
  2277. }
  2278. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2279. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2280. bclk_divs[best], bclk_rate);
  2281. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2282. lrclk = bclk_rate / params_rate(params);
  2283. if (!lrclk) {
  2284. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2285. bclk_rate);
  2286. return -EINVAL;
  2287. }
  2288. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2289. lrclk, bclk_rate / lrclk);
  2290. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2291. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2292. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2293. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2294. lrclk);
  2295. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2296. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2297. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2298. switch (dai->id) {
  2299. case 1:
  2300. wm8994->dac_rates[0] = params_rate(params);
  2301. wm8994_set_retune_mobile(codec, 0);
  2302. wm8994_set_retune_mobile(codec, 1);
  2303. break;
  2304. case 2:
  2305. wm8994->dac_rates[1] = params_rate(params);
  2306. wm8994_set_retune_mobile(codec, 2);
  2307. break;
  2308. }
  2309. }
  2310. return 0;
  2311. }
  2312. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2313. struct snd_pcm_hw_params *params,
  2314. struct snd_soc_dai *dai)
  2315. {
  2316. struct snd_soc_codec *codec = dai->codec;
  2317. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2318. struct wm8994 *control = wm8994->wm8994;
  2319. int aif1_reg;
  2320. int aif1 = 0;
  2321. switch (dai->id) {
  2322. case 3:
  2323. switch (control->type) {
  2324. case WM1811:
  2325. case WM8958:
  2326. aif1_reg = WM8958_AIF3_CONTROL_1;
  2327. break;
  2328. default:
  2329. return 0;
  2330. }
  2331. default:
  2332. return 0;
  2333. }
  2334. switch (params_format(params)) {
  2335. case SNDRV_PCM_FORMAT_S16_LE:
  2336. break;
  2337. case SNDRV_PCM_FORMAT_S20_3LE:
  2338. aif1 |= 0x20;
  2339. break;
  2340. case SNDRV_PCM_FORMAT_S24_LE:
  2341. aif1 |= 0x40;
  2342. break;
  2343. case SNDRV_PCM_FORMAT_S32_LE:
  2344. aif1 |= 0x60;
  2345. break;
  2346. default:
  2347. return -EINVAL;
  2348. }
  2349. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2350. }
  2351. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2352. {
  2353. struct snd_soc_codec *codec = codec_dai->codec;
  2354. int mute_reg;
  2355. int reg;
  2356. switch (codec_dai->id) {
  2357. case 1:
  2358. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2359. break;
  2360. case 2:
  2361. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2362. break;
  2363. default:
  2364. return -EINVAL;
  2365. }
  2366. if (mute)
  2367. reg = WM8994_AIF1DAC1_MUTE;
  2368. else
  2369. reg = 0;
  2370. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2371. return 0;
  2372. }
  2373. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2374. {
  2375. struct snd_soc_codec *codec = codec_dai->codec;
  2376. int reg, val, mask;
  2377. switch (codec_dai->id) {
  2378. case 1:
  2379. reg = WM8994_AIF1_MASTER_SLAVE;
  2380. mask = WM8994_AIF1_TRI;
  2381. break;
  2382. case 2:
  2383. reg = WM8994_AIF2_MASTER_SLAVE;
  2384. mask = WM8994_AIF2_TRI;
  2385. break;
  2386. default:
  2387. return -EINVAL;
  2388. }
  2389. if (tristate)
  2390. val = mask;
  2391. else
  2392. val = 0;
  2393. return snd_soc_update_bits(codec, reg, mask, val);
  2394. }
  2395. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2396. {
  2397. struct snd_soc_codec *codec = dai->codec;
  2398. /* Disable the pulls on the AIF if we're using it to save power. */
  2399. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2400. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2401. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2402. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2403. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2404. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2405. return 0;
  2406. }
  2407. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2408. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2409. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2410. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2411. .set_sysclk = wm8994_set_dai_sysclk,
  2412. .set_fmt = wm8994_set_dai_fmt,
  2413. .hw_params = wm8994_hw_params,
  2414. .digital_mute = wm8994_aif_mute,
  2415. .set_pll = wm8994_set_fll,
  2416. .set_tristate = wm8994_set_tristate,
  2417. };
  2418. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2419. .set_sysclk = wm8994_set_dai_sysclk,
  2420. .set_fmt = wm8994_set_dai_fmt,
  2421. .hw_params = wm8994_hw_params,
  2422. .digital_mute = wm8994_aif_mute,
  2423. .set_pll = wm8994_set_fll,
  2424. .set_tristate = wm8994_set_tristate,
  2425. };
  2426. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2427. .hw_params = wm8994_aif3_hw_params,
  2428. };
  2429. static struct snd_soc_dai_driver wm8994_dai[] = {
  2430. {
  2431. .name = "wm8994-aif1",
  2432. .id = 1,
  2433. .playback = {
  2434. .stream_name = "AIF1 Playback",
  2435. .channels_min = 1,
  2436. .channels_max = 2,
  2437. .rates = WM8994_RATES,
  2438. .formats = WM8994_FORMATS,
  2439. .sig_bits = 24,
  2440. },
  2441. .capture = {
  2442. .stream_name = "AIF1 Capture",
  2443. .channels_min = 1,
  2444. .channels_max = 2,
  2445. .rates = WM8994_RATES,
  2446. .formats = WM8994_FORMATS,
  2447. .sig_bits = 24,
  2448. },
  2449. .ops = &wm8994_aif1_dai_ops,
  2450. },
  2451. {
  2452. .name = "wm8994-aif2",
  2453. .id = 2,
  2454. .playback = {
  2455. .stream_name = "AIF2 Playback",
  2456. .channels_min = 1,
  2457. .channels_max = 2,
  2458. .rates = WM8994_RATES,
  2459. .formats = WM8994_FORMATS,
  2460. .sig_bits = 24,
  2461. },
  2462. .capture = {
  2463. .stream_name = "AIF2 Capture",
  2464. .channels_min = 1,
  2465. .channels_max = 2,
  2466. .rates = WM8994_RATES,
  2467. .formats = WM8994_FORMATS,
  2468. .sig_bits = 24,
  2469. },
  2470. .probe = wm8994_aif2_probe,
  2471. .ops = &wm8994_aif2_dai_ops,
  2472. },
  2473. {
  2474. .name = "wm8994-aif3",
  2475. .id = 3,
  2476. .playback = {
  2477. .stream_name = "AIF3 Playback",
  2478. .channels_min = 1,
  2479. .channels_max = 2,
  2480. .rates = WM8994_RATES,
  2481. .formats = WM8994_FORMATS,
  2482. .sig_bits = 24,
  2483. },
  2484. .capture = {
  2485. .stream_name = "AIF3 Capture",
  2486. .channels_min = 1,
  2487. .channels_max = 2,
  2488. .rates = WM8994_RATES,
  2489. .formats = WM8994_FORMATS,
  2490. .sig_bits = 24,
  2491. },
  2492. .ops = &wm8994_aif3_dai_ops,
  2493. }
  2494. };
  2495. #ifdef CONFIG_PM
  2496. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2497. {
  2498. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2499. int i, ret;
  2500. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2501. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2502. sizeof(struct wm8994_fll_config));
  2503. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2504. if (ret < 0)
  2505. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2506. i + 1, ret);
  2507. }
  2508. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2509. return 0;
  2510. }
  2511. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2512. {
  2513. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2514. struct wm8994 *control = wm8994->wm8994;
  2515. int i, ret;
  2516. unsigned int val, mask;
  2517. if (wm8994->revision < 4) {
  2518. /* force a HW read */
  2519. ret = regmap_read(control->regmap,
  2520. WM8994_POWER_MANAGEMENT_5, &val);
  2521. /* modify the cache only */
  2522. codec->cache_only = 1;
  2523. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2524. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2525. val &= mask;
  2526. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2527. mask, val);
  2528. codec->cache_only = 0;
  2529. }
  2530. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2531. if (!wm8994->fll_suspend[i].out)
  2532. continue;
  2533. ret = _wm8994_set_fll(codec, i + 1,
  2534. wm8994->fll_suspend[i].src,
  2535. wm8994->fll_suspend[i].in,
  2536. wm8994->fll_suspend[i].out);
  2537. if (ret < 0)
  2538. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2539. i + 1, ret);
  2540. }
  2541. return 0;
  2542. }
  2543. #else
  2544. #define wm8994_codec_suspend NULL
  2545. #define wm8994_codec_resume NULL
  2546. #endif
  2547. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2548. {
  2549. struct snd_soc_codec *codec = wm8994->codec;
  2550. struct wm8994_pdata *pdata = wm8994->pdata;
  2551. struct snd_kcontrol_new controls[] = {
  2552. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2553. wm8994->retune_mobile_enum,
  2554. wm8994_get_retune_mobile_enum,
  2555. wm8994_put_retune_mobile_enum),
  2556. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2557. wm8994->retune_mobile_enum,
  2558. wm8994_get_retune_mobile_enum,
  2559. wm8994_put_retune_mobile_enum),
  2560. SOC_ENUM_EXT("AIF2 EQ Mode",
  2561. wm8994->retune_mobile_enum,
  2562. wm8994_get_retune_mobile_enum,
  2563. wm8994_put_retune_mobile_enum),
  2564. };
  2565. int ret, i, j;
  2566. const char **t;
  2567. /* We need an array of texts for the enum API but the number
  2568. * of texts is likely to be less than the number of
  2569. * configurations due to the sample rate dependency of the
  2570. * configurations. */
  2571. wm8994->num_retune_mobile_texts = 0;
  2572. wm8994->retune_mobile_texts = NULL;
  2573. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2574. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2575. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2576. wm8994->retune_mobile_texts[j]) == 0)
  2577. break;
  2578. }
  2579. if (j != wm8994->num_retune_mobile_texts)
  2580. continue;
  2581. /* Expand the array... */
  2582. t = krealloc(wm8994->retune_mobile_texts,
  2583. sizeof(char *) *
  2584. (wm8994->num_retune_mobile_texts + 1),
  2585. GFP_KERNEL);
  2586. if (t == NULL)
  2587. continue;
  2588. /* ...store the new entry... */
  2589. t[wm8994->num_retune_mobile_texts] =
  2590. pdata->retune_mobile_cfgs[i].name;
  2591. /* ...and remember the new version. */
  2592. wm8994->num_retune_mobile_texts++;
  2593. wm8994->retune_mobile_texts = t;
  2594. }
  2595. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2596. wm8994->num_retune_mobile_texts);
  2597. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2598. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2599. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2600. ARRAY_SIZE(controls));
  2601. if (ret != 0)
  2602. dev_err(wm8994->codec->dev,
  2603. "Failed to add ReTune Mobile controls: %d\n", ret);
  2604. }
  2605. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2606. {
  2607. struct snd_soc_codec *codec = wm8994->codec;
  2608. struct wm8994_pdata *pdata = wm8994->pdata;
  2609. int ret, i;
  2610. if (!pdata)
  2611. return;
  2612. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2613. pdata->lineout2_diff,
  2614. pdata->lineout1fb,
  2615. pdata->lineout2fb,
  2616. pdata->jd_scthr,
  2617. pdata->jd_thr,
  2618. pdata->micbias1_lvl,
  2619. pdata->micbias2_lvl);
  2620. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2621. if (pdata->num_drc_cfgs) {
  2622. struct snd_kcontrol_new controls[] = {
  2623. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2624. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2625. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2626. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2627. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2628. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2629. };
  2630. /* We need an array of texts for the enum API */
  2631. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2632. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2633. if (!wm8994->drc_texts) {
  2634. dev_err(wm8994->codec->dev,
  2635. "Failed to allocate %d DRC config texts\n",
  2636. pdata->num_drc_cfgs);
  2637. return;
  2638. }
  2639. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2640. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2641. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2642. wm8994->drc_enum.texts = wm8994->drc_texts;
  2643. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2644. ARRAY_SIZE(controls));
  2645. if (ret != 0)
  2646. dev_err(wm8994->codec->dev,
  2647. "Failed to add DRC mode controls: %d\n", ret);
  2648. for (i = 0; i < WM8994_NUM_DRC; i++)
  2649. wm8994_set_drc(codec, i);
  2650. }
  2651. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2652. pdata->num_retune_mobile_cfgs);
  2653. if (pdata->num_retune_mobile_cfgs)
  2654. wm8994_handle_retune_mobile_pdata(wm8994);
  2655. else
  2656. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2657. ARRAY_SIZE(wm8994_eq_controls));
  2658. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2659. if (pdata->micbias[i]) {
  2660. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2661. pdata->micbias[i] & 0xffff);
  2662. }
  2663. }
  2664. }
  2665. /**
  2666. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2667. *
  2668. * @codec: WM8994 codec
  2669. * @jack: jack to report detection events on
  2670. * @micbias: microphone bias to detect on
  2671. *
  2672. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2673. * being used to bring out signals to the processor then only platform
  2674. * data configuration is needed for WM8994 and processor GPIOs should
  2675. * be configured using snd_soc_jack_add_gpios() instead.
  2676. *
  2677. * Configuration of detection levels is available via the micbias1_lvl
  2678. * and micbias2_lvl platform data members.
  2679. */
  2680. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2681. int micbias)
  2682. {
  2683. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2684. struct wm8994_micdet *micdet;
  2685. struct wm8994 *control = wm8994->wm8994;
  2686. int reg, ret;
  2687. if (control->type != WM8994) {
  2688. dev_warn(codec->dev, "Not a WM8994\n");
  2689. return -EINVAL;
  2690. }
  2691. switch (micbias) {
  2692. case 1:
  2693. micdet = &wm8994->micdet[0];
  2694. if (jack)
  2695. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2696. "MICBIAS1");
  2697. else
  2698. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2699. "MICBIAS1");
  2700. break;
  2701. case 2:
  2702. micdet = &wm8994->micdet[1];
  2703. if (jack)
  2704. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2705. "MICBIAS1");
  2706. else
  2707. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2708. "MICBIAS1");
  2709. break;
  2710. default:
  2711. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2712. return -EINVAL;
  2713. }
  2714. if (ret != 0)
  2715. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2716. micbias, ret);
  2717. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2718. micbias, jack);
  2719. /* Store the configuration */
  2720. micdet->jack = jack;
  2721. micdet->detecting = true;
  2722. /* If either of the jacks is set up then enable detection */
  2723. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2724. reg = WM8994_MICD_ENA;
  2725. else
  2726. reg = 0;
  2727. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2728. snd_soc_dapm_sync(&codec->dapm);
  2729. return 0;
  2730. }
  2731. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2732. static void wm8994_mic_work(struct work_struct *work)
  2733. {
  2734. struct wm8994_priv *priv = container_of(work,
  2735. struct wm8994_priv,
  2736. mic_work.work);
  2737. struct regmap *regmap = priv->wm8994->regmap;
  2738. struct device *dev = priv->wm8994->dev;
  2739. unsigned int reg;
  2740. int ret;
  2741. int report;
  2742. pm_runtime_get_sync(dev);
  2743. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2744. if (ret < 0) {
  2745. dev_err(dev, "Failed to read microphone status: %d\n",
  2746. ret);
  2747. pm_runtime_put(dev);
  2748. return;
  2749. }
  2750. dev_dbg(dev, "Microphone status: %x\n", reg);
  2751. report = 0;
  2752. if (reg & WM8994_MIC1_DET_STS) {
  2753. if (priv->micdet[0].detecting)
  2754. report = SND_JACK_HEADSET;
  2755. }
  2756. if (reg & WM8994_MIC1_SHRT_STS) {
  2757. if (priv->micdet[0].detecting)
  2758. report = SND_JACK_HEADPHONE;
  2759. else
  2760. report |= SND_JACK_BTN_0;
  2761. }
  2762. if (report)
  2763. priv->micdet[0].detecting = false;
  2764. else
  2765. priv->micdet[0].detecting = true;
  2766. snd_soc_jack_report(priv->micdet[0].jack, report,
  2767. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2768. report = 0;
  2769. if (reg & WM8994_MIC2_DET_STS) {
  2770. if (priv->micdet[1].detecting)
  2771. report = SND_JACK_HEADSET;
  2772. }
  2773. if (reg & WM8994_MIC2_SHRT_STS) {
  2774. if (priv->micdet[1].detecting)
  2775. report = SND_JACK_HEADPHONE;
  2776. else
  2777. report |= SND_JACK_BTN_0;
  2778. }
  2779. if (report)
  2780. priv->micdet[1].detecting = false;
  2781. else
  2782. priv->micdet[1].detecting = true;
  2783. snd_soc_jack_report(priv->micdet[1].jack, report,
  2784. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2785. pm_runtime_put(dev);
  2786. }
  2787. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2788. {
  2789. struct wm8994_priv *priv = data;
  2790. struct snd_soc_codec *codec = priv->codec;
  2791. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2792. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2793. #endif
  2794. pm_wakeup_event(codec->dev, 300);
  2795. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2796. return IRQ_HANDLED;
  2797. }
  2798. /* Default microphone detection handler for WM8958 - the user can
  2799. * override this if they wish.
  2800. */
  2801. static void wm8958_default_micdet(u16 status, void *data)
  2802. {
  2803. struct snd_soc_codec *codec = data;
  2804. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2805. int report;
  2806. dev_dbg(codec->dev, "MICDET %x\n", status);
  2807. /* Either nothing present or just starting detection */
  2808. if (!(status & WM8958_MICD_STS)) {
  2809. if (!wm8994->jackdet) {
  2810. /* If nothing present then clear our statuses */
  2811. dev_dbg(codec->dev, "Detected open circuit\n");
  2812. wm8994->jack_mic = false;
  2813. wm8994->mic_detecting = true;
  2814. wm8958_micd_set_rate(codec);
  2815. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2816. wm8994->btn_mask |
  2817. SND_JACK_HEADSET);
  2818. }
  2819. return;
  2820. }
  2821. /* If the measurement is showing a high impedence we've got a
  2822. * microphone.
  2823. */
  2824. if (wm8994->mic_detecting && (status & 0x600)) {
  2825. dev_dbg(codec->dev, "Detected microphone\n");
  2826. wm8994->mic_detecting = false;
  2827. wm8994->jack_mic = true;
  2828. wm8958_micd_set_rate(codec);
  2829. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2830. SND_JACK_HEADSET);
  2831. }
  2832. if (wm8994->mic_detecting && status & 0xfc) {
  2833. dev_dbg(codec->dev, "Detected headphone\n");
  2834. wm8994->mic_detecting = false;
  2835. wm8958_micd_set_rate(codec);
  2836. /* If we have jackdet that will detect removal */
  2837. if (wm8994->jackdet) {
  2838. mutex_lock(&wm8994->accdet_lock);
  2839. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2840. WM8958_MICD_ENA, 0);
  2841. wm1811_jackdet_set_mode(codec,
  2842. WM1811_JACKDET_MODE_JACK);
  2843. mutex_unlock(&wm8994->accdet_lock);
  2844. if (wm8994->pdata->jd_ext_cap)
  2845. snd_soc_dapm_disable_pin(&codec->dapm,
  2846. "MICBIAS2");
  2847. }
  2848. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2849. SND_JACK_HEADSET);
  2850. }
  2851. /* Report short circuit as a button */
  2852. if (wm8994->jack_mic) {
  2853. report = 0;
  2854. if (status & 0x4)
  2855. report |= SND_JACK_BTN_0;
  2856. if (status & 0x8)
  2857. report |= SND_JACK_BTN_1;
  2858. if (status & 0x10)
  2859. report |= SND_JACK_BTN_2;
  2860. if (status & 0x20)
  2861. report |= SND_JACK_BTN_3;
  2862. if (status & 0x40)
  2863. report |= SND_JACK_BTN_4;
  2864. if (status & 0x80)
  2865. report |= SND_JACK_BTN_5;
  2866. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2867. wm8994->btn_mask);
  2868. }
  2869. }
  2870. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2871. {
  2872. struct wm8994_priv *wm8994 = data;
  2873. struct snd_soc_codec *codec = wm8994->codec;
  2874. int reg;
  2875. bool present;
  2876. pm_runtime_get_sync(codec->dev);
  2877. mutex_lock(&wm8994->accdet_lock);
  2878. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2879. if (reg < 0) {
  2880. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2881. mutex_unlock(&wm8994->accdet_lock);
  2882. pm_runtime_put(codec->dev);
  2883. return IRQ_NONE;
  2884. }
  2885. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2886. present = reg & WM1811_JACKDET_LVL;
  2887. if (present) {
  2888. dev_dbg(codec->dev, "Jack detected\n");
  2889. wm8958_micd_set_rate(codec);
  2890. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2891. WM8958_MICB2_DISCH, 0);
  2892. /* Disable debounce while inserted */
  2893. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2894. WM1811_JACKDET_DB, 0);
  2895. /*
  2896. * Start off measument of microphone impedence to find
  2897. * out what's actually there.
  2898. */
  2899. wm8994->mic_detecting = true;
  2900. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2901. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2902. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2903. } else {
  2904. dev_dbg(codec->dev, "Jack not detected\n");
  2905. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2906. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2907. /* Enable debounce while removed */
  2908. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2909. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2910. wm8994->mic_detecting = false;
  2911. wm8994->jack_mic = false;
  2912. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2913. WM8958_MICD_ENA, 0);
  2914. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2915. }
  2916. mutex_unlock(&wm8994->accdet_lock);
  2917. /* If required for an external cap force MICBIAS on */
  2918. if (wm8994->pdata->jd_ext_cap) {
  2919. if (present)
  2920. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2921. "MICBIAS2");
  2922. else
  2923. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2924. }
  2925. if (present)
  2926. snd_soc_jack_report(wm8994->micdet[0].jack,
  2927. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2928. else
  2929. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2930. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2931. wm8994->btn_mask);
  2932. pm_runtime_put(codec->dev);
  2933. return IRQ_HANDLED;
  2934. }
  2935. /**
  2936. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2937. *
  2938. * @codec: WM8958 codec
  2939. * @jack: jack to report detection events on
  2940. *
  2941. * Enable microphone detection functionality for the WM8958. By
  2942. * default simple detection which supports the detection of up to 6
  2943. * buttons plus video and microphone functionality is supported.
  2944. *
  2945. * The WM8958 has an advanced jack detection facility which is able to
  2946. * support complex accessory detection, especially when used in
  2947. * conjunction with external circuitry. In order to provide maximum
  2948. * flexiblity a callback is provided which allows a completely custom
  2949. * detection algorithm.
  2950. */
  2951. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2952. wm8958_micdet_cb cb, void *cb_data)
  2953. {
  2954. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2955. struct wm8994 *control = wm8994->wm8994;
  2956. u16 micd_lvl_sel;
  2957. switch (control->type) {
  2958. case WM1811:
  2959. case WM8958:
  2960. break;
  2961. default:
  2962. return -EINVAL;
  2963. }
  2964. if (jack) {
  2965. if (!cb) {
  2966. dev_dbg(codec->dev, "Using default micdet callback\n");
  2967. cb = wm8958_default_micdet;
  2968. cb_data = codec;
  2969. }
  2970. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2971. snd_soc_dapm_sync(&codec->dapm);
  2972. wm8994->micdet[0].jack = jack;
  2973. wm8994->jack_cb = cb;
  2974. wm8994->jack_cb_data = cb_data;
  2975. wm8994->mic_detecting = true;
  2976. wm8994->jack_mic = false;
  2977. wm8958_micd_set_rate(codec);
  2978. /* Detect microphones and short circuits by default */
  2979. if (wm8994->pdata->micd_lvl_sel)
  2980. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2981. else
  2982. micd_lvl_sel = 0x41;
  2983. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2984. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2985. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2986. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2987. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2988. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2989. /*
  2990. * If we can use jack detection start off with that,
  2991. * otherwise jump straight to microphone detection.
  2992. */
  2993. if (wm8994->jackdet) {
  2994. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2995. WM8958_MICB2_DISCH,
  2996. WM8958_MICB2_DISCH);
  2997. snd_soc_update_bits(codec, WM8994_LDO_1,
  2998. WM8994_LDO1_DISCH, 0);
  2999. wm1811_jackdet_set_mode(codec,
  3000. WM1811_JACKDET_MODE_JACK);
  3001. } else {
  3002. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3003. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3004. }
  3005. } else {
  3006. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3007. WM8958_MICD_ENA, 0);
  3008. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3009. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3010. snd_soc_dapm_sync(&codec->dapm);
  3011. }
  3012. return 0;
  3013. }
  3014. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3015. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3016. {
  3017. struct wm8994_priv *wm8994 = data;
  3018. struct snd_soc_codec *codec = wm8994->codec;
  3019. int reg, count;
  3020. /*
  3021. * Jack detection may have detected a removal simulataneously
  3022. * with an update of the MICDET status; if so it will have
  3023. * stopped detection and we can ignore this interrupt.
  3024. */
  3025. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3026. return IRQ_HANDLED;
  3027. pm_runtime_get_sync(codec->dev);
  3028. /* We may occasionally read a detection without an impedence
  3029. * range being provided - if that happens loop again.
  3030. */
  3031. count = 10;
  3032. do {
  3033. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3034. if (reg < 0) {
  3035. dev_err(codec->dev,
  3036. "Failed to read mic detect status: %d\n",
  3037. reg);
  3038. pm_runtime_put(codec->dev);
  3039. return IRQ_NONE;
  3040. }
  3041. if (!(reg & WM8958_MICD_VALID)) {
  3042. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3043. goto out;
  3044. }
  3045. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3046. break;
  3047. msleep(1);
  3048. } while (count--);
  3049. if (count == 0)
  3050. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3051. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3052. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3053. #endif
  3054. if (wm8994->jack_cb)
  3055. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3056. else
  3057. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3058. out:
  3059. pm_runtime_put(codec->dev);
  3060. return IRQ_HANDLED;
  3061. }
  3062. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3063. {
  3064. struct snd_soc_codec *codec = data;
  3065. dev_err(codec->dev, "FIFO error\n");
  3066. return IRQ_HANDLED;
  3067. }
  3068. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3069. {
  3070. struct snd_soc_codec *codec = data;
  3071. dev_err(codec->dev, "Thermal warning\n");
  3072. return IRQ_HANDLED;
  3073. }
  3074. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3075. {
  3076. struct snd_soc_codec *codec = data;
  3077. dev_crit(codec->dev, "Thermal shutdown\n");
  3078. return IRQ_HANDLED;
  3079. }
  3080. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3081. {
  3082. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3083. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3084. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3085. unsigned int reg;
  3086. int ret, i;
  3087. wm8994->codec = codec;
  3088. codec->control_data = control->regmap;
  3089. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3090. wm8994->codec = codec;
  3091. mutex_init(&wm8994->accdet_lock);
  3092. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3093. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3094. init_completion(&wm8994->fll_locked[i]);
  3095. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3096. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3097. pm_runtime_enable(codec->dev);
  3098. pm_runtime_idle(codec->dev);
  3099. /* By default use idle_bias_off, will override for WM8994 */
  3100. codec->dapm.idle_bias_off = 1;
  3101. /* Set revision-specific configuration */
  3102. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3103. switch (control->type) {
  3104. case WM8994:
  3105. /* Single ended line outputs should have VMID on. */
  3106. if (!wm8994->pdata->lineout1_diff ||
  3107. !wm8994->pdata->lineout2_diff)
  3108. codec->dapm.idle_bias_off = 0;
  3109. switch (wm8994->revision) {
  3110. case 2:
  3111. case 3:
  3112. wm8994->hubs.dcs_codes_l = -5;
  3113. wm8994->hubs.dcs_codes_r = -5;
  3114. wm8994->hubs.hp_startup_mode = 1;
  3115. wm8994->hubs.dcs_readback_mode = 1;
  3116. wm8994->hubs.series_startup = 1;
  3117. break;
  3118. default:
  3119. wm8994->hubs.dcs_readback_mode = 2;
  3120. break;
  3121. }
  3122. break;
  3123. case WM8958:
  3124. wm8994->hubs.dcs_readback_mode = 1;
  3125. wm8994->hubs.hp_startup_mode = 1;
  3126. switch (wm8994->revision) {
  3127. case 0:
  3128. break;
  3129. default:
  3130. wm8994->fll_byp = true;
  3131. break;
  3132. }
  3133. break;
  3134. case WM1811:
  3135. wm8994->hubs.dcs_readback_mode = 2;
  3136. wm8994->hubs.no_series_update = 1;
  3137. wm8994->hubs.hp_startup_mode = 1;
  3138. wm8994->hubs.no_cache_dac_hp_direct = true;
  3139. wm8994->fll_byp = true;
  3140. switch (wm8994->revision) {
  3141. case 0:
  3142. case 1:
  3143. case 2:
  3144. case 3:
  3145. wm8994->hubs.dcs_codes_l = -9;
  3146. wm8994->hubs.dcs_codes_r = -7;
  3147. break;
  3148. default:
  3149. break;
  3150. }
  3151. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3152. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3153. break;
  3154. default:
  3155. break;
  3156. }
  3157. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3158. wm8994_fifo_error, "FIFO error", codec);
  3159. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3160. wm8994_temp_warn, "Thermal warning", codec);
  3161. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3162. wm8994_temp_shut, "Thermal shutdown", codec);
  3163. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3164. wm_hubs_dcs_done, "DC servo done",
  3165. &wm8994->hubs);
  3166. if (ret == 0)
  3167. wm8994->hubs.dcs_done_irq = true;
  3168. switch (control->type) {
  3169. case WM8994:
  3170. if (wm8994->micdet_irq) {
  3171. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3172. wm8994_mic_irq,
  3173. IRQF_TRIGGER_RISING,
  3174. "Mic1 detect",
  3175. wm8994);
  3176. if (ret != 0)
  3177. dev_warn(codec->dev,
  3178. "Failed to request Mic1 detect IRQ: %d\n",
  3179. ret);
  3180. }
  3181. ret = wm8994_request_irq(wm8994->wm8994,
  3182. WM8994_IRQ_MIC1_SHRT,
  3183. wm8994_mic_irq, "Mic 1 short",
  3184. wm8994);
  3185. if (ret != 0)
  3186. dev_warn(codec->dev,
  3187. "Failed to request Mic1 short IRQ: %d\n",
  3188. ret);
  3189. ret = wm8994_request_irq(wm8994->wm8994,
  3190. WM8994_IRQ_MIC2_DET,
  3191. wm8994_mic_irq, "Mic 2 detect",
  3192. wm8994);
  3193. if (ret != 0)
  3194. dev_warn(codec->dev,
  3195. "Failed to request Mic2 detect IRQ: %d\n",
  3196. ret);
  3197. ret = wm8994_request_irq(wm8994->wm8994,
  3198. WM8994_IRQ_MIC2_SHRT,
  3199. wm8994_mic_irq, "Mic 2 short",
  3200. wm8994);
  3201. if (ret != 0)
  3202. dev_warn(codec->dev,
  3203. "Failed to request Mic2 short IRQ: %d\n",
  3204. ret);
  3205. break;
  3206. case WM8958:
  3207. case WM1811:
  3208. if (wm8994->micdet_irq) {
  3209. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3210. wm8958_mic_irq,
  3211. IRQF_TRIGGER_RISING,
  3212. "Mic detect",
  3213. wm8994);
  3214. if (ret != 0)
  3215. dev_warn(codec->dev,
  3216. "Failed to request Mic detect IRQ: %d\n",
  3217. ret);
  3218. } else {
  3219. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3220. wm8958_mic_irq, "Mic detect",
  3221. wm8994);
  3222. }
  3223. }
  3224. switch (control->type) {
  3225. case WM1811:
  3226. if (wm8994->revision > 1) {
  3227. ret = wm8994_request_irq(wm8994->wm8994,
  3228. WM8994_IRQ_GPIO(6),
  3229. wm1811_jackdet_irq, "JACKDET",
  3230. wm8994);
  3231. if (ret == 0)
  3232. wm8994->jackdet = true;
  3233. }
  3234. break;
  3235. default:
  3236. break;
  3237. }
  3238. wm8994->fll_locked_irq = true;
  3239. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3240. ret = wm8994_request_irq(wm8994->wm8994,
  3241. WM8994_IRQ_FLL1_LOCK + i,
  3242. wm8994_fll_locked_irq, "FLL lock",
  3243. &wm8994->fll_locked[i]);
  3244. if (ret != 0)
  3245. wm8994->fll_locked_irq = false;
  3246. }
  3247. /* Make sure we can read from the GPIOs if they're inputs */
  3248. pm_runtime_get_sync(codec->dev);
  3249. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3250. * configured on init - if a system wants to do this dynamically
  3251. * at runtime we can deal with that then.
  3252. */
  3253. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3254. if (ret < 0) {
  3255. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3256. goto err_irq;
  3257. }
  3258. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3259. wm8994->lrclk_shared[0] = 1;
  3260. wm8994_dai[0].symmetric_rates = 1;
  3261. } else {
  3262. wm8994->lrclk_shared[0] = 0;
  3263. }
  3264. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3265. if (ret < 0) {
  3266. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3267. goto err_irq;
  3268. }
  3269. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3270. wm8994->lrclk_shared[1] = 1;
  3271. wm8994_dai[1].symmetric_rates = 1;
  3272. } else {
  3273. wm8994->lrclk_shared[1] = 0;
  3274. }
  3275. pm_runtime_put(codec->dev);
  3276. /* Latch volume update bits */
  3277. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3278. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3279. wm8994_vu_bits[i].mask,
  3280. wm8994_vu_bits[i].mask);
  3281. /* Set the low bit of the 3D stereo depth so TLV matches */
  3282. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3283. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3284. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3285. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3286. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3287. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3288. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3289. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3290. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3291. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3292. * use this; it only affects behaviour on idle TDM clock
  3293. * cycles. */
  3294. switch (control->type) {
  3295. case WM8994:
  3296. case WM8958:
  3297. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3298. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3299. break;
  3300. default:
  3301. break;
  3302. }
  3303. /* Put MICBIAS into bypass mode by default on newer devices */
  3304. switch (control->type) {
  3305. case WM8958:
  3306. case WM1811:
  3307. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3308. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3309. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3310. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3311. break;
  3312. default:
  3313. break;
  3314. }
  3315. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3316. wm_hubs_update_class_w(codec);
  3317. wm8994_handle_pdata(wm8994);
  3318. wm_hubs_add_analogue_controls(codec);
  3319. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3320. ARRAY_SIZE(wm8994_snd_controls));
  3321. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3322. ARRAY_SIZE(wm8994_dapm_widgets));
  3323. switch (control->type) {
  3324. case WM8994:
  3325. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3326. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3327. if (wm8994->revision < 4) {
  3328. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3329. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3330. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3331. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3332. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3333. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3334. } else {
  3335. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3336. ARRAY_SIZE(wm8994_lateclk_widgets));
  3337. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3338. ARRAY_SIZE(wm8994_adc_widgets));
  3339. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3340. ARRAY_SIZE(wm8994_dac_widgets));
  3341. }
  3342. break;
  3343. case WM8958:
  3344. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3345. ARRAY_SIZE(wm8958_snd_controls));
  3346. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3347. ARRAY_SIZE(wm8958_dapm_widgets));
  3348. if (wm8994->revision < 1) {
  3349. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3350. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3351. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3352. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3353. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3354. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3355. } else {
  3356. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3357. ARRAY_SIZE(wm8994_lateclk_widgets));
  3358. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3359. ARRAY_SIZE(wm8994_adc_widgets));
  3360. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3361. ARRAY_SIZE(wm8994_dac_widgets));
  3362. }
  3363. break;
  3364. case WM1811:
  3365. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3366. ARRAY_SIZE(wm8958_snd_controls));
  3367. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3368. ARRAY_SIZE(wm8958_dapm_widgets));
  3369. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3370. ARRAY_SIZE(wm8994_lateclk_widgets));
  3371. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3372. ARRAY_SIZE(wm8994_adc_widgets));
  3373. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3374. ARRAY_SIZE(wm8994_dac_widgets));
  3375. break;
  3376. }
  3377. wm_hubs_add_analogue_routes(codec, 0, 0);
  3378. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3379. switch (control->type) {
  3380. case WM8994:
  3381. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3382. ARRAY_SIZE(wm8994_intercon));
  3383. if (wm8994->revision < 4) {
  3384. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3385. ARRAY_SIZE(wm8994_revd_intercon));
  3386. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3387. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3388. } else {
  3389. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3390. ARRAY_SIZE(wm8994_lateclk_intercon));
  3391. }
  3392. break;
  3393. case WM8958:
  3394. if (wm8994->revision < 1) {
  3395. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3396. ARRAY_SIZE(wm8994_revd_intercon));
  3397. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3398. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3399. } else {
  3400. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3401. ARRAY_SIZE(wm8994_lateclk_intercon));
  3402. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3403. ARRAY_SIZE(wm8958_intercon));
  3404. }
  3405. wm8958_dsp2_init(codec);
  3406. break;
  3407. case WM1811:
  3408. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3409. ARRAY_SIZE(wm8994_lateclk_intercon));
  3410. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3411. ARRAY_SIZE(wm8958_intercon));
  3412. break;
  3413. }
  3414. return 0;
  3415. err_irq:
  3416. if (wm8994->jackdet)
  3417. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3418. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3419. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3420. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3421. if (wm8994->micdet_irq)
  3422. free_irq(wm8994->micdet_irq, wm8994);
  3423. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3424. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3425. &wm8994->fll_locked[i]);
  3426. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3427. &wm8994->hubs);
  3428. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3429. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3430. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3431. return ret;
  3432. }
  3433. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3434. {
  3435. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3436. struct wm8994 *control = wm8994->wm8994;
  3437. int i;
  3438. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3439. pm_runtime_disable(codec->dev);
  3440. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3441. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3442. &wm8994->fll_locked[i]);
  3443. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3444. &wm8994->hubs);
  3445. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3446. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3447. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3448. if (wm8994->jackdet)
  3449. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3450. switch (control->type) {
  3451. case WM8994:
  3452. if (wm8994->micdet_irq)
  3453. free_irq(wm8994->micdet_irq, wm8994);
  3454. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3455. wm8994);
  3456. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3457. wm8994);
  3458. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3459. wm8994);
  3460. break;
  3461. case WM1811:
  3462. case WM8958:
  3463. if (wm8994->micdet_irq)
  3464. free_irq(wm8994->micdet_irq, wm8994);
  3465. break;
  3466. }
  3467. release_firmware(wm8994->mbc);
  3468. release_firmware(wm8994->mbc_vss);
  3469. release_firmware(wm8994->enh_eq);
  3470. kfree(wm8994->retune_mobile_texts);
  3471. return 0;
  3472. }
  3473. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3474. .probe = wm8994_codec_probe,
  3475. .remove = wm8994_codec_remove,
  3476. .suspend = wm8994_codec_suspend,
  3477. .resume = wm8994_codec_resume,
  3478. .set_bias_level = wm8994_set_bias_level,
  3479. };
  3480. static int __devinit wm8994_probe(struct platform_device *pdev)
  3481. {
  3482. struct wm8994_priv *wm8994;
  3483. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3484. GFP_KERNEL);
  3485. if (wm8994 == NULL)
  3486. return -ENOMEM;
  3487. platform_set_drvdata(pdev, wm8994);
  3488. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3489. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3490. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3491. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3492. }
  3493. static int __devexit wm8994_remove(struct platform_device *pdev)
  3494. {
  3495. snd_soc_unregister_codec(&pdev->dev);
  3496. return 0;
  3497. }
  3498. #ifdef CONFIG_PM_SLEEP
  3499. static int wm8994_suspend(struct device *dev)
  3500. {
  3501. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3502. /* Drop down to power saving mode when system is suspended */
  3503. if (wm8994->jackdet && !wm8994->active_refcount)
  3504. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3505. WM1811_JACKDET_MODE_MASK,
  3506. wm8994->jackdet_mode);
  3507. return 0;
  3508. }
  3509. static int wm8994_resume(struct device *dev)
  3510. {
  3511. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3512. if (wm8994->jackdet && wm8994->jack_cb)
  3513. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3514. WM1811_JACKDET_MODE_MASK,
  3515. WM1811_JACKDET_MODE_AUDIO);
  3516. return 0;
  3517. }
  3518. #endif
  3519. static const struct dev_pm_ops wm8994_pm_ops = {
  3520. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3521. };
  3522. static struct platform_driver wm8994_codec_driver = {
  3523. .driver = {
  3524. .name = "wm8994-codec",
  3525. .owner = THIS_MODULE,
  3526. .pm = &wm8994_pm_ops,
  3527. },
  3528. .probe = wm8994_probe,
  3529. .remove = __devexit_p(wm8994_remove),
  3530. };
  3531. module_platform_driver(wm8994_codec_driver);
  3532. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3533. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3534. MODULE_LICENSE("GPL");
  3535. MODULE_ALIAS("platform:wm8994-codec");