sata_sil24.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #include <asm/io.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "0.23"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. u16 ctrl;
  38. u16 prot;
  39. u32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. u64 addr;
  47. u32 cnt;
  48. u32 flags;
  49. };
  50. /*
  51. * Port multiplier
  52. */
  53. struct sil24_port_multiplier {
  54. u32 diag;
  55. u32 sactive;
  56. };
  57. enum {
  58. /*
  59. * Global controller registers (128 bytes @ BAR0)
  60. */
  61. /* 32 bit regs */
  62. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  63. HOST_CTRL = 0x40,
  64. HOST_IRQ_STAT = 0x44,
  65. HOST_PHY_CFG = 0x48,
  66. HOST_BIST_CTRL = 0x50,
  67. HOST_BIST_PTRN = 0x54,
  68. HOST_BIST_STAT = 0x58,
  69. HOST_MEM_BIST_STAT = 0x5c,
  70. HOST_FLASH_CMD = 0x70,
  71. /* 8 bit regs */
  72. HOST_FLASH_DATA = 0x74,
  73. HOST_TRANSITION_DETECT = 0x75,
  74. HOST_GPIO_CTRL = 0x76,
  75. HOST_I2C_ADDR = 0x78, /* 32 bit */
  76. HOST_I2C_DATA = 0x7c,
  77. HOST_I2C_XFER_CNT = 0x7e,
  78. HOST_I2C_CTRL = 0x7f,
  79. /* HOST_SLOT_STAT bits */
  80. HOST_SSTAT_ATTN = (1 << 31),
  81. /*
  82. * Port registers
  83. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  84. */
  85. PORT_REGS_SIZE = 0x2000,
  86. PORT_PRB = 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */
  87. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  88. /* 32 bit regs */
  89. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  90. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  91. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  92. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  93. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  94. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  95. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  96. PORT_CMD_ERR = 0x1024, /* command error number */
  97. PORT_FIS_CFG = 0x1028,
  98. PORT_FIFO_THRES = 0x102c,
  99. /* 16 bit regs */
  100. PORT_DECODE_ERR_CNT = 0x1040,
  101. PORT_DECODE_ERR_THRESH = 0x1042,
  102. PORT_CRC_ERR_CNT = 0x1044,
  103. PORT_CRC_ERR_THRESH = 0x1046,
  104. PORT_HSHK_ERR_CNT = 0x1048,
  105. PORT_HSHK_ERR_THRESH = 0x104a,
  106. /* 32 bit regs */
  107. PORT_PHY_CFG = 0x1050,
  108. PORT_SLOT_STAT = 0x1800,
  109. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  110. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  111. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  112. PORT_SCONTROL = 0x1f00,
  113. PORT_SSTATUS = 0x1f04,
  114. PORT_SERROR = 0x1f08,
  115. PORT_SACTIVE = 0x1f0c,
  116. /* PORT_CTRL_STAT bits */
  117. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  118. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  119. PORT_CS_INIT = (1 << 2), /* port initialize */
  120. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  121. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  122. PORT_CS_RESUME = (1 << 6), /* port resume */
  123. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  124. PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
  125. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  126. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  127. /* bits[11:0] are masked */
  128. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  129. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  130. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  131. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  132. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  133. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  134. PORT_IRQ_UNK_FIS = (1 << 6), /* Unknown FIS received */
  135. PORT_IRQ_SDB_FIS = (1 << 11), /* SDB FIS received */
  136. /* bits[27:16] are unmasked (raw) */
  137. PORT_IRQ_RAW_SHIFT = 16,
  138. PORT_IRQ_MASKED_MASK = 0x7ff,
  139. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  140. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  141. PORT_IRQ_STEER_SHIFT = 30,
  142. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  143. /* PORT_CMD_ERR constants */
  144. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  145. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  146. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  147. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  148. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  149. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  150. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  151. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  152. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  153. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  154. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  155. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  156. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  157. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  158. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  159. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  160. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  161. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  162. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  163. PORT_CERR_XFR_MSGABRT = 34, /* PSD ecode 10 - master abort */
  164. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  165. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  166. /* bits of PRB control field */
  167. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  168. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  169. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  170. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  171. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  172. /* PRB protocol field */
  173. PRB_PROT_PACKET = (1 << 0),
  174. PRB_PROT_TCQ = (1 << 1),
  175. PRB_PROT_NCQ = (1 << 2),
  176. PRB_PROT_READ = (1 << 3),
  177. PRB_PROT_WRITE = (1 << 4),
  178. PRB_PROT_TRANSPARENT = (1 << 5),
  179. /*
  180. * Other constants
  181. */
  182. SGE_TRM = (1 << 31), /* Last SGE in chain */
  183. SGE_LNK = (1 << 30), /* linked list
  184. Points to SGT, not SGE */
  185. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  186. data address ignored */
  187. /* board id */
  188. BID_SIL3124 = 0,
  189. BID_SIL3132 = 1,
  190. BID_SIL3131 = 2,
  191. IRQ_STAT_4PORTS = 0xf,
  192. };
  193. struct sil24_ata_block {
  194. struct sil24_prb prb;
  195. struct sil24_sge sge[LIBATA_MAX_PRD];
  196. };
  197. struct sil24_atapi_block {
  198. struct sil24_prb prb;
  199. u8 cdb[16];
  200. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  201. };
  202. union sil24_cmd_block {
  203. struct sil24_ata_block ata;
  204. struct sil24_atapi_block atapi;
  205. };
  206. /*
  207. * ap->private_data
  208. *
  209. * The preview driver always returned 0 for status. We emulate it
  210. * here from the previous interrupt.
  211. */
  212. struct sil24_port_priv {
  213. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  214. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  215. struct ata_taskfile tf; /* Cached taskfile registers */
  216. };
  217. /* ap->host_set->private_data */
  218. struct sil24_host_priv {
  219. void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
  220. void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  221. };
  222. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
  223. static u8 sil24_check_status(struct ata_port *ap);
  224. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  225. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  226. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  227. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
  228. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  229. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  230. static void sil24_irq_clear(struct ata_port *ap);
  231. static void sil24_eng_timeout(struct ata_port *ap);
  232. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  233. static int sil24_port_start(struct ata_port *ap);
  234. static void sil24_port_stop(struct ata_port *ap);
  235. static void sil24_host_stop(struct ata_host_set *host_set);
  236. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  237. static const struct pci_device_id sil24_pci_tbl[] = {
  238. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  239. { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  240. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  241. { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  242. { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
  243. { } /* terminate list */
  244. };
  245. static struct pci_driver sil24_pci_driver = {
  246. .name = DRV_NAME,
  247. .id_table = sil24_pci_tbl,
  248. .probe = sil24_init_one,
  249. .remove = ata_pci_remove_one, /* safe? */
  250. };
  251. static struct scsi_host_template sil24_sht = {
  252. .module = THIS_MODULE,
  253. .name = DRV_NAME,
  254. .ioctl = ata_scsi_ioctl,
  255. .queuecommand = ata_scsi_queuecmd,
  256. .eh_timed_out = ata_scsi_timed_out,
  257. .eh_strategy_handler = ata_scsi_error,
  258. .can_queue = ATA_DEF_QUEUE,
  259. .this_id = ATA_SHT_THIS_ID,
  260. .sg_tablesize = LIBATA_MAX_PRD,
  261. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  262. .emulated = ATA_SHT_EMULATED,
  263. .use_clustering = ATA_SHT_USE_CLUSTERING,
  264. .proc_name = DRV_NAME,
  265. .dma_boundary = ATA_DMA_BOUNDARY,
  266. .slave_configure = ata_scsi_slave_config,
  267. .bios_param = ata_std_bios_param,
  268. };
  269. static const struct ata_port_operations sil24_ops = {
  270. .port_disable = ata_port_disable,
  271. .dev_config = sil24_dev_config,
  272. .check_status = sil24_check_status,
  273. .check_altstatus = sil24_check_status,
  274. .dev_select = ata_noop_dev_select,
  275. .tf_read = sil24_tf_read,
  276. .probe_reset = sil24_probe_reset,
  277. .qc_prep = sil24_qc_prep,
  278. .qc_issue = sil24_qc_issue,
  279. .eng_timeout = sil24_eng_timeout,
  280. .irq_handler = sil24_interrupt,
  281. .irq_clear = sil24_irq_clear,
  282. .scr_read = sil24_scr_read,
  283. .scr_write = sil24_scr_write,
  284. .port_start = sil24_port_start,
  285. .port_stop = sil24_port_stop,
  286. .host_stop = sil24_host_stop,
  287. };
  288. /*
  289. * Use bits 30-31 of host_flags to encode available port numbers.
  290. * Current maxium is 4.
  291. */
  292. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  293. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  294. static struct ata_port_info sil24_port_info[] = {
  295. /* sil_3124 */
  296. {
  297. .sht = &sil24_sht,
  298. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  299. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  300. SIL24_NPORTS2FLAG(4),
  301. .pio_mask = 0x1f, /* pio0-4 */
  302. .mwdma_mask = 0x07, /* mwdma0-2 */
  303. .udma_mask = 0x3f, /* udma0-5 */
  304. .port_ops = &sil24_ops,
  305. },
  306. /* sil_3132 */
  307. {
  308. .sht = &sil24_sht,
  309. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  310. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  311. SIL24_NPORTS2FLAG(2),
  312. .pio_mask = 0x1f, /* pio0-4 */
  313. .mwdma_mask = 0x07, /* mwdma0-2 */
  314. .udma_mask = 0x3f, /* udma0-5 */
  315. .port_ops = &sil24_ops,
  316. },
  317. /* sil_3131/sil_3531 */
  318. {
  319. .sht = &sil24_sht,
  320. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  321. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  322. SIL24_NPORTS2FLAG(1),
  323. .pio_mask = 0x1f, /* pio0-4 */
  324. .mwdma_mask = 0x07, /* mwdma0-2 */
  325. .udma_mask = 0x3f, /* udma0-5 */
  326. .port_ops = &sil24_ops,
  327. },
  328. };
  329. static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
  330. {
  331. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  332. if (dev->cdb_len == 16)
  333. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  334. else
  335. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  336. }
  337. static inline void sil24_update_tf(struct ata_port *ap)
  338. {
  339. struct sil24_port_priv *pp = ap->private_data;
  340. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  341. struct sil24_prb __iomem *prb = port;
  342. u8 fis[6 * 4];
  343. memcpy_fromio(fis, prb->fis, 6 * 4);
  344. ata_tf_from_fis(fis, &pp->tf);
  345. }
  346. static u8 sil24_check_status(struct ata_port *ap)
  347. {
  348. struct sil24_port_priv *pp = ap->private_data;
  349. return pp->tf.command;
  350. }
  351. static int sil24_scr_map[] = {
  352. [SCR_CONTROL] = 0,
  353. [SCR_STATUS] = 1,
  354. [SCR_ERROR] = 2,
  355. [SCR_ACTIVE] = 3,
  356. };
  357. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  358. {
  359. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  360. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  361. void __iomem *addr;
  362. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  363. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  364. }
  365. return 0xffffffffU;
  366. }
  367. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  368. {
  369. void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
  370. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  371. void __iomem *addr;
  372. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  373. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  374. }
  375. }
  376. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  377. {
  378. struct sil24_port_priv *pp = ap->private_data;
  379. *tf = pp->tf;
  380. }
  381. static int sil24_softreset(struct ata_port *ap, int verbose,
  382. unsigned int *class)
  383. {
  384. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  385. struct sil24_port_priv *pp = ap->private_data;
  386. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  387. dma_addr_t paddr = pp->cmd_block_dma;
  388. u32 irq_enable, irq_stat;
  389. int cnt;
  390. DPRINTK("ENTER\n");
  391. /* temporarily turn off IRQs during SRST */
  392. irq_enable = readl(port + PORT_IRQ_ENABLE_SET);
  393. writel(irq_enable, port + PORT_IRQ_ENABLE_CLR);
  394. /*
  395. * XXX: Not sure whether the following sleep is needed or not.
  396. * The original driver had it. So....
  397. */
  398. msleep(10);
  399. prb->ctrl = PRB_CTRL_SRST;
  400. prb->fis[1] = 0; /* no PM yet */
  401. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  402. for (cnt = 0; cnt < 100; cnt++) {
  403. irq_stat = readl(port + PORT_IRQ_STAT);
  404. writel(irq_stat, port + PORT_IRQ_STAT); /* clear irq */
  405. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  406. if (irq_stat & (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR))
  407. break;
  408. msleep(1);
  409. }
  410. /* restore IRQs */
  411. writel(irq_enable, port + PORT_IRQ_ENABLE_SET);
  412. if (sata_dev_present(ap)) {
  413. if (!(irq_stat & PORT_IRQ_COMPLETE)) {
  414. DPRINTK("EXIT, srst failed\n");
  415. return -EIO;
  416. }
  417. sil24_update_tf(ap);
  418. *class = ata_dev_classify(&pp->tf);
  419. }
  420. if (*class == ATA_DEV_UNKNOWN)
  421. *class = ATA_DEV_NONE;
  422. DPRINTK("EXIT, class=%u\n", *class);
  423. return 0;
  424. }
  425. static int sil24_hardreset(struct ata_port *ap, int verbose,
  426. unsigned int *class)
  427. {
  428. unsigned int dummy_class;
  429. /* sil24 doesn't report device signature after hard reset */
  430. return sata_std_hardreset(ap, verbose, &dummy_class);
  431. }
  432. static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
  433. {
  434. return ata_drive_probe_reset(ap, ata_std_probeinit,
  435. sil24_softreset, sil24_hardreset,
  436. ata_std_postreset, classes);
  437. }
  438. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  439. struct sil24_sge *sge)
  440. {
  441. struct scatterlist *sg;
  442. unsigned int idx = 0;
  443. ata_for_each_sg(sg, qc) {
  444. sge->addr = cpu_to_le64(sg_dma_address(sg));
  445. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  446. if (ata_sg_is_last(sg, qc))
  447. sge->flags = cpu_to_le32(SGE_TRM);
  448. else
  449. sge->flags = 0;
  450. sge++;
  451. idx++;
  452. }
  453. }
  454. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  455. {
  456. struct ata_port *ap = qc->ap;
  457. struct sil24_port_priv *pp = ap->private_data;
  458. union sil24_cmd_block *cb = pp->cmd_block + qc->tag;
  459. struct sil24_prb *prb;
  460. struct sil24_sge *sge;
  461. switch (qc->tf.protocol) {
  462. case ATA_PROT_PIO:
  463. case ATA_PROT_DMA:
  464. case ATA_PROT_NODATA:
  465. prb = &cb->ata.prb;
  466. sge = cb->ata.sge;
  467. prb->ctrl = 0;
  468. break;
  469. case ATA_PROT_ATAPI:
  470. case ATA_PROT_ATAPI_DMA:
  471. case ATA_PROT_ATAPI_NODATA:
  472. prb = &cb->atapi.prb;
  473. sge = cb->atapi.sge;
  474. memset(cb->atapi.cdb, 0, 32);
  475. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  476. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  477. if (qc->tf.flags & ATA_TFLAG_WRITE)
  478. prb->ctrl = PRB_CTRL_PACKET_WRITE;
  479. else
  480. prb->ctrl = PRB_CTRL_PACKET_READ;
  481. } else
  482. prb->ctrl = 0;
  483. break;
  484. default:
  485. prb = NULL; /* shut up, gcc */
  486. sge = NULL;
  487. BUG();
  488. }
  489. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  490. if (qc->flags & ATA_QCFLAG_DMAMAP)
  491. sil24_fill_sg(qc, sge);
  492. }
  493. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  494. {
  495. struct ata_port *ap = qc->ap;
  496. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  497. struct sil24_port_priv *pp = ap->private_data;
  498. dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);
  499. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  500. return 0;
  501. }
  502. static void sil24_irq_clear(struct ata_port *ap)
  503. {
  504. /* unused */
  505. }
  506. static int __sil24_restart_controller(void __iomem *port)
  507. {
  508. u32 tmp;
  509. int cnt;
  510. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  511. /* Max ~10ms */
  512. for (cnt = 0; cnt < 10000; cnt++) {
  513. tmp = readl(port + PORT_CTRL_STAT);
  514. if (tmp & PORT_CS_RDY)
  515. return 0;
  516. udelay(1);
  517. }
  518. return -1;
  519. }
  520. static void sil24_restart_controller(struct ata_port *ap)
  521. {
  522. if (__sil24_restart_controller((void __iomem *)ap->ioaddr.cmd_addr))
  523. printk(KERN_ERR DRV_NAME
  524. " ata%u: failed to restart controller\n", ap->id);
  525. }
  526. static int __sil24_reset_controller(void __iomem *port)
  527. {
  528. int cnt;
  529. u32 tmp;
  530. /* Reset controller state. Is this correct? */
  531. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  532. readl(port + PORT_CTRL_STAT); /* sync */
  533. /* Max ~100ms */
  534. for (cnt = 0; cnt < 1000; cnt++) {
  535. udelay(100);
  536. tmp = readl(port + PORT_CTRL_STAT);
  537. if (!(tmp & PORT_CS_DEV_RST))
  538. break;
  539. }
  540. if (tmp & PORT_CS_DEV_RST)
  541. return -1;
  542. if (tmp & PORT_CS_RDY)
  543. return 0;
  544. return __sil24_restart_controller(port);
  545. }
  546. static void sil24_reset_controller(struct ata_port *ap)
  547. {
  548. printk(KERN_NOTICE DRV_NAME
  549. " ata%u: resetting controller...\n", ap->id);
  550. if (__sil24_reset_controller((void __iomem *)ap->ioaddr.cmd_addr))
  551. printk(KERN_ERR DRV_NAME
  552. " ata%u: failed to reset controller\n", ap->id);
  553. }
  554. static void sil24_eng_timeout(struct ata_port *ap)
  555. {
  556. struct ata_queued_cmd *qc;
  557. qc = ata_qc_from_tag(ap, ap->active_tag);
  558. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  559. qc->err_mask |= AC_ERR_TIMEOUT;
  560. ata_eh_qc_complete(qc);
  561. sil24_reset_controller(ap);
  562. }
  563. static void sil24_error_intr(struct ata_port *ap, u32 slot_stat)
  564. {
  565. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  566. struct sil24_port_priv *pp = ap->private_data;
  567. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  568. u32 irq_stat, cmd_err, sstatus, serror;
  569. unsigned int err_mask;
  570. irq_stat = readl(port + PORT_IRQ_STAT);
  571. writel(irq_stat, port + PORT_IRQ_STAT); /* clear irq */
  572. if (!(irq_stat & PORT_IRQ_ERROR)) {
  573. /* ignore non-completion, non-error irqs for now */
  574. printk(KERN_WARNING DRV_NAME
  575. "ata%u: non-error exception irq (irq_stat %x)\n",
  576. ap->id, irq_stat);
  577. return;
  578. }
  579. cmd_err = readl(port + PORT_CMD_ERR);
  580. sstatus = readl(port + PORT_SSTATUS);
  581. serror = readl(port + PORT_SERROR);
  582. if (serror)
  583. writel(serror, port + PORT_SERROR);
  584. /*
  585. * Don't log ATAPI device errors. They're supposed to happen
  586. * and any serious errors will be logged using sense data by
  587. * the SCSI layer.
  588. */
  589. if (ap->device[0].class != ATA_DEV_ATAPI || cmd_err > PORT_CERR_SDB)
  590. printk("ata%u: error interrupt on port%d\n"
  591. " stat=0x%x irq=0x%x cmd_err=%d sstatus=0x%x serror=0x%x\n",
  592. ap->id, ap->port_no, slot_stat, irq_stat, cmd_err, sstatus, serror);
  593. if (cmd_err == PORT_CERR_DEV || cmd_err == PORT_CERR_SDB) {
  594. /*
  595. * Device is reporting error, tf registers are valid.
  596. */
  597. sil24_update_tf(ap);
  598. err_mask = ac_err_mask(pp->tf.command);
  599. sil24_restart_controller(ap);
  600. } else {
  601. /*
  602. * Other errors. libata currently doesn't have any
  603. * mechanism to report these errors. Just turn on
  604. * ATA_ERR.
  605. */
  606. err_mask = AC_ERR_OTHER;
  607. sil24_reset_controller(ap);
  608. }
  609. if (qc) {
  610. qc->err_mask |= err_mask;
  611. ata_qc_complete(qc);
  612. }
  613. }
  614. static inline void sil24_host_intr(struct ata_port *ap)
  615. {
  616. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  617. void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
  618. u32 slot_stat;
  619. slot_stat = readl(port + PORT_SLOT_STAT);
  620. if (!(slot_stat & HOST_SSTAT_ATTN)) {
  621. struct sil24_port_priv *pp = ap->private_data;
  622. /*
  623. * !HOST_SSAT_ATTN guarantees successful completion,
  624. * so reading back tf registers is unnecessary for
  625. * most commands. TODO: read tf registers for
  626. * commands which require these values on successful
  627. * completion (EXECUTE DEVICE DIAGNOSTIC, CHECK POWER,
  628. * DEVICE RESET and READ PORT MULTIPLIER (any more?).
  629. */
  630. sil24_update_tf(ap);
  631. if (qc) {
  632. qc->err_mask |= ac_err_mask(pp->tf.command);
  633. ata_qc_complete(qc);
  634. }
  635. } else
  636. sil24_error_intr(ap, slot_stat);
  637. }
  638. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  639. {
  640. struct ata_host_set *host_set = dev_instance;
  641. struct sil24_host_priv *hpriv = host_set->private_data;
  642. unsigned handled = 0;
  643. u32 status;
  644. int i;
  645. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  646. if (status == 0xffffffff) {
  647. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  648. "PCI fault or device removal?\n");
  649. goto out;
  650. }
  651. if (!(status & IRQ_STAT_4PORTS))
  652. goto out;
  653. spin_lock(&host_set->lock);
  654. for (i = 0; i < host_set->n_ports; i++)
  655. if (status & (1 << i)) {
  656. struct ata_port *ap = host_set->ports[i];
  657. if (ap && !(ap->flags & ATA_FLAG_PORT_DISABLED)) {
  658. sil24_host_intr(host_set->ports[i]);
  659. handled++;
  660. } else
  661. printk(KERN_ERR DRV_NAME
  662. ": interrupt from disabled port %d\n", i);
  663. }
  664. spin_unlock(&host_set->lock);
  665. out:
  666. return IRQ_RETVAL(handled);
  667. }
  668. static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
  669. {
  670. const size_t cb_size = sizeof(*pp->cmd_block);
  671. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  672. }
  673. static int sil24_port_start(struct ata_port *ap)
  674. {
  675. struct device *dev = ap->host_set->dev;
  676. struct sil24_port_priv *pp;
  677. union sil24_cmd_block *cb;
  678. size_t cb_size = sizeof(*cb);
  679. dma_addr_t cb_dma;
  680. int rc = -ENOMEM;
  681. pp = kzalloc(sizeof(*pp), GFP_KERNEL);
  682. if (!pp)
  683. goto err_out;
  684. pp->tf.command = ATA_DRDY;
  685. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  686. if (!cb)
  687. goto err_out_pp;
  688. memset(cb, 0, cb_size);
  689. rc = ata_pad_alloc(ap, dev);
  690. if (rc)
  691. goto err_out_pad;
  692. pp->cmd_block = cb;
  693. pp->cmd_block_dma = cb_dma;
  694. ap->private_data = pp;
  695. return 0;
  696. err_out_pad:
  697. sil24_cblk_free(pp, dev);
  698. err_out_pp:
  699. kfree(pp);
  700. err_out:
  701. return rc;
  702. }
  703. static void sil24_port_stop(struct ata_port *ap)
  704. {
  705. struct device *dev = ap->host_set->dev;
  706. struct sil24_port_priv *pp = ap->private_data;
  707. sil24_cblk_free(pp, dev);
  708. ata_pad_free(ap, dev);
  709. kfree(pp);
  710. }
  711. static void sil24_host_stop(struct ata_host_set *host_set)
  712. {
  713. struct sil24_host_priv *hpriv = host_set->private_data;
  714. iounmap(hpriv->host_base);
  715. iounmap(hpriv->port_base);
  716. kfree(hpriv);
  717. }
  718. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  719. {
  720. static int printed_version = 0;
  721. unsigned int board_id = (unsigned int)ent->driver_data;
  722. struct ata_port_info *pinfo = &sil24_port_info[board_id];
  723. struct ata_probe_ent *probe_ent = NULL;
  724. struct sil24_host_priv *hpriv = NULL;
  725. void __iomem *host_base = NULL;
  726. void __iomem *port_base = NULL;
  727. int i, rc;
  728. if (!printed_version++)
  729. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  730. rc = pci_enable_device(pdev);
  731. if (rc)
  732. return rc;
  733. rc = pci_request_regions(pdev, DRV_NAME);
  734. if (rc)
  735. goto out_disable;
  736. rc = -ENOMEM;
  737. /* ioremap mmio registers */
  738. host_base = ioremap(pci_resource_start(pdev, 0),
  739. pci_resource_len(pdev, 0));
  740. if (!host_base)
  741. goto out_free;
  742. port_base = ioremap(pci_resource_start(pdev, 2),
  743. pci_resource_len(pdev, 2));
  744. if (!port_base)
  745. goto out_free;
  746. /* allocate & init probe_ent and hpriv */
  747. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  748. if (!probe_ent)
  749. goto out_free;
  750. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  751. if (!hpriv)
  752. goto out_free;
  753. memset(probe_ent, 0, sizeof(*probe_ent));
  754. probe_ent->dev = pci_dev_to_dev(pdev);
  755. INIT_LIST_HEAD(&probe_ent->node);
  756. probe_ent->sht = pinfo->sht;
  757. probe_ent->host_flags = pinfo->host_flags;
  758. probe_ent->pio_mask = pinfo->pio_mask;
  759. probe_ent->mwdma_mask = pinfo->mwdma_mask;
  760. probe_ent->udma_mask = pinfo->udma_mask;
  761. probe_ent->port_ops = pinfo->port_ops;
  762. probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
  763. probe_ent->irq = pdev->irq;
  764. probe_ent->irq_flags = SA_SHIRQ;
  765. probe_ent->mmio_base = port_base;
  766. probe_ent->private_data = hpriv;
  767. memset(hpriv, 0, sizeof(*hpriv));
  768. hpriv->host_base = host_base;
  769. hpriv->port_base = port_base;
  770. /*
  771. * Configure the device
  772. */
  773. /*
  774. * FIXME: This device is certainly 64-bit capable. We just
  775. * don't know how to use it. After fixing 32bit activation in
  776. * this function, enable 64bit masks here.
  777. */
  778. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  779. if (rc) {
  780. dev_printk(KERN_ERR, &pdev->dev,
  781. "32-bit DMA enable failed\n");
  782. goto out_free;
  783. }
  784. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  785. if (rc) {
  786. dev_printk(KERN_ERR, &pdev->dev,
  787. "32-bit consistent DMA enable failed\n");
  788. goto out_free;
  789. }
  790. /* GPIO off */
  791. writel(0, host_base + HOST_FLASH_CMD);
  792. /* Mask interrupts during initialization */
  793. writel(0, host_base + HOST_CTRL);
  794. for (i = 0; i < probe_ent->n_ports; i++) {
  795. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  796. unsigned long portu = (unsigned long)port;
  797. u32 tmp;
  798. int cnt;
  799. probe_ent->port[i].cmd_addr = portu + PORT_PRB;
  800. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  801. ata_std_ports(&probe_ent->port[i]);
  802. /* Initial PHY setting */
  803. writel(0x20c, port + PORT_PHY_CFG);
  804. /* Clear port RST */
  805. tmp = readl(port + PORT_CTRL_STAT);
  806. if (tmp & PORT_CS_PORT_RST) {
  807. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  808. readl(port + PORT_CTRL_STAT); /* sync */
  809. for (cnt = 0; cnt < 10; cnt++) {
  810. msleep(10);
  811. tmp = readl(port + PORT_CTRL_STAT);
  812. if (!(tmp & PORT_CS_PORT_RST))
  813. break;
  814. }
  815. if (tmp & PORT_CS_PORT_RST)
  816. dev_printk(KERN_ERR, &pdev->dev,
  817. "failed to clear port RST\n");
  818. }
  819. /* Zero error counters. */
  820. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  821. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  822. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  823. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  824. writel(0x0000, port + PORT_CRC_ERR_CNT);
  825. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  826. /* FIXME: 32bit activation? */
  827. writel(0, port + PORT_ACTIVATE_UPPER_ADDR);
  828. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_STAT);
  829. /* Configure interrupts */
  830. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  831. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | PORT_IRQ_SDB_FIS,
  832. port + PORT_IRQ_ENABLE_SET);
  833. /* Clear interrupts */
  834. writel(0x0fff0fff, port + PORT_IRQ_STAT);
  835. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  836. /* Clear port multiplier enable and resume bits */
  837. writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
  838. /* Reset itself */
  839. if (__sil24_reset_controller(port))
  840. dev_printk(KERN_ERR, &pdev->dev,
  841. "failed to reset controller\n");
  842. }
  843. /* Turn on interrupts */
  844. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  845. pci_set_master(pdev);
  846. /* FIXME: check ata_device_add return value */
  847. ata_device_add(probe_ent);
  848. kfree(probe_ent);
  849. return 0;
  850. out_free:
  851. if (host_base)
  852. iounmap(host_base);
  853. if (port_base)
  854. iounmap(port_base);
  855. kfree(probe_ent);
  856. kfree(hpriv);
  857. pci_release_regions(pdev);
  858. out_disable:
  859. pci_disable_device(pdev);
  860. return rc;
  861. }
  862. static int __init sil24_init(void)
  863. {
  864. return pci_module_init(&sil24_pci_driver);
  865. }
  866. static void __exit sil24_exit(void)
  867. {
  868. pci_unregister_driver(&sil24_pci_driver);
  869. }
  870. MODULE_AUTHOR("Tejun Heo");
  871. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  872. MODULE_LICENSE("GPL");
  873. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  874. module_init(sil24_init);
  875. module_exit(sil24_exit);