sata_vsc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * sata_vsc.c - Vitesse VSC7174 4 port DPA SATA
  3. *
  4. * Maintained by: Jeremy Higdon @ SGI
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 SGI
  9. *
  10. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  11. *
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING. If not, write to
  25. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *
  28. * libata documentation is available via 'make {ps|pdf}docs',
  29. * as Documentation/DocBook/libata.*
  30. *
  31. * Vitesse hardware documentation presumably available under NDA.
  32. * Intel 31244 (same hardware interface) documentation presumably
  33. * available from http://developer.intel.com/
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <linux/libata.h>
  47. #define DRV_NAME "sata_vsc"
  48. #define DRV_VERSION "1.1"
  49. /* Interrupt register offsets (from chip base address) */
  50. #define VSC_SATA_INT_STAT_OFFSET 0x00
  51. #define VSC_SATA_INT_MASK_OFFSET 0x04
  52. /* Taskfile registers offsets */
  53. #define VSC_SATA_TF_CMD_OFFSET 0x00
  54. #define VSC_SATA_TF_DATA_OFFSET 0x00
  55. #define VSC_SATA_TF_ERROR_OFFSET 0x04
  56. #define VSC_SATA_TF_FEATURE_OFFSET 0x06
  57. #define VSC_SATA_TF_NSECT_OFFSET 0x08
  58. #define VSC_SATA_TF_LBAL_OFFSET 0x0c
  59. #define VSC_SATA_TF_LBAM_OFFSET 0x10
  60. #define VSC_SATA_TF_LBAH_OFFSET 0x14
  61. #define VSC_SATA_TF_DEVICE_OFFSET 0x18
  62. #define VSC_SATA_TF_STATUS_OFFSET 0x1c
  63. #define VSC_SATA_TF_COMMAND_OFFSET 0x1d
  64. #define VSC_SATA_TF_ALTSTATUS_OFFSET 0x28
  65. #define VSC_SATA_TF_CTL_OFFSET 0x29
  66. /* DMA base */
  67. #define VSC_SATA_UP_DESCRIPTOR_OFFSET 0x64
  68. #define VSC_SATA_UP_DATA_BUFFER_OFFSET 0x6C
  69. #define VSC_SATA_DMA_CMD_OFFSET 0x70
  70. /* SCRs base */
  71. #define VSC_SATA_SCR_STATUS_OFFSET 0x100
  72. #define VSC_SATA_SCR_ERROR_OFFSET 0x104
  73. #define VSC_SATA_SCR_CONTROL_OFFSET 0x108
  74. /* Port stride */
  75. #define VSC_SATA_PORT_OFFSET 0x200
  76. static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
  77. {
  78. if (sc_reg > SCR_CONTROL)
  79. return 0xffffffffU;
  80. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  81. }
  82. static void vsc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
  83. u32 val)
  84. {
  85. if (sc_reg > SCR_CONTROL)
  86. return;
  87. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  88. }
  89. static void vsc_intr_mask_update(struct ata_port *ap, u8 ctl)
  90. {
  91. void __iomem *mask_addr;
  92. u8 mask;
  93. mask_addr = ap->host_set->mmio_base +
  94. VSC_SATA_INT_MASK_OFFSET + ap->port_no;
  95. mask = readb(mask_addr);
  96. if (ctl & ATA_NIEN)
  97. mask |= 0x80;
  98. else
  99. mask &= 0x7F;
  100. writeb(mask, mask_addr);
  101. }
  102. static void vsc_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  103. {
  104. struct ata_ioports *ioaddr = &ap->ioaddr;
  105. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  106. /*
  107. * The only thing the ctl register is used for is SRST.
  108. * That is not enabled or disabled via tf_load.
  109. * However, if ATA_NIEN is changed, then we need to change the interrupt register.
  110. */
  111. if ((tf->ctl & ATA_NIEN) != (ap->last_ctl & ATA_NIEN)) {
  112. ap->last_ctl = tf->ctl;
  113. vsc_intr_mask_update(ap, tf->ctl & ATA_NIEN);
  114. }
  115. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  116. writew(tf->feature | (((u16)tf->hob_feature) << 8), ioaddr->feature_addr);
  117. writew(tf->nsect | (((u16)tf->hob_nsect) << 8), ioaddr->nsect_addr);
  118. writew(tf->lbal | (((u16)tf->hob_lbal) << 8), ioaddr->lbal_addr);
  119. writew(tf->lbam | (((u16)tf->hob_lbam) << 8), ioaddr->lbam_addr);
  120. writew(tf->lbah | (((u16)tf->hob_lbah) << 8), ioaddr->lbah_addr);
  121. } else if (is_addr) {
  122. writew(tf->feature, ioaddr->feature_addr);
  123. writew(tf->nsect, ioaddr->nsect_addr);
  124. writew(tf->lbal, ioaddr->lbal_addr);
  125. writew(tf->lbam, ioaddr->lbam_addr);
  126. writew(tf->lbah, ioaddr->lbah_addr);
  127. }
  128. if (tf->flags & ATA_TFLAG_DEVICE)
  129. writeb(tf->device, ioaddr->device_addr);
  130. ata_wait_idle(ap);
  131. }
  132. static void vsc_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  133. {
  134. struct ata_ioports *ioaddr = &ap->ioaddr;
  135. u16 nsect, lbal, lbam, lbah, feature;
  136. tf->command = ata_check_status(ap);
  137. tf->device = readw(ioaddr->device_addr);
  138. feature = readw(ioaddr->error_addr);
  139. nsect = readw(ioaddr->nsect_addr);
  140. lbal = readw(ioaddr->lbal_addr);
  141. lbam = readw(ioaddr->lbam_addr);
  142. lbah = readw(ioaddr->lbah_addr);
  143. tf->feature = feature;
  144. tf->nsect = nsect;
  145. tf->lbal = lbal;
  146. tf->lbam = lbam;
  147. tf->lbah = lbah;
  148. if (tf->flags & ATA_TFLAG_LBA48) {
  149. tf->hob_feature = feature >> 8;
  150. tf->hob_nsect = nsect >> 8;
  151. tf->hob_lbal = lbal >> 8;
  152. tf->hob_lbam = lbam >> 8;
  153. tf->hob_lbah = lbah >> 8;
  154. }
  155. }
  156. /*
  157. * vsc_sata_interrupt
  158. *
  159. * Read the interrupt register and process for the devices that have them pending.
  160. */
  161. static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
  162. struct pt_regs *regs)
  163. {
  164. struct ata_host_set *host_set = dev_instance;
  165. unsigned int i;
  166. unsigned int handled = 0;
  167. u32 int_status;
  168. spin_lock(&host_set->lock);
  169. int_status = readl(host_set->mmio_base + VSC_SATA_INT_STAT_OFFSET);
  170. for (i = 0; i < host_set->n_ports; i++) {
  171. if (int_status & ((u32) 0xFF << (8 * i))) {
  172. struct ata_port *ap;
  173. ap = host_set->ports[i];
  174. if (ap && !(ap->flags &
  175. (ATA_FLAG_PORT_DISABLED|ATA_FLAG_NOINTR))) {
  176. struct ata_queued_cmd *qc;
  177. qc = ata_qc_from_tag(ap, ap->active_tag);
  178. if (qc && (!(qc->tf.ctl & ATA_NIEN)))
  179. handled += ata_host_intr(ap, qc);
  180. }
  181. }
  182. }
  183. spin_unlock(&host_set->lock);
  184. return IRQ_RETVAL(handled);
  185. }
  186. static struct scsi_host_template vsc_sata_sht = {
  187. .module = THIS_MODULE,
  188. .name = DRV_NAME,
  189. .ioctl = ata_scsi_ioctl,
  190. .queuecommand = ata_scsi_queuecmd,
  191. .eh_strategy_handler = ata_scsi_error,
  192. .can_queue = ATA_DEF_QUEUE,
  193. .this_id = ATA_SHT_THIS_ID,
  194. .sg_tablesize = LIBATA_MAX_PRD,
  195. .max_sectors = ATA_MAX_SECTORS,
  196. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  197. .emulated = ATA_SHT_EMULATED,
  198. .use_clustering = ATA_SHT_USE_CLUSTERING,
  199. .proc_name = DRV_NAME,
  200. .dma_boundary = ATA_DMA_BOUNDARY,
  201. .slave_configure = ata_scsi_slave_config,
  202. .bios_param = ata_std_bios_param,
  203. .ordered_flush = 1,
  204. };
  205. static const struct ata_port_operations vsc_sata_ops = {
  206. .port_disable = ata_port_disable,
  207. .tf_load = vsc_sata_tf_load,
  208. .tf_read = vsc_sata_tf_read,
  209. .exec_command = ata_exec_command,
  210. .check_status = ata_check_status,
  211. .dev_select = ata_std_dev_select,
  212. .phy_reset = sata_phy_reset,
  213. .bmdma_setup = ata_bmdma_setup,
  214. .bmdma_start = ata_bmdma_start,
  215. .bmdma_stop = ata_bmdma_stop,
  216. .bmdma_status = ata_bmdma_status,
  217. .qc_prep = ata_qc_prep,
  218. .qc_issue = ata_qc_issue_prot,
  219. .eng_timeout = ata_eng_timeout,
  220. .irq_handler = vsc_sata_interrupt,
  221. .irq_clear = ata_bmdma_irq_clear,
  222. .scr_read = vsc_sata_scr_read,
  223. .scr_write = vsc_sata_scr_write,
  224. .port_start = ata_port_start,
  225. .port_stop = ata_port_stop,
  226. .host_stop = ata_pci_host_stop,
  227. };
  228. static void __devinit vsc_sata_setup_port(struct ata_ioports *port, unsigned long base)
  229. {
  230. port->cmd_addr = base + VSC_SATA_TF_CMD_OFFSET;
  231. port->data_addr = base + VSC_SATA_TF_DATA_OFFSET;
  232. port->error_addr = base + VSC_SATA_TF_ERROR_OFFSET;
  233. port->feature_addr = base + VSC_SATA_TF_FEATURE_OFFSET;
  234. port->nsect_addr = base + VSC_SATA_TF_NSECT_OFFSET;
  235. port->lbal_addr = base + VSC_SATA_TF_LBAL_OFFSET;
  236. port->lbam_addr = base + VSC_SATA_TF_LBAM_OFFSET;
  237. port->lbah_addr = base + VSC_SATA_TF_LBAH_OFFSET;
  238. port->device_addr = base + VSC_SATA_TF_DEVICE_OFFSET;
  239. port->status_addr = base + VSC_SATA_TF_STATUS_OFFSET;
  240. port->command_addr = base + VSC_SATA_TF_COMMAND_OFFSET;
  241. port->altstatus_addr = base + VSC_SATA_TF_ALTSTATUS_OFFSET;
  242. port->ctl_addr = base + VSC_SATA_TF_CTL_OFFSET;
  243. port->bmdma_addr = base + VSC_SATA_DMA_CMD_OFFSET;
  244. port->scr_addr = base + VSC_SATA_SCR_STATUS_OFFSET;
  245. writel(0, base + VSC_SATA_UP_DESCRIPTOR_OFFSET);
  246. writel(0, base + VSC_SATA_UP_DATA_BUFFER_OFFSET);
  247. }
  248. static int __devinit vsc_sata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  249. {
  250. static int printed_version;
  251. struct ata_probe_ent *probe_ent = NULL;
  252. unsigned long base;
  253. int pci_dev_busy = 0;
  254. void __iomem *mmio_base;
  255. int rc;
  256. if (!printed_version++)
  257. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  258. rc = pci_enable_device(pdev);
  259. if (rc)
  260. return rc;
  261. /*
  262. * Check if we have needed resource mapped.
  263. */
  264. if (pci_resource_len(pdev, 0) == 0) {
  265. rc = -ENODEV;
  266. goto err_out;
  267. }
  268. rc = pci_request_regions(pdev, DRV_NAME);
  269. if (rc) {
  270. pci_dev_busy = 1;
  271. goto err_out;
  272. }
  273. /*
  274. * Use 32 bit DMA mask, because 64 bit address support is poor.
  275. */
  276. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  277. if (rc)
  278. goto err_out_regions;
  279. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  280. if (rc)
  281. goto err_out_regions;
  282. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  283. if (probe_ent == NULL) {
  284. rc = -ENOMEM;
  285. goto err_out_regions;
  286. }
  287. memset(probe_ent, 0, sizeof(*probe_ent));
  288. probe_ent->dev = pci_dev_to_dev(pdev);
  289. INIT_LIST_HEAD(&probe_ent->node);
  290. mmio_base = pci_iomap(pdev, 0, 0);
  291. if (mmio_base == NULL) {
  292. rc = -ENOMEM;
  293. goto err_out_free_ent;
  294. }
  295. base = (unsigned long) mmio_base;
  296. /*
  297. * Due to a bug in the chip, the default cache line size can't be used
  298. */
  299. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x80);
  300. probe_ent->sht = &vsc_sata_sht;
  301. probe_ent->host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  302. ATA_FLAG_MMIO | ATA_FLAG_SATA_RESET;
  303. probe_ent->port_ops = &vsc_sata_ops;
  304. probe_ent->n_ports = 4;
  305. probe_ent->irq = pdev->irq;
  306. probe_ent->irq_flags = SA_SHIRQ;
  307. probe_ent->mmio_base = mmio_base;
  308. /* We don't care much about the PIO/UDMA masks, but the core won't like us
  309. * if we don't fill these
  310. */
  311. probe_ent->pio_mask = 0x1f;
  312. probe_ent->mwdma_mask = 0x07;
  313. probe_ent->udma_mask = 0x7f;
  314. /* We have 4 ports per PCI function */
  315. vsc_sata_setup_port(&probe_ent->port[0], base + 1 * VSC_SATA_PORT_OFFSET);
  316. vsc_sata_setup_port(&probe_ent->port[1], base + 2 * VSC_SATA_PORT_OFFSET);
  317. vsc_sata_setup_port(&probe_ent->port[2], base + 3 * VSC_SATA_PORT_OFFSET);
  318. vsc_sata_setup_port(&probe_ent->port[3], base + 4 * VSC_SATA_PORT_OFFSET);
  319. pci_set_master(pdev);
  320. /*
  321. * Config offset 0x98 is "Extended Control and Status Register 0"
  322. * Default value is (1 << 28). All bits except bit 28 are reserved in
  323. * DPA mode. If bit 28 is set, LED 0 reflects all ports' activity.
  324. * If bit 28 is clear, each port has its own LED.
  325. */
  326. pci_write_config_dword(pdev, 0x98, 0);
  327. /* FIXME: check ata_device_add return value */
  328. ata_device_add(probe_ent);
  329. kfree(probe_ent);
  330. return 0;
  331. err_out_free_ent:
  332. kfree(probe_ent);
  333. err_out_regions:
  334. pci_release_regions(pdev);
  335. err_out:
  336. if (!pci_dev_busy)
  337. pci_disable_device(pdev);
  338. return rc;
  339. }
  340. /*
  341. * 0x1725/0x7174 is the Vitesse VSC-7174
  342. * 0x8086/0x3200 is the Intel 31244, which is supposed to be identical
  343. * compatibility is untested as of yet
  344. */
  345. static const struct pci_device_id vsc_sata_pci_tbl[] = {
  346. { 0x1725, 0x7174, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  347. { 0x8086, 0x3200, PCI_ANY_ID, PCI_ANY_ID, 0x10600, 0xFFFFFF, 0 },
  348. { }
  349. };
  350. static struct pci_driver vsc_sata_pci_driver = {
  351. .name = DRV_NAME,
  352. .id_table = vsc_sata_pci_tbl,
  353. .probe = vsc_sata_init_one,
  354. .remove = ata_pci_remove_one,
  355. };
  356. static int __init vsc_sata_init(void)
  357. {
  358. return pci_module_init(&vsc_sata_pci_driver);
  359. }
  360. static void __exit vsc_sata_exit(void)
  361. {
  362. pci_unregister_driver(&vsc_sata_pci_driver);
  363. }
  364. MODULE_AUTHOR("Jeremy Higdon");
  365. MODULE_DESCRIPTION("low-level driver for Vitesse VSC7174 SATA controller");
  366. MODULE_LICENSE("GPL");
  367. MODULE_DEVICE_TABLE(pci, vsc_sata_pci_tbl);
  368. MODULE_VERSION(DRV_VERSION);
  369. module_init(vsc_sata_init);
  370. module_exit(vsc_sata_exit);