intel-gtt.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. struct pci_dev *pcidev; /* device one */
  78. struct pci_dev *bridge_dev;
  79. u8 __iomem *registers;
  80. u32 __iomem *gtt; /* I915G */
  81. int num_dcache_entries;
  82. union {
  83. void __iomem *i9xx_flush_page;
  84. void *i8xx_flush_page;
  85. };
  86. struct page *i8xx_page;
  87. struct resource ifp_resource;
  88. int resource_valid;
  89. } intel_private;
  90. #ifdef USE_PCI_DMA_API
  91. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  92. {
  93. *ret = pci_map_page(intel_private.pcidev, page, 0,
  94. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  95. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  96. return -EINVAL;
  97. return 0;
  98. }
  99. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  100. {
  101. pci_unmap_page(intel_private.pcidev, dma,
  102. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  103. }
  104. static void intel_agp_free_sglist(struct agp_memory *mem)
  105. {
  106. struct sg_table st;
  107. st.sgl = mem->sg_list;
  108. st.orig_nents = st.nents = mem->page_count;
  109. sg_free_table(&st);
  110. mem->sg_list = NULL;
  111. mem->num_sg = 0;
  112. }
  113. static int intel_agp_map_memory(struct agp_memory *mem)
  114. {
  115. struct sg_table st;
  116. struct scatterlist *sg;
  117. int i;
  118. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  119. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  120. goto err;
  121. mem->sg_list = sg = st.sgl;
  122. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  123. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  124. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  125. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  126. if (unlikely(!mem->num_sg))
  127. goto err;
  128. return 0;
  129. err:
  130. sg_free_table(&st);
  131. return -ENOMEM;
  132. }
  133. static void intel_agp_unmap_memory(struct agp_memory *mem)
  134. {
  135. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  136. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. intel_agp_free_sglist(mem);
  139. }
  140. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  141. off_t pg_start, int mask_type)
  142. {
  143. struct scatterlist *sg;
  144. int i, j;
  145. j = pg_start;
  146. WARN_ON(!mem->num_sg);
  147. if (mem->num_sg == mem->page_count) {
  148. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  149. writel(agp_bridge->driver->mask_memory(agp_bridge,
  150. sg_dma_address(sg), mask_type),
  151. intel_private.gtt+j);
  152. j++;
  153. }
  154. } else {
  155. /* sg may merge pages, but we have to separate
  156. * per-page addr for GTT */
  157. unsigned int len, m;
  158. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  159. len = sg_dma_len(sg) / PAGE_SIZE;
  160. for (m = 0; m < len; m++) {
  161. writel(agp_bridge->driver->mask_memory(agp_bridge,
  162. sg_dma_address(sg) + m * PAGE_SIZE,
  163. mask_type),
  164. intel_private.gtt+j);
  165. j++;
  166. }
  167. }
  168. }
  169. readl(intel_private.gtt+j-1);
  170. }
  171. #else
  172. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  173. off_t pg_start, int mask_type)
  174. {
  175. int i, j;
  176. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  177. writel(agp_bridge->driver->mask_memory(agp_bridge,
  178. page_to_phys(mem->pages[i]), mask_type),
  179. intel_private.gtt+j);
  180. }
  181. readl(intel_private.gtt+j-1);
  182. }
  183. #endif
  184. static int intel_i810_fetch_size(void)
  185. {
  186. u32 smram_miscc;
  187. struct aper_size_info_fixed *values;
  188. pci_read_config_dword(intel_private.bridge_dev,
  189. I810_SMRAM_MISCC, &smram_miscc);
  190. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  191. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  192. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  193. return 0;
  194. }
  195. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  196. agp_bridge->current_size = (void *) (values + 1);
  197. agp_bridge->aperture_size_idx = 1;
  198. return values[1].size;
  199. } else {
  200. agp_bridge->current_size = (void *) (values);
  201. agp_bridge->aperture_size_idx = 0;
  202. return values[0].size;
  203. }
  204. return 0;
  205. }
  206. static int intel_i810_configure(void)
  207. {
  208. struct aper_size_info_fixed *current_size;
  209. u32 temp;
  210. int i;
  211. current_size = A_SIZE_FIX(agp_bridge->current_size);
  212. if (!intel_private.registers) {
  213. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  214. temp &= 0xfff80000;
  215. intel_private.registers = ioremap(temp, 128 * 4096);
  216. if (!intel_private.registers) {
  217. dev_err(&intel_private.pcidev->dev,
  218. "can't remap memory\n");
  219. return -ENOMEM;
  220. }
  221. }
  222. if ((readl(intel_private.registers+I810_DRAM_CTL)
  223. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  224. /* This will need to be dynamically assigned */
  225. dev_info(&intel_private.pcidev->dev,
  226. "detected 4MB dedicated video ram\n");
  227. intel_private.num_dcache_entries = 1024;
  228. }
  229. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  230. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  231. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  232. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  233. if (agp_bridge->driver->needs_scratch_page) {
  234. for (i = 0; i < current_size->num_entries; i++) {
  235. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  236. }
  237. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  238. }
  239. global_cache_flush();
  240. return 0;
  241. }
  242. static void intel_i810_cleanup(void)
  243. {
  244. writel(0, intel_private.registers+I810_PGETBL_CTL);
  245. readl(intel_private.registers); /* PCI Posting. */
  246. iounmap(intel_private.registers);
  247. }
  248. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  249. {
  250. return;
  251. }
  252. /* Exists to support ARGB cursors */
  253. static struct page *i8xx_alloc_pages(void)
  254. {
  255. struct page *page;
  256. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  257. if (page == NULL)
  258. return NULL;
  259. if (set_pages_uc(page, 4) < 0) {
  260. set_pages_wb(page, 4);
  261. __free_pages(page, 2);
  262. return NULL;
  263. }
  264. get_page(page);
  265. atomic_inc(&agp_bridge->current_memory_agp);
  266. return page;
  267. }
  268. static void i8xx_destroy_pages(struct page *page)
  269. {
  270. if (page == NULL)
  271. return;
  272. set_pages_wb(page, 4);
  273. put_page(page);
  274. __free_pages(page, 2);
  275. atomic_dec(&agp_bridge->current_memory_agp);
  276. }
  277. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  278. int type)
  279. {
  280. if (type < AGP_USER_TYPES)
  281. return type;
  282. else if (type == AGP_USER_CACHED_MEMORY)
  283. return INTEL_AGP_CACHED_MEMORY;
  284. else
  285. return 0;
  286. }
  287. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  288. int type)
  289. {
  290. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  291. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  292. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  293. return INTEL_AGP_UNCACHED_MEMORY;
  294. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  295. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  296. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  297. else /* set 'normal'/'cached' to LLC by default */
  298. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  299. INTEL_AGP_CACHED_MEMORY_LLC;
  300. }
  301. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i, j, num_entries;
  305. void *temp;
  306. int ret = -EINVAL;
  307. int mask_type;
  308. if (mem->page_count == 0)
  309. goto out;
  310. temp = agp_bridge->current_size;
  311. num_entries = A_SIZE_FIX(temp)->num_entries;
  312. if ((pg_start + mem->page_count) > num_entries)
  313. goto out_err;
  314. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  315. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  316. ret = -EBUSY;
  317. goto out_err;
  318. }
  319. }
  320. if (type != mem->type)
  321. goto out_err;
  322. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  323. switch (mask_type) {
  324. case AGP_DCACHE_MEMORY:
  325. if (!mem->is_flushed)
  326. global_cache_flush();
  327. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  328. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  329. intel_private.registers+I810_PTE_BASE+(i*4));
  330. }
  331. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  332. break;
  333. case AGP_PHYS_MEMORY:
  334. case AGP_NORMAL_MEMORY:
  335. if (!mem->is_flushed)
  336. global_cache_flush();
  337. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  338. writel(agp_bridge->driver->mask_memory(agp_bridge,
  339. page_to_phys(mem->pages[i]), mask_type),
  340. intel_private.registers+I810_PTE_BASE+(j*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  343. break;
  344. default:
  345. goto out_err;
  346. }
  347. out:
  348. ret = 0;
  349. out_err:
  350. mem->is_flushed = true;
  351. return ret;
  352. }
  353. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  354. int type)
  355. {
  356. int i;
  357. if (mem->page_count == 0)
  358. return 0;
  359. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  360. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  361. }
  362. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  363. return 0;
  364. }
  365. /*
  366. * The i810/i830 requires a physical address to program its mouse
  367. * pointer into hardware.
  368. * However the Xserver still writes to it through the agp aperture.
  369. */
  370. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  371. {
  372. struct agp_memory *new;
  373. struct page *page;
  374. switch (pg_count) {
  375. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  376. break;
  377. case 4:
  378. /* kludge to get 4 physical pages for ARGB cursor */
  379. page = i8xx_alloc_pages();
  380. break;
  381. default:
  382. return NULL;
  383. }
  384. if (page == NULL)
  385. return NULL;
  386. new = agp_create_memory(pg_count);
  387. if (new == NULL)
  388. return NULL;
  389. new->pages[0] = page;
  390. if (pg_count == 4) {
  391. /* kludge to get 4 physical pages for ARGB cursor */
  392. new->pages[1] = new->pages[0] + 1;
  393. new->pages[2] = new->pages[1] + 1;
  394. new->pages[3] = new->pages[2] + 1;
  395. }
  396. new->page_count = pg_count;
  397. new->num_scratch_pages = pg_count;
  398. new->type = AGP_PHYS_MEMORY;
  399. new->physical = page_to_phys(new->pages[0]);
  400. return new;
  401. }
  402. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  403. {
  404. struct agp_memory *new;
  405. if (type == AGP_DCACHE_MEMORY) {
  406. if (pg_count != intel_private.num_dcache_entries)
  407. return NULL;
  408. new = agp_create_memory(1);
  409. if (new == NULL)
  410. return NULL;
  411. new->type = AGP_DCACHE_MEMORY;
  412. new->page_count = pg_count;
  413. new->num_scratch_pages = 0;
  414. agp_free_page_array(new);
  415. return new;
  416. }
  417. if (type == AGP_PHYS_MEMORY)
  418. return alloc_agpphysmem_i8xx(pg_count, type);
  419. return NULL;
  420. }
  421. static void intel_i810_free_by_type(struct agp_memory *curr)
  422. {
  423. agp_free_key(curr->key);
  424. if (curr->type == AGP_PHYS_MEMORY) {
  425. if (curr->page_count == 4)
  426. i8xx_destroy_pages(curr->pages[0]);
  427. else {
  428. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  429. AGP_PAGE_DESTROY_UNMAP);
  430. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  431. AGP_PAGE_DESTROY_FREE);
  432. }
  433. agp_free_page_array(curr);
  434. }
  435. kfree(curr);
  436. }
  437. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  438. dma_addr_t addr, int type)
  439. {
  440. /* Type checking must be done elsewhere */
  441. return addr | bridge->driver->masks[type].mask;
  442. }
  443. static struct aper_size_info_fixed intel_i830_sizes[] =
  444. {
  445. {128, 32768, 5},
  446. /* The 64M mode still requires a 128k gatt */
  447. {64, 16384, 5},
  448. {256, 65536, 6},
  449. {512, 131072, 7},
  450. };
  451. static unsigned int intel_gtt_stolen_entries(void)
  452. {
  453. u16 gmch_ctrl;
  454. u8 rdct;
  455. int local = 0;
  456. static const int ddt[4] = { 0, 16, 32, 64 };
  457. unsigned int overhead_entries, stolen_entries;
  458. unsigned int stolen_size = 0;
  459. pci_read_config_word(intel_private.bridge_dev,
  460. I830_GMCH_CTRL, &gmch_ctrl);
  461. if (IS_G4X || IS_PINEVIEW)
  462. overhead_entries = 0;
  463. else
  464. overhead_entries = intel_private.base.gtt_mappable_entries
  465. / 1024;
  466. overhead_entries += 1; /* BIOS popup */
  467. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  468. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  469. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  470. case I830_GMCH_GMS_STOLEN_512:
  471. stolen_size = KB(512);
  472. break;
  473. case I830_GMCH_GMS_STOLEN_1024:
  474. stolen_size = MB(1);
  475. break;
  476. case I830_GMCH_GMS_STOLEN_8192:
  477. stolen_size = MB(8);
  478. break;
  479. case I830_GMCH_GMS_LOCAL:
  480. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  481. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  482. MB(ddt[I830_RDRAM_DDT(rdct)]);
  483. local = 1;
  484. break;
  485. default:
  486. stolen_size = 0;
  487. break;
  488. }
  489. } else if (IS_SNB) {
  490. /*
  491. * SandyBridge has new memory control reg at 0x50.w
  492. */
  493. u16 snb_gmch_ctl;
  494. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  495. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  496. case SNB_GMCH_GMS_STOLEN_32M:
  497. stolen_size = MB(32);
  498. break;
  499. case SNB_GMCH_GMS_STOLEN_64M:
  500. stolen_size = MB(64);
  501. break;
  502. case SNB_GMCH_GMS_STOLEN_96M:
  503. stolen_size = MB(96);
  504. break;
  505. case SNB_GMCH_GMS_STOLEN_128M:
  506. stolen_size = MB(128);
  507. break;
  508. case SNB_GMCH_GMS_STOLEN_160M:
  509. stolen_size = MB(160);
  510. break;
  511. case SNB_GMCH_GMS_STOLEN_192M:
  512. stolen_size = MB(192);
  513. break;
  514. case SNB_GMCH_GMS_STOLEN_224M:
  515. stolen_size = MB(224);
  516. break;
  517. case SNB_GMCH_GMS_STOLEN_256M:
  518. stolen_size = MB(256);
  519. break;
  520. case SNB_GMCH_GMS_STOLEN_288M:
  521. stolen_size = MB(288);
  522. break;
  523. case SNB_GMCH_GMS_STOLEN_320M:
  524. stolen_size = MB(320);
  525. break;
  526. case SNB_GMCH_GMS_STOLEN_352M:
  527. stolen_size = MB(352);
  528. break;
  529. case SNB_GMCH_GMS_STOLEN_384M:
  530. stolen_size = MB(384);
  531. break;
  532. case SNB_GMCH_GMS_STOLEN_416M:
  533. stolen_size = MB(416);
  534. break;
  535. case SNB_GMCH_GMS_STOLEN_448M:
  536. stolen_size = MB(448);
  537. break;
  538. case SNB_GMCH_GMS_STOLEN_480M:
  539. stolen_size = MB(480);
  540. break;
  541. case SNB_GMCH_GMS_STOLEN_512M:
  542. stolen_size = MB(512);
  543. break;
  544. }
  545. } else {
  546. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  547. case I855_GMCH_GMS_STOLEN_1M:
  548. stolen_size = MB(1);
  549. break;
  550. case I855_GMCH_GMS_STOLEN_4M:
  551. stolen_size = MB(4);
  552. break;
  553. case I855_GMCH_GMS_STOLEN_8M:
  554. stolen_size = MB(8);
  555. break;
  556. case I855_GMCH_GMS_STOLEN_16M:
  557. stolen_size = MB(16);
  558. break;
  559. case I855_GMCH_GMS_STOLEN_32M:
  560. stolen_size = MB(32);
  561. break;
  562. case I915_GMCH_GMS_STOLEN_48M:
  563. stolen_size = MB(48);
  564. break;
  565. case I915_GMCH_GMS_STOLEN_64M:
  566. stolen_size = MB(64);
  567. break;
  568. case G33_GMCH_GMS_STOLEN_128M:
  569. stolen_size = MB(128);
  570. break;
  571. case G33_GMCH_GMS_STOLEN_256M:
  572. stolen_size = MB(256);
  573. break;
  574. case INTEL_GMCH_GMS_STOLEN_96M:
  575. stolen_size = MB(96);
  576. break;
  577. case INTEL_GMCH_GMS_STOLEN_160M:
  578. stolen_size = MB(160);
  579. break;
  580. case INTEL_GMCH_GMS_STOLEN_224M:
  581. stolen_size = MB(224);
  582. break;
  583. case INTEL_GMCH_GMS_STOLEN_352M:
  584. stolen_size = MB(352);
  585. break;
  586. default:
  587. stolen_size = 0;
  588. break;
  589. }
  590. }
  591. if (!local && stolen_size > intel_max_stolen) {
  592. dev_info(&intel_private.bridge_dev->dev,
  593. "detected %dK stolen memory, trimming to %dK\n",
  594. stolen_size / KB(1), intel_max_stolen / KB(1));
  595. stolen_size = intel_max_stolen;
  596. } else if (stolen_size > 0) {
  597. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  598. stolen_size / KB(1), local ? "local" : "stolen");
  599. } else {
  600. dev_info(&intel_private.bridge_dev->dev,
  601. "no pre-allocated video memory detected\n");
  602. stolen_size = 0;
  603. }
  604. stolen_entries = stolen_size/KB(4) - overhead_entries;
  605. return stolen_entries;
  606. }
  607. #if 0 /* extracted code in bad shape, needs some cleaning before use */
  608. static unsigned int intel_gtt_total_entries(void)
  609. {
  610. int size;
  611. u16 gmch_ctrl;
  612. if (IS_I965) {
  613. u32 pgetbl_ctl;
  614. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  615. /* The 965 has a field telling us the size of the GTT,
  616. * which may be larger than what is necessary to map the
  617. * aperture.
  618. */
  619. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  620. case I965_PGETBL_SIZE_128KB:
  621. size = 128;
  622. break;
  623. case I965_PGETBL_SIZE_256KB:
  624. size = 256;
  625. break;
  626. case I965_PGETBL_SIZE_512KB:
  627. size = 512;
  628. break;
  629. case I965_PGETBL_SIZE_1MB:
  630. size = 1024;
  631. break;
  632. case I965_PGETBL_SIZE_2MB:
  633. size = 2048;
  634. break;
  635. case I965_PGETBL_SIZE_1_5MB:
  636. size = 1024 + 512;
  637. break;
  638. default:
  639. dev_info(&intel_private.pcidev->dev,
  640. "unknown page table size, assuming 512KB\n");
  641. size = 512;
  642. }
  643. size += 4; /* add in BIOS popup space */
  644. } else if (IS_G33 && !IS_PINEVIEW) {
  645. /* G33's GTT size defined in gmch_ctrl */
  646. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  647. case G33_PGETBL_SIZE_1M:
  648. size = 1024;
  649. break;
  650. case G33_PGETBL_SIZE_2M:
  651. size = 2048;
  652. break;
  653. default:
  654. dev_info(&intel_private.bridge_dev->dev,
  655. "unknown page table size 0x%x, assuming 512KB\n",
  656. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  657. size = 512;
  658. }
  659. size += 4;
  660. } else if (IS_G4X || IS_PINEVIEW) {
  661. /* On 4 series hardware, GTT stolen is separate from graphics
  662. * stolen, ignore it in stolen gtt entries counting. However,
  663. * 4KB of the stolen memory doesn't get mapped to the GTT.
  664. */
  665. size = 4;
  666. } else {
  667. /* On previous hardware, the GTT size was just what was
  668. * required to map the aperture.
  669. */
  670. size = agp_bridge->driver->fetch_size() + 4;
  671. }
  672. return size/KB(4);
  673. }
  674. #endif
  675. static unsigned int intel_gtt_mappable_entries(void)
  676. {
  677. unsigned int aperture_size;
  678. u16 gmch_ctrl;
  679. aperture_size = 1024 * 1024;
  680. pci_read_config_word(intel_private.bridge_dev,
  681. I830_GMCH_CTRL, &gmch_ctrl);
  682. switch (intel_private.pcidev->device) {
  683. case PCI_DEVICE_ID_INTEL_82830_CGC:
  684. case PCI_DEVICE_ID_INTEL_82845G_IG:
  685. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  686. case PCI_DEVICE_ID_INTEL_82865_IG:
  687. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  688. aperture_size *= 64;
  689. else
  690. aperture_size *= 128;
  691. break;
  692. default:
  693. /* 9xx supports large sizes, just look at the length */
  694. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  695. break;
  696. }
  697. return aperture_size >> PAGE_SHIFT;
  698. }
  699. static int intel_gtt_init(void)
  700. {
  701. /* we have to call this as early as possible after the MMIO base address is known */
  702. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  703. if (intel_private.base.gtt_stolen_entries == 0) {
  704. iounmap(intel_private.registers);
  705. return -ENOMEM;
  706. }
  707. return 0;
  708. }
  709. static int intel_fake_agp_fetch_size(void)
  710. {
  711. unsigned int aper_size;
  712. int i;
  713. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  714. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  715. / MB(1);
  716. for (i = 0; i < num_sizes; i++) {
  717. if (aper_size == intel_i830_sizes[i].size) {
  718. agp_bridge->current_size = intel_i830_sizes + i;
  719. return aper_size;
  720. }
  721. }
  722. return 0;
  723. }
  724. static void intel_i830_fini_flush(void)
  725. {
  726. kunmap(intel_private.i8xx_page);
  727. intel_private.i8xx_flush_page = NULL;
  728. unmap_page_from_agp(intel_private.i8xx_page);
  729. __free_page(intel_private.i8xx_page);
  730. intel_private.i8xx_page = NULL;
  731. }
  732. static void intel_i830_setup_flush(void)
  733. {
  734. /* return if we've already set the flush mechanism up */
  735. if (intel_private.i8xx_page)
  736. return;
  737. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  738. if (!intel_private.i8xx_page)
  739. return;
  740. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  741. if (!intel_private.i8xx_flush_page)
  742. intel_i830_fini_flush();
  743. }
  744. /* The chipset_flush interface needs to get data that has already been
  745. * flushed out of the CPU all the way out to main memory, because the GPU
  746. * doesn't snoop those buffers.
  747. *
  748. * The 8xx series doesn't have the same lovely interface for flushing the
  749. * chipset write buffers that the later chips do. According to the 865
  750. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  751. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  752. * that it'll push whatever was in there out. It appears to work.
  753. */
  754. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  755. {
  756. unsigned int *pg = intel_private.i8xx_flush_page;
  757. memset(pg, 0, 1024);
  758. if (cpu_has_clflush)
  759. clflush_cache_range(pg, 1024);
  760. else if (wbinvd_on_all_cpus() != 0)
  761. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  762. }
  763. /* The intel i830 automatically initializes the agp aperture during POST.
  764. * Use the memory already set aside for in the GTT.
  765. */
  766. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  767. {
  768. int page_order, ret;
  769. struct aper_size_info_fixed *size;
  770. int num_entries;
  771. u32 temp;
  772. size = agp_bridge->current_size;
  773. page_order = size->page_order;
  774. num_entries = size->num_entries;
  775. agp_bridge->gatt_table_real = NULL;
  776. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  777. temp &= 0xfff80000;
  778. intel_private.registers = ioremap(temp, 128 * 4096);
  779. if (!intel_private.registers)
  780. return -ENOMEM;
  781. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  782. global_cache_flush(); /* FIXME: ?? */
  783. ret = intel_gtt_init();
  784. if (ret != 0)
  785. return ret;
  786. agp_bridge->gatt_table = NULL;
  787. agp_bridge->gatt_bus_addr = temp;
  788. return 0;
  789. }
  790. /* Return the gatt table to a sane state. Use the top of stolen
  791. * memory for the GTT.
  792. */
  793. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  794. {
  795. return 0;
  796. }
  797. static int intel_i830_configure(void)
  798. {
  799. struct aper_size_info_fixed *current_size;
  800. u32 temp;
  801. u16 gmch_ctrl;
  802. int i;
  803. current_size = A_SIZE_FIX(agp_bridge->current_size);
  804. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  805. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  806. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  807. gmch_ctrl |= I830_GMCH_ENABLED;
  808. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  809. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  810. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  811. if (agp_bridge->driver->needs_scratch_page) {
  812. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  813. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  814. }
  815. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  816. }
  817. global_cache_flush();
  818. intel_i830_setup_flush();
  819. return 0;
  820. }
  821. static void intel_i830_cleanup(void)
  822. {
  823. iounmap(intel_private.registers);
  824. }
  825. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  826. int type)
  827. {
  828. int i, j, num_entries;
  829. void *temp;
  830. int ret = -EINVAL;
  831. int mask_type;
  832. if (mem->page_count == 0)
  833. goto out;
  834. temp = agp_bridge->current_size;
  835. num_entries = A_SIZE_FIX(temp)->num_entries;
  836. if (pg_start < intel_private.base.gtt_stolen_entries) {
  837. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  838. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  839. pg_start, intel_private.base.gtt_stolen_entries);
  840. dev_info(&intel_private.pcidev->dev,
  841. "trying to insert into local/stolen memory\n");
  842. goto out_err;
  843. }
  844. if ((pg_start + mem->page_count) > num_entries)
  845. goto out_err;
  846. /* The i830 can't check the GTT for entries since its read only,
  847. * depend on the caller to make the correct offset decisions.
  848. */
  849. if (type != mem->type)
  850. goto out_err;
  851. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  852. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  853. mask_type != INTEL_AGP_CACHED_MEMORY)
  854. goto out_err;
  855. if (!mem->is_flushed)
  856. global_cache_flush();
  857. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  858. writel(agp_bridge->driver->mask_memory(agp_bridge,
  859. page_to_phys(mem->pages[i]), mask_type),
  860. intel_private.registers+I810_PTE_BASE+(j*4));
  861. }
  862. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  863. out:
  864. ret = 0;
  865. out_err:
  866. mem->is_flushed = true;
  867. return ret;
  868. }
  869. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  870. int type)
  871. {
  872. int i;
  873. if (mem->page_count == 0)
  874. return 0;
  875. if (pg_start < intel_private.base.gtt_stolen_entries) {
  876. dev_info(&intel_private.pcidev->dev,
  877. "trying to disable local/stolen memory\n");
  878. return -EINVAL;
  879. }
  880. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  881. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  882. }
  883. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  884. return 0;
  885. }
  886. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  887. {
  888. if (type == AGP_PHYS_MEMORY)
  889. return alloc_agpphysmem_i8xx(pg_count, type);
  890. /* always return NULL for other allocation types for now */
  891. return NULL;
  892. }
  893. static int intel_alloc_chipset_flush_resource(void)
  894. {
  895. int ret;
  896. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  897. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  898. pcibios_align_resource, intel_private.bridge_dev);
  899. return ret;
  900. }
  901. static void intel_i915_setup_chipset_flush(void)
  902. {
  903. int ret;
  904. u32 temp;
  905. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  906. if (!(temp & 0x1)) {
  907. intel_alloc_chipset_flush_resource();
  908. intel_private.resource_valid = 1;
  909. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  910. } else {
  911. temp &= ~1;
  912. intel_private.resource_valid = 1;
  913. intel_private.ifp_resource.start = temp;
  914. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  915. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  916. /* some BIOSes reserve this area in a pnp some don't */
  917. if (ret)
  918. intel_private.resource_valid = 0;
  919. }
  920. }
  921. static void intel_i965_g33_setup_chipset_flush(void)
  922. {
  923. u32 temp_hi, temp_lo;
  924. int ret;
  925. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  926. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  927. if (!(temp_lo & 0x1)) {
  928. intel_alloc_chipset_flush_resource();
  929. intel_private.resource_valid = 1;
  930. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  931. upper_32_bits(intel_private.ifp_resource.start));
  932. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  933. } else {
  934. u64 l64;
  935. temp_lo &= ~0x1;
  936. l64 = ((u64)temp_hi << 32) | temp_lo;
  937. intel_private.resource_valid = 1;
  938. intel_private.ifp_resource.start = l64;
  939. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  940. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  941. /* some BIOSes reserve this area in a pnp some don't */
  942. if (ret)
  943. intel_private.resource_valid = 0;
  944. }
  945. }
  946. static void intel_i9xx_setup_flush(void)
  947. {
  948. /* return if already configured */
  949. if (intel_private.ifp_resource.start)
  950. return;
  951. if (IS_SNB)
  952. return;
  953. /* setup a resource for this object */
  954. intel_private.ifp_resource.name = "Intel Flush Page";
  955. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  956. /* Setup chipset flush for 915 */
  957. if (IS_I965 || IS_G33 || IS_G4X) {
  958. intel_i965_g33_setup_chipset_flush();
  959. } else {
  960. intel_i915_setup_chipset_flush();
  961. }
  962. if (intel_private.ifp_resource.start)
  963. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  964. if (!intel_private.i9xx_flush_page)
  965. dev_err(&intel_private.pcidev->dev,
  966. "can't ioremap flush page - no chipset flushing\n");
  967. }
  968. static int intel_i9xx_configure(void)
  969. {
  970. struct aper_size_info_fixed *current_size;
  971. u32 temp;
  972. u16 gmch_ctrl;
  973. int i;
  974. current_size = A_SIZE_FIX(agp_bridge->current_size);
  975. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  976. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  977. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  978. gmch_ctrl |= I830_GMCH_ENABLED;
  979. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  980. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  981. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  982. if (agp_bridge->driver->needs_scratch_page) {
  983. for (i = intel_private.base.gtt_stolen_entries; i <
  984. intel_private.base.gtt_total_entries; i++) {
  985. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  986. }
  987. readl(intel_private.gtt+i-1); /* PCI Posting. */
  988. }
  989. global_cache_flush();
  990. intel_i9xx_setup_flush();
  991. return 0;
  992. }
  993. static void intel_i915_cleanup(void)
  994. {
  995. if (intel_private.i9xx_flush_page)
  996. iounmap(intel_private.i9xx_flush_page);
  997. if (intel_private.resource_valid)
  998. release_resource(&intel_private.ifp_resource);
  999. intel_private.ifp_resource.start = 0;
  1000. intel_private.resource_valid = 0;
  1001. iounmap(intel_private.gtt);
  1002. iounmap(intel_private.registers);
  1003. }
  1004. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1005. {
  1006. if (intel_private.i9xx_flush_page)
  1007. writel(1, intel_private.i9xx_flush_page);
  1008. }
  1009. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1010. int type)
  1011. {
  1012. int num_entries;
  1013. void *temp;
  1014. int ret = -EINVAL;
  1015. int mask_type;
  1016. if (mem->page_count == 0)
  1017. goto out;
  1018. temp = agp_bridge->current_size;
  1019. num_entries = A_SIZE_FIX(temp)->num_entries;
  1020. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1021. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1022. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1023. pg_start, intel_private.base.gtt_stolen_entries);
  1024. dev_info(&intel_private.pcidev->dev,
  1025. "trying to insert into local/stolen memory\n");
  1026. goto out_err;
  1027. }
  1028. if ((pg_start + mem->page_count) > num_entries)
  1029. goto out_err;
  1030. /* The i915 can't check the GTT for entries since it's read only;
  1031. * depend on the caller to make the correct offset decisions.
  1032. */
  1033. if (type != mem->type)
  1034. goto out_err;
  1035. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1036. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1037. mask_type != INTEL_AGP_CACHED_MEMORY)
  1038. goto out_err;
  1039. if (!mem->is_flushed)
  1040. global_cache_flush();
  1041. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1042. out:
  1043. ret = 0;
  1044. out_err:
  1045. mem->is_flushed = true;
  1046. return ret;
  1047. }
  1048. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1049. int type)
  1050. {
  1051. int i;
  1052. if (mem->page_count == 0)
  1053. return 0;
  1054. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1055. dev_info(&intel_private.pcidev->dev,
  1056. "trying to disable local/stolen memory\n");
  1057. return -EINVAL;
  1058. }
  1059. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1060. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1061. readl(intel_private.gtt+i-1);
  1062. return 0;
  1063. }
  1064. /* Return the aperture size by just checking the resource length. The effect
  1065. * described in the spec of the MSAC registers is just changing of the
  1066. * resource size.
  1067. */
  1068. static int intel_i915_get_gtt_size(void)
  1069. {
  1070. int size;
  1071. if (IS_G33) {
  1072. u16 gmch_ctrl;
  1073. /* G33's GTT size defined in gmch_ctrl */
  1074. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  1075. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1076. case I830_GMCH_GMS_STOLEN_512:
  1077. size = 512;
  1078. break;
  1079. case I830_GMCH_GMS_STOLEN_1024:
  1080. size = 1024;
  1081. break;
  1082. case I830_GMCH_GMS_STOLEN_8192:
  1083. size = 8*1024;
  1084. break;
  1085. default:
  1086. dev_info(&intel_private.bridge_dev->dev,
  1087. "unknown page table size 0x%x, assuming 512KB\n",
  1088. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1089. size = 512;
  1090. }
  1091. } else {
  1092. /* On previous hardware, the GTT size was just what was
  1093. * required to map the aperture.
  1094. */
  1095. size = agp_bridge->driver->fetch_size();
  1096. }
  1097. return KB(size);
  1098. }
  1099. /* The intel i915 automatically initializes the agp aperture during POST.
  1100. * Use the memory already set aside for in the GTT.
  1101. */
  1102. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1103. {
  1104. int page_order, ret;
  1105. struct aper_size_info_fixed *size;
  1106. int num_entries;
  1107. u32 temp, temp2;
  1108. int gtt_map_size;
  1109. size = agp_bridge->current_size;
  1110. page_order = size->page_order;
  1111. num_entries = size->num_entries;
  1112. agp_bridge->gatt_table_real = NULL;
  1113. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1114. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1115. gtt_map_size = intel_i915_get_gtt_size();
  1116. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1117. if (!intel_private.gtt)
  1118. return -ENOMEM;
  1119. intel_private.base.gtt_total_entries = gtt_map_size / 4;
  1120. temp &= 0xfff80000;
  1121. intel_private.registers = ioremap(temp, 128 * 4096);
  1122. if (!intel_private.registers) {
  1123. iounmap(intel_private.gtt);
  1124. return -ENOMEM;
  1125. }
  1126. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1127. global_cache_flush(); /* FIXME: ? */
  1128. ret = intel_gtt_init();
  1129. if (ret != 0) {
  1130. iounmap(intel_private.gtt);
  1131. return ret;
  1132. }
  1133. agp_bridge->gatt_table = NULL;
  1134. agp_bridge->gatt_bus_addr = temp;
  1135. return 0;
  1136. }
  1137. /*
  1138. * The i965 supports 36-bit physical addresses, but to keep
  1139. * the format of the GTT the same, the bits that don't fit
  1140. * in a 32-bit word are shifted down to bits 4..7.
  1141. *
  1142. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1143. * is always zero on 32-bit architectures, so no need to make
  1144. * this conditional.
  1145. */
  1146. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1147. dma_addr_t addr, int type)
  1148. {
  1149. /* Shift high bits down */
  1150. addr |= (addr >> 28) & 0xf0;
  1151. /* Type checking must be done elsewhere */
  1152. return addr | bridge->driver->masks[type].mask;
  1153. }
  1154. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1155. dma_addr_t addr, int type)
  1156. {
  1157. /* gen6 has bit11-4 for physical addr bit39-32 */
  1158. addr |= (addr >> 28) & 0xff0;
  1159. /* Type checking must be done elsewhere */
  1160. return addr | bridge->driver->masks[type].mask;
  1161. }
  1162. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1163. {
  1164. u16 snb_gmch_ctl;
  1165. switch (intel_private.bridge_dev->device) {
  1166. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1167. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1168. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1169. case PCI_DEVICE_ID_INTEL_G45_HB:
  1170. case PCI_DEVICE_ID_INTEL_G41_HB:
  1171. case PCI_DEVICE_ID_INTEL_B43_HB:
  1172. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1173. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1174. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1175. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1176. *gtt_offset = *gtt_size = MB(2);
  1177. break;
  1178. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1179. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1180. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1181. *gtt_offset = MB(2);
  1182. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1183. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1184. default:
  1185. case SNB_GTT_SIZE_0M:
  1186. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1187. *gtt_size = MB(0);
  1188. break;
  1189. case SNB_GTT_SIZE_1M:
  1190. *gtt_size = MB(1);
  1191. break;
  1192. case SNB_GTT_SIZE_2M:
  1193. *gtt_size = MB(2);
  1194. break;
  1195. }
  1196. break;
  1197. default:
  1198. *gtt_offset = *gtt_size = KB(512);
  1199. }
  1200. }
  1201. /* The intel i965 automatically initializes the agp aperture during POST.
  1202. * Use the memory already set aside for in the GTT.
  1203. */
  1204. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1205. {
  1206. int page_order, ret;
  1207. struct aper_size_info_fixed *size;
  1208. int num_entries;
  1209. u32 temp;
  1210. int gtt_offset, gtt_size;
  1211. size = agp_bridge->current_size;
  1212. page_order = size->page_order;
  1213. num_entries = size->num_entries;
  1214. agp_bridge->gatt_table_real = NULL;
  1215. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1216. temp &= 0xfff00000;
  1217. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1218. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1219. if (!intel_private.gtt)
  1220. return -ENOMEM;
  1221. intel_private.base.gtt_total_entries = gtt_size / 4;
  1222. intel_private.registers = ioremap(temp, 128 * 4096);
  1223. if (!intel_private.registers) {
  1224. iounmap(intel_private.gtt);
  1225. return -ENOMEM;
  1226. }
  1227. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1228. global_cache_flush(); /* FIXME: ? */
  1229. ret = intel_gtt_init();
  1230. if (ret != 0) {
  1231. iounmap(intel_private.gtt);
  1232. return ret;
  1233. }
  1234. agp_bridge->gatt_table = NULL;
  1235. agp_bridge->gatt_bus_addr = temp;
  1236. return 0;
  1237. }
  1238. static const struct agp_bridge_driver intel_810_driver = {
  1239. .owner = THIS_MODULE,
  1240. .aperture_sizes = intel_i810_sizes,
  1241. .size_type = FIXED_APER_SIZE,
  1242. .num_aperture_sizes = 2,
  1243. .needs_scratch_page = true,
  1244. .configure = intel_i810_configure,
  1245. .fetch_size = intel_i810_fetch_size,
  1246. .cleanup = intel_i810_cleanup,
  1247. .mask_memory = intel_i810_mask_memory,
  1248. .masks = intel_i810_masks,
  1249. .agp_enable = intel_i810_agp_enable,
  1250. .cache_flush = global_cache_flush,
  1251. .create_gatt_table = agp_generic_create_gatt_table,
  1252. .free_gatt_table = agp_generic_free_gatt_table,
  1253. .insert_memory = intel_i810_insert_entries,
  1254. .remove_memory = intel_i810_remove_entries,
  1255. .alloc_by_type = intel_i810_alloc_by_type,
  1256. .free_by_type = intel_i810_free_by_type,
  1257. .agp_alloc_page = agp_generic_alloc_page,
  1258. .agp_alloc_pages = agp_generic_alloc_pages,
  1259. .agp_destroy_page = agp_generic_destroy_page,
  1260. .agp_destroy_pages = agp_generic_destroy_pages,
  1261. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1262. };
  1263. static const struct agp_bridge_driver intel_830_driver = {
  1264. .owner = THIS_MODULE,
  1265. .aperture_sizes = intel_i830_sizes,
  1266. .size_type = FIXED_APER_SIZE,
  1267. .num_aperture_sizes = 4,
  1268. .needs_scratch_page = true,
  1269. .configure = intel_i830_configure,
  1270. .fetch_size = intel_fake_agp_fetch_size,
  1271. .cleanup = intel_i830_cleanup,
  1272. .mask_memory = intel_i810_mask_memory,
  1273. .masks = intel_i810_masks,
  1274. .agp_enable = intel_i810_agp_enable,
  1275. .cache_flush = global_cache_flush,
  1276. .create_gatt_table = intel_i830_create_gatt_table,
  1277. .free_gatt_table = intel_i830_free_gatt_table,
  1278. .insert_memory = intel_i830_insert_entries,
  1279. .remove_memory = intel_i830_remove_entries,
  1280. .alloc_by_type = intel_i830_alloc_by_type,
  1281. .free_by_type = intel_i810_free_by_type,
  1282. .agp_alloc_page = agp_generic_alloc_page,
  1283. .agp_alloc_pages = agp_generic_alloc_pages,
  1284. .agp_destroy_page = agp_generic_destroy_page,
  1285. .agp_destroy_pages = agp_generic_destroy_pages,
  1286. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1287. .chipset_flush = intel_i830_chipset_flush,
  1288. };
  1289. static const struct agp_bridge_driver intel_915_driver = {
  1290. .owner = THIS_MODULE,
  1291. .aperture_sizes = intel_i830_sizes,
  1292. .size_type = FIXED_APER_SIZE,
  1293. .num_aperture_sizes = 4,
  1294. .needs_scratch_page = true,
  1295. .configure = intel_i9xx_configure,
  1296. .fetch_size = intel_fake_agp_fetch_size,
  1297. .cleanup = intel_i915_cleanup,
  1298. .mask_memory = intel_i810_mask_memory,
  1299. .masks = intel_i810_masks,
  1300. .agp_enable = intel_i810_agp_enable,
  1301. .cache_flush = global_cache_flush,
  1302. .create_gatt_table = intel_i915_create_gatt_table,
  1303. .free_gatt_table = intel_i830_free_gatt_table,
  1304. .insert_memory = intel_i915_insert_entries,
  1305. .remove_memory = intel_i915_remove_entries,
  1306. .alloc_by_type = intel_i830_alloc_by_type,
  1307. .free_by_type = intel_i810_free_by_type,
  1308. .agp_alloc_page = agp_generic_alloc_page,
  1309. .agp_alloc_pages = agp_generic_alloc_pages,
  1310. .agp_destroy_page = agp_generic_destroy_page,
  1311. .agp_destroy_pages = agp_generic_destroy_pages,
  1312. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1313. .chipset_flush = intel_i915_chipset_flush,
  1314. #ifdef USE_PCI_DMA_API
  1315. .agp_map_page = intel_agp_map_page,
  1316. .agp_unmap_page = intel_agp_unmap_page,
  1317. .agp_map_memory = intel_agp_map_memory,
  1318. .agp_unmap_memory = intel_agp_unmap_memory,
  1319. #endif
  1320. };
  1321. static const struct agp_bridge_driver intel_i965_driver = {
  1322. .owner = THIS_MODULE,
  1323. .aperture_sizes = intel_i830_sizes,
  1324. .size_type = FIXED_APER_SIZE,
  1325. .num_aperture_sizes = 4,
  1326. .needs_scratch_page = true,
  1327. .configure = intel_i9xx_configure,
  1328. .fetch_size = intel_fake_agp_fetch_size,
  1329. .cleanup = intel_i915_cleanup,
  1330. .mask_memory = intel_i965_mask_memory,
  1331. .masks = intel_i810_masks,
  1332. .agp_enable = intel_i810_agp_enable,
  1333. .cache_flush = global_cache_flush,
  1334. .create_gatt_table = intel_i965_create_gatt_table,
  1335. .free_gatt_table = intel_i830_free_gatt_table,
  1336. .insert_memory = intel_i915_insert_entries,
  1337. .remove_memory = intel_i915_remove_entries,
  1338. .alloc_by_type = intel_i830_alloc_by_type,
  1339. .free_by_type = intel_i810_free_by_type,
  1340. .agp_alloc_page = agp_generic_alloc_page,
  1341. .agp_alloc_pages = agp_generic_alloc_pages,
  1342. .agp_destroy_page = agp_generic_destroy_page,
  1343. .agp_destroy_pages = agp_generic_destroy_pages,
  1344. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1345. .chipset_flush = intel_i915_chipset_flush,
  1346. #ifdef USE_PCI_DMA_API
  1347. .agp_map_page = intel_agp_map_page,
  1348. .agp_unmap_page = intel_agp_unmap_page,
  1349. .agp_map_memory = intel_agp_map_memory,
  1350. .agp_unmap_memory = intel_agp_unmap_memory,
  1351. #endif
  1352. };
  1353. static const struct agp_bridge_driver intel_gen6_driver = {
  1354. .owner = THIS_MODULE,
  1355. .aperture_sizes = intel_i830_sizes,
  1356. .size_type = FIXED_APER_SIZE,
  1357. .num_aperture_sizes = 4,
  1358. .needs_scratch_page = true,
  1359. .configure = intel_i9xx_configure,
  1360. .fetch_size = intel_fake_agp_fetch_size,
  1361. .cleanup = intel_i915_cleanup,
  1362. .mask_memory = intel_gen6_mask_memory,
  1363. .masks = intel_gen6_masks,
  1364. .agp_enable = intel_i810_agp_enable,
  1365. .cache_flush = global_cache_flush,
  1366. .create_gatt_table = intel_i965_create_gatt_table,
  1367. .free_gatt_table = intel_i830_free_gatt_table,
  1368. .insert_memory = intel_i915_insert_entries,
  1369. .remove_memory = intel_i915_remove_entries,
  1370. .alloc_by_type = intel_i830_alloc_by_type,
  1371. .free_by_type = intel_i810_free_by_type,
  1372. .agp_alloc_page = agp_generic_alloc_page,
  1373. .agp_alloc_pages = agp_generic_alloc_pages,
  1374. .agp_destroy_page = agp_generic_destroy_page,
  1375. .agp_destroy_pages = agp_generic_destroy_pages,
  1376. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1377. .chipset_flush = intel_i915_chipset_flush,
  1378. #ifdef USE_PCI_DMA_API
  1379. .agp_map_page = intel_agp_map_page,
  1380. .agp_unmap_page = intel_agp_unmap_page,
  1381. .agp_map_memory = intel_agp_map_memory,
  1382. .agp_unmap_memory = intel_agp_unmap_memory,
  1383. #endif
  1384. };
  1385. static const struct agp_bridge_driver intel_g33_driver = {
  1386. .owner = THIS_MODULE,
  1387. .aperture_sizes = intel_i830_sizes,
  1388. .size_type = FIXED_APER_SIZE,
  1389. .num_aperture_sizes = 4,
  1390. .needs_scratch_page = true,
  1391. .configure = intel_i9xx_configure,
  1392. .fetch_size = intel_fake_agp_fetch_size,
  1393. .cleanup = intel_i915_cleanup,
  1394. .mask_memory = intel_i965_mask_memory,
  1395. .masks = intel_i810_masks,
  1396. .agp_enable = intel_i810_agp_enable,
  1397. .cache_flush = global_cache_flush,
  1398. .create_gatt_table = intel_i915_create_gatt_table,
  1399. .free_gatt_table = intel_i830_free_gatt_table,
  1400. .insert_memory = intel_i915_insert_entries,
  1401. .remove_memory = intel_i915_remove_entries,
  1402. .alloc_by_type = intel_i830_alloc_by_type,
  1403. .free_by_type = intel_i810_free_by_type,
  1404. .agp_alloc_page = agp_generic_alloc_page,
  1405. .agp_alloc_pages = agp_generic_alloc_pages,
  1406. .agp_destroy_page = agp_generic_destroy_page,
  1407. .agp_destroy_pages = agp_generic_destroy_pages,
  1408. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1409. .chipset_flush = intel_i915_chipset_flush,
  1410. #ifdef USE_PCI_DMA_API
  1411. .agp_map_page = intel_agp_map_page,
  1412. .agp_unmap_page = intel_agp_unmap_page,
  1413. .agp_map_memory = intel_agp_map_memory,
  1414. .agp_unmap_memory = intel_agp_unmap_memory,
  1415. #endif
  1416. };
  1417. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1418. * driver and gmch_driver must be non-null, and find_gmch will determine
  1419. * which one should be used if a gmch_chip_id is present.
  1420. */
  1421. static const struct intel_gtt_driver_description {
  1422. unsigned int gmch_chip_id;
  1423. char *name;
  1424. const struct agp_bridge_driver *gmch_driver;
  1425. } intel_gtt_chipsets[] = {
  1426. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
  1427. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
  1428. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
  1429. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
  1430. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
  1431. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
  1432. { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
  1433. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
  1434. { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
  1435. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
  1436. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
  1437. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
  1438. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
  1439. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
  1440. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
  1441. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
  1442. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
  1443. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
  1444. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
  1445. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
  1446. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
  1447. { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
  1448. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
  1449. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
  1450. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
  1451. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
  1452. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
  1453. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
  1454. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
  1455. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
  1456. { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
  1457. { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
  1458. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1459. "HD Graphics", &intel_i965_driver },
  1460. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1461. "HD Graphics", &intel_i965_driver },
  1462. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1463. "Sandybridge", &intel_gen6_driver },
  1464. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1465. "Sandybridge", &intel_gen6_driver },
  1466. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1467. "Sandybridge", &intel_gen6_driver },
  1468. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1469. "Sandybridge", &intel_gen6_driver },
  1470. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1471. "Sandybridge", &intel_gen6_driver },
  1472. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1473. "Sandybridge", &intel_gen6_driver },
  1474. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1475. "Sandybridge", &intel_gen6_driver },
  1476. { 0, NULL, NULL }
  1477. };
  1478. static int find_gmch(u16 device)
  1479. {
  1480. struct pci_dev *gmch_device;
  1481. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1482. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1483. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1484. device, gmch_device);
  1485. }
  1486. if (!gmch_device)
  1487. return 0;
  1488. intel_private.pcidev = gmch_device;
  1489. return 1;
  1490. }
  1491. int intel_gmch_probe(struct pci_dev *pdev,
  1492. struct agp_bridge_data *bridge)
  1493. {
  1494. int i, mask;
  1495. bridge->driver = NULL;
  1496. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1497. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1498. bridge->driver =
  1499. intel_gtt_chipsets[i].gmch_driver;
  1500. break;
  1501. }
  1502. }
  1503. if (!bridge->driver)
  1504. return 0;
  1505. bridge->dev_private_data = &intel_private;
  1506. bridge->dev = pdev;
  1507. intel_private.bridge_dev = pci_dev_get(pdev);
  1508. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1509. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1510. mask = 40;
  1511. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1512. mask = 36;
  1513. else
  1514. mask = 32;
  1515. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1516. dev_err(&intel_private.pcidev->dev,
  1517. "set gfx device dma mask %d-bit failed!\n", mask);
  1518. else
  1519. pci_set_consistent_dma_mask(intel_private.pcidev,
  1520. DMA_BIT_MASK(mask));
  1521. if (bridge->driver == &intel_810_driver)
  1522. return 1;
  1523. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  1524. return 1;
  1525. }
  1526. EXPORT_SYMBOL(intel_gmch_probe);
  1527. void intel_gmch_remove(struct pci_dev *pdev)
  1528. {
  1529. if (intel_private.pcidev)
  1530. pci_dev_put(intel_private.pcidev);
  1531. if (intel_private.bridge_dev)
  1532. pci_dev_put(intel_private.bridge_dev);
  1533. }
  1534. EXPORT_SYMBOL(intel_gmch_remove);
  1535. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1536. MODULE_LICENSE("GPL and additional rights");