tlv320aic3x.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * ALSA SoC TLV320AIC3X codec driver
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Notes:
  14. * The AIC3X is a driver for a low power stereo audio
  15. * codecs aic31, aic32, aic33, aic3007.
  16. *
  17. * It supports full aic33 codec functionality.
  18. * The compatibility with aic32, aic31 and aic3007 is as follows:
  19. * aic32/aic3007 | aic31
  20. * ---------------------------------------
  21. * MONO_LOUT -> N/A | MONO_LOUT -> N/A
  22. * | IN1L -> LINE1L
  23. * | IN1R -> LINE1R
  24. * | IN2L -> LINE2L
  25. * | IN2R -> LINE2R
  26. * | MIC3L/R -> N/A
  27. * truncated internal functionality in
  28. * accordance with documentation
  29. * ---------------------------------------
  30. *
  31. * Hence the machine layer should disable unsupported inputs/outputs by
  32. * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/pm.h>
  39. #include <linux/i2c.h>
  40. #include <linux/gpio.h>
  41. #include <linux/regulator/consumer.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/slab.h>
  44. #include <sound/core.h>
  45. #include <sound/pcm.h>
  46. #include <sound/pcm_params.h>
  47. #include <sound/soc.h>
  48. #include <sound/soc-dapm.h>
  49. #include <sound/initval.h>
  50. #include <sound/tlv.h>
  51. #include <sound/tlv320aic3x.h>
  52. #include "tlv320aic3x.h"
  53. #define AIC3X_NUM_SUPPLIES 4
  54. static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
  55. "IOVDD", /* I/O Voltage */
  56. "DVDD", /* Digital Core Voltage */
  57. "AVDD", /* Analog DAC Voltage */
  58. "DRVDD", /* ADC Analog and Output Driver Voltage */
  59. };
  60. /* codec private data */
  61. struct aic3x_priv {
  62. struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
  63. enum snd_soc_control_type control_type;
  64. struct aic3x_setup_data *setup;
  65. void *control_data;
  66. unsigned int sysclk;
  67. int master;
  68. int gpio_reset;
  69. #define AIC3X_MODEL_3X 0
  70. #define AIC3X_MODEL_33 1
  71. #define AIC3X_MODEL_3007 2
  72. u16 model;
  73. };
  74. /*
  75. * AIC3X register cache
  76. * We can't read the AIC3X register space when we are
  77. * using 2 wire for device control, so we cache them instead.
  78. * There is no point in caching the reset register
  79. */
  80. static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
  81. 0x00, 0x00, 0x00, 0x10, /* 0 */
  82. 0x04, 0x00, 0x00, 0x00, /* 4 */
  83. 0x00, 0x00, 0x00, 0x01, /* 8 */
  84. 0x00, 0x00, 0x00, 0x80, /* 12 */
  85. 0x80, 0xff, 0xff, 0x78, /* 16 */
  86. 0x78, 0x78, 0x78, 0x78, /* 20 */
  87. 0x78, 0x00, 0x00, 0xfe, /* 24 */
  88. 0x00, 0x00, 0xfe, 0x00, /* 28 */
  89. 0x18, 0x18, 0x00, 0x00, /* 32 */
  90. 0x00, 0x00, 0x00, 0x00, /* 36 */
  91. 0x00, 0x00, 0x00, 0x80, /* 40 */
  92. 0x80, 0x00, 0x00, 0x00, /* 44 */
  93. 0x00, 0x00, 0x00, 0x04, /* 48 */
  94. 0x00, 0x00, 0x00, 0x00, /* 52 */
  95. 0x00, 0x00, 0x04, 0x00, /* 56 */
  96. 0x00, 0x00, 0x00, 0x00, /* 60 */
  97. 0x00, 0x04, 0x00, 0x00, /* 64 */
  98. 0x00, 0x00, 0x00, 0x00, /* 68 */
  99. 0x04, 0x00, 0x00, 0x00, /* 72 */
  100. 0x00, 0x00, 0x00, 0x00, /* 76 */
  101. 0x00, 0x00, 0x00, 0x00, /* 80 */
  102. 0x00, 0x00, 0x00, 0x00, /* 84 */
  103. 0x00, 0x00, 0x00, 0x00, /* 88 */
  104. 0x00, 0x00, 0x00, 0x00, /* 92 */
  105. 0x00, 0x00, 0x00, 0x00, /* 96 */
  106. 0x00, 0x00, 0x02, /* 100 */
  107. };
  108. /*
  109. * read aic3x register cache
  110. */
  111. static inline unsigned int aic3x_read_reg_cache(struct snd_soc_codec *codec,
  112. unsigned int reg)
  113. {
  114. u8 *cache = codec->reg_cache;
  115. if (reg >= AIC3X_CACHEREGNUM)
  116. return -1;
  117. return cache[reg];
  118. }
  119. /*
  120. * write aic3x register cache
  121. */
  122. static inline void aic3x_write_reg_cache(struct snd_soc_codec *codec,
  123. u8 reg, u8 value)
  124. {
  125. u8 *cache = codec->reg_cache;
  126. if (reg >= AIC3X_CACHEREGNUM)
  127. return;
  128. cache[reg] = value;
  129. }
  130. /*
  131. * write to the aic3x register space
  132. */
  133. static int aic3x_write(struct snd_soc_codec *codec, unsigned int reg,
  134. unsigned int value)
  135. {
  136. u8 data[2];
  137. /* data is
  138. * D15..D8 aic3x register offset
  139. * D7...D0 register data
  140. */
  141. data[0] = reg & 0xff;
  142. data[1] = value & 0xff;
  143. aic3x_write_reg_cache(codec, data[0], data[1]);
  144. if (codec->hw_write(codec->control_data, data, 2) == 2)
  145. return 0;
  146. else
  147. return -EIO;
  148. }
  149. /*
  150. * read from the aic3x register space
  151. */
  152. static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
  153. u8 *value)
  154. {
  155. *value = reg & 0xff;
  156. value[0] = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  157. aic3x_write_reg_cache(codec, reg, *value);
  158. return 0;
  159. }
  160. #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
  161. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  162. .info = snd_soc_info_volsw, \
  163. .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
  164. .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
  165. /*
  166. * All input lines are connected when !0xf and disconnected with 0xf bit field,
  167. * so we have to use specific dapm_put call for input mixer
  168. */
  169. static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
  170. struct snd_ctl_elem_value *ucontrol)
  171. {
  172. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  173. struct soc_mixer_control *mc =
  174. (struct soc_mixer_control *)kcontrol->private_value;
  175. unsigned int reg = mc->reg;
  176. unsigned int shift = mc->shift;
  177. int max = mc->max;
  178. unsigned int mask = (1 << fls(max)) - 1;
  179. unsigned int invert = mc->invert;
  180. unsigned short val, val_mask;
  181. int ret;
  182. struct snd_soc_dapm_path *path;
  183. int found = 0;
  184. val = (ucontrol->value.integer.value[0] & mask);
  185. mask = 0xf;
  186. if (val)
  187. val = mask;
  188. if (invert)
  189. val = mask - val;
  190. val_mask = mask << shift;
  191. val = val << shift;
  192. mutex_lock(&widget->codec->mutex);
  193. if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
  194. /* find dapm widget path assoc with kcontrol */
  195. list_for_each_entry(path, &widget->codec->dapm_paths, list) {
  196. if (path->kcontrol != kcontrol)
  197. continue;
  198. /* found, now check type */
  199. found = 1;
  200. if (val)
  201. /* new connection */
  202. path->connect = invert ? 0 : 1;
  203. else
  204. /* old connection must be powered down */
  205. path->connect = invert ? 1 : 0;
  206. break;
  207. }
  208. if (found)
  209. snd_soc_dapm_sync(widget->codec);
  210. }
  211. ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
  212. mutex_unlock(&widget->codec->mutex);
  213. return ret;
  214. }
  215. static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
  216. static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
  217. static const char *aic3x_left_hpcom_mux[] =
  218. { "differential of HPLOUT", "constant VCM", "single-ended" };
  219. static const char *aic3x_right_hpcom_mux[] =
  220. { "differential of HPROUT", "constant VCM", "single-ended",
  221. "differential of HPLCOM", "external feedback" };
  222. static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
  223. static const char *aic3x_adc_hpf[] =
  224. { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
  225. #define LDAC_ENUM 0
  226. #define RDAC_ENUM 1
  227. #define LHPCOM_ENUM 2
  228. #define RHPCOM_ENUM 3
  229. #define LINE1L_ENUM 4
  230. #define LINE1R_ENUM 5
  231. #define LINE2L_ENUM 6
  232. #define LINE2R_ENUM 7
  233. #define ADC_HPF_ENUM 8
  234. static const struct soc_enum aic3x_enum[] = {
  235. SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
  236. SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
  237. SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
  238. SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
  239. SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  240. SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  241. SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  242. SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  243. SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
  244. };
  245. /*
  246. * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
  247. */
  248. static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
  249. /* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
  250. static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
  251. /*
  252. * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
  253. * Step size is approximately 0.5 dB over most of the scale but increasing
  254. * near the very low levels.
  255. * Define dB scale so that it is mostly correct for range about -55 to 0 dB
  256. * but having increasing dB difference below that (and where it doesn't count
  257. * so much). This setting shows -50 dB (actual is -50.3 dB) for register
  258. * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
  259. */
  260. static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
  261. static const struct snd_kcontrol_new aic3x_snd_controls[] = {
  262. /* Output */
  263. SOC_DOUBLE_R_TLV("PCM Playback Volume",
  264. LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
  265. SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
  266. DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
  267. 0, 118, 1, output_stage_tlv),
  268. SOC_SINGLE("LineL Playback Switch", LLOPM_CTRL, 3, 0x01, 0),
  269. SOC_SINGLE("LineR Playback Switch", RLOPM_CTRL, 3, 0x01, 0),
  270. SOC_DOUBLE_R_TLV("LineL DAC Playback Volume",
  271. DACL1_2_LLOPM_VOL, DACR1_2_LLOPM_VOL,
  272. 0, 118, 1, output_stage_tlv),
  273. SOC_SINGLE_TLV("LineL Left PGA Bypass Playback Volume",
  274. PGAL_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
  275. SOC_SINGLE_TLV("LineR Right PGA Bypass Playback Volume",
  276. PGAR_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
  277. SOC_DOUBLE_R_TLV("LineL Line2 Bypass Playback Volume",
  278. LINE2L_2_LLOPM_VOL, LINE2R_2_LLOPM_VOL,
  279. 0, 118, 1, output_stage_tlv),
  280. SOC_DOUBLE_R_TLV("LineR Line2 Bypass Playback Volume",
  281. LINE2L_2_RLOPM_VOL, LINE2R_2_RLOPM_VOL,
  282. 0, 118, 1, output_stage_tlv),
  283. SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
  284. DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
  285. 0, 118, 1, output_stage_tlv),
  286. SOC_SINGLE("Mono DAC Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
  287. SOC_DOUBLE_R_TLV("Mono PGA Bypass Playback Volume",
  288. PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
  289. 0, 118, 1, output_stage_tlv),
  290. SOC_DOUBLE_R_TLV("Mono Line2 Bypass Playback Volume",
  291. LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
  292. 0, 118, 1, output_stage_tlv),
  293. SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
  294. DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
  295. 0, 118, 1, output_stage_tlv),
  296. SOC_DOUBLE_R("HP DAC Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
  297. 0x01, 0),
  298. SOC_DOUBLE_R_TLV("HP Right PGA Bypass Playback Volume",
  299. PGAR_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
  300. 0, 118, 1, output_stage_tlv),
  301. SOC_SINGLE_TLV("HPL PGA Bypass Playback Volume",
  302. PGAL_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
  303. SOC_SINGLE_TLV("HPR PGA Bypass Playback Volume",
  304. PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
  305. SOC_DOUBLE_R_TLV("HP Line2 Bypass Playback Volume",
  306. LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
  307. 0, 118, 1, output_stage_tlv),
  308. SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
  309. DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
  310. 0, 118, 1, output_stage_tlv),
  311. SOC_DOUBLE_R("HPCOM DAC Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
  312. 0x01, 0),
  313. SOC_SINGLE_TLV("HPLCOM PGA Bypass Playback Volume",
  314. PGAL_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
  315. SOC_SINGLE_TLV("HPRCOM PGA Bypass Playback Volume",
  316. PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
  317. SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Playback Volume",
  318. LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
  319. 0, 118, 1, output_stage_tlv),
  320. /*
  321. * Note: enable Automatic input Gain Controller with care. It can
  322. * adjust PGA to max value when ADC is on and will never go back.
  323. */
  324. SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
  325. /* Input */
  326. SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
  327. 0, 119, 0, adc_tlv),
  328. SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
  329. SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
  330. };
  331. /*
  332. * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
  333. */
  334. static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
  335. static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
  336. SOC_DOUBLE_TLV("Class-D Amplifier Gain", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
  337. /* Left DAC Mux */
  338. static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
  339. SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
  340. /* Right DAC Mux */
  341. static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
  342. SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
  343. /* Left HPCOM Mux */
  344. static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
  345. SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
  346. /* Right HPCOM Mux */
  347. static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
  348. SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
  349. /* Left DAC_L1 Mixer */
  350. static const struct snd_kcontrol_new aic3x_left_dac_mixer_controls[] = {
  351. SOC_DAPM_SINGLE("LineL Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
  352. SOC_DAPM_SINGLE("LineR Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
  353. SOC_DAPM_SINGLE("Mono Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
  354. SOC_DAPM_SINGLE("HP Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
  355. SOC_DAPM_SINGLE("HPCOM Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
  356. };
  357. /* Right DAC_R1 Mixer */
  358. static const struct snd_kcontrol_new aic3x_right_dac_mixer_controls[] = {
  359. SOC_DAPM_SINGLE("LineL Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
  360. SOC_DAPM_SINGLE("LineR Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
  361. SOC_DAPM_SINGLE("Mono Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
  362. SOC_DAPM_SINGLE("HP Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
  363. SOC_DAPM_SINGLE("HPCOM Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
  364. };
  365. /* Left PGA Mixer */
  366. static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
  367. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
  368. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
  369. SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
  370. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
  371. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
  372. };
  373. /* Right PGA Mixer */
  374. static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
  375. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
  376. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
  377. SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
  378. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
  379. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
  380. };
  381. /* Left Line1 Mux */
  382. static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
  383. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
  384. /* Right Line1 Mux */
  385. static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
  386. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
  387. /* Left Line2 Mux */
  388. static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
  389. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
  390. /* Right Line2 Mux */
  391. static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
  392. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
  393. /* Left PGA Bypass Mixer */
  394. static const struct snd_kcontrol_new aic3x_left_pga_bp_mixer_controls[] = {
  395. SOC_DAPM_SINGLE("LineL Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
  396. SOC_DAPM_SINGLE("LineR Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
  397. SOC_DAPM_SINGLE("Mono Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
  398. SOC_DAPM_SINGLE("HPL Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
  399. SOC_DAPM_SINGLE("HPR Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
  400. SOC_DAPM_SINGLE("HPLCOM Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
  401. SOC_DAPM_SINGLE("HPRCOM Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
  402. };
  403. /* Right PGA Bypass Mixer */
  404. static const struct snd_kcontrol_new aic3x_right_pga_bp_mixer_controls[] = {
  405. SOC_DAPM_SINGLE("LineL Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
  406. SOC_DAPM_SINGLE("LineR Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
  407. SOC_DAPM_SINGLE("Mono Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
  408. SOC_DAPM_SINGLE("HPL Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
  409. SOC_DAPM_SINGLE("HPR Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
  410. SOC_DAPM_SINGLE("HPLCOM Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
  411. SOC_DAPM_SINGLE("HPRCOM Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
  412. };
  413. /* Left Line2 Bypass Mixer */
  414. static const struct snd_kcontrol_new aic3x_left_line2_bp_mixer_controls[] = {
  415. SOC_DAPM_SINGLE("LineL Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
  416. SOC_DAPM_SINGLE("LineR Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
  417. SOC_DAPM_SINGLE("Mono Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
  418. SOC_DAPM_SINGLE("HP Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
  419. SOC_DAPM_SINGLE("HPLCOM Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
  420. };
  421. /* Right Line2 Bypass Mixer */
  422. static const struct snd_kcontrol_new aic3x_right_line2_bp_mixer_controls[] = {
  423. SOC_DAPM_SINGLE("LineL Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
  424. SOC_DAPM_SINGLE("LineR Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
  425. SOC_DAPM_SINGLE("Mono Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
  426. SOC_DAPM_SINGLE("HP Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
  427. SOC_DAPM_SINGLE("HPRCOM Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
  428. };
  429. static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
  430. /* Left DAC to Left Outputs */
  431. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
  432. SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
  433. &aic3x_left_dac_mux_controls),
  434. SND_SOC_DAPM_MIXER("Left DAC_L1 Mixer", SND_SOC_NOPM, 0, 0,
  435. &aic3x_left_dac_mixer_controls[0],
  436. ARRAY_SIZE(aic3x_left_dac_mixer_controls)),
  437. SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
  438. &aic3x_left_hpcom_mux_controls),
  439. SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
  440. SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
  441. SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
  442. /* Right DAC to Right Outputs */
  443. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
  444. SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
  445. &aic3x_right_dac_mux_controls),
  446. SND_SOC_DAPM_MIXER("Right DAC_R1 Mixer", SND_SOC_NOPM, 0, 0,
  447. &aic3x_right_dac_mixer_controls[0],
  448. ARRAY_SIZE(aic3x_right_dac_mixer_controls)),
  449. SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
  450. &aic3x_right_hpcom_mux_controls),
  451. SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
  452. SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
  453. SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
  454. /* Mono Output */
  455. SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
  456. /* Inputs to Left ADC */
  457. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
  458. SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
  459. &aic3x_left_pga_mixer_controls[0],
  460. ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
  461. SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
  462. &aic3x_left_line1_mux_controls),
  463. SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
  464. &aic3x_left_line1_mux_controls),
  465. SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
  466. &aic3x_left_line2_mux_controls),
  467. /* Inputs to Right ADC */
  468. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  469. LINE1R_2_RADC_CTRL, 2, 0),
  470. SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
  471. &aic3x_right_pga_mixer_controls[0],
  472. ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
  473. SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
  474. &aic3x_right_line1_mux_controls),
  475. SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
  476. &aic3x_right_line1_mux_controls),
  477. SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
  478. &aic3x_right_line2_mux_controls),
  479. /*
  480. * Not a real mic bias widget but similar function. This is for dynamic
  481. * control of GPIO1 digital mic modulator clock output function when
  482. * using digital mic.
  483. */
  484. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
  485. AIC3X_GPIO1_REG, 4, 0xf,
  486. AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
  487. AIC3X_GPIO1_FUNC_DISABLED),
  488. /*
  489. * Also similar function like mic bias. Selects digital mic with
  490. * configurable oversampling rate instead of ADC converter.
  491. */
  492. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
  493. AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
  494. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
  495. AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
  496. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
  497. AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
  498. /* Mic Bias */
  499. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
  500. MICBIAS_CTRL, 6, 3, 1, 0),
  501. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
  502. MICBIAS_CTRL, 6, 3, 2, 0),
  503. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
  504. MICBIAS_CTRL, 6, 3, 3, 0),
  505. /* Left PGA to Left Output bypass */
  506. SND_SOC_DAPM_MIXER("Left PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  507. &aic3x_left_pga_bp_mixer_controls[0],
  508. ARRAY_SIZE(aic3x_left_pga_bp_mixer_controls)),
  509. /* Right PGA to Right Output bypass */
  510. SND_SOC_DAPM_MIXER("Right PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  511. &aic3x_right_pga_bp_mixer_controls[0],
  512. ARRAY_SIZE(aic3x_right_pga_bp_mixer_controls)),
  513. /* Left Line2 to Left Output bypass */
  514. SND_SOC_DAPM_MIXER("Left Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  515. &aic3x_left_line2_bp_mixer_controls[0],
  516. ARRAY_SIZE(aic3x_left_line2_bp_mixer_controls)),
  517. /* Right Line2 to Right Output bypass */
  518. SND_SOC_DAPM_MIXER("Right Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  519. &aic3x_right_line2_bp_mixer_controls[0],
  520. ARRAY_SIZE(aic3x_right_line2_bp_mixer_controls)),
  521. SND_SOC_DAPM_OUTPUT("LLOUT"),
  522. SND_SOC_DAPM_OUTPUT("RLOUT"),
  523. SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
  524. SND_SOC_DAPM_OUTPUT("HPLOUT"),
  525. SND_SOC_DAPM_OUTPUT("HPROUT"),
  526. SND_SOC_DAPM_OUTPUT("HPLCOM"),
  527. SND_SOC_DAPM_OUTPUT("HPRCOM"),
  528. SND_SOC_DAPM_INPUT("MIC3L"),
  529. SND_SOC_DAPM_INPUT("MIC3R"),
  530. SND_SOC_DAPM_INPUT("LINE1L"),
  531. SND_SOC_DAPM_INPUT("LINE1R"),
  532. SND_SOC_DAPM_INPUT("LINE2L"),
  533. SND_SOC_DAPM_INPUT("LINE2R"),
  534. };
  535. static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
  536. /* Class-D outputs */
  537. SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
  538. SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
  539. SND_SOC_DAPM_OUTPUT("SPOP"),
  540. SND_SOC_DAPM_OUTPUT("SPOM"),
  541. };
  542. static const struct snd_soc_dapm_route intercon[] = {
  543. /* Left Output */
  544. {"Left DAC Mux", "DAC_L1", "Left DAC"},
  545. {"Left DAC Mux", "DAC_L2", "Left DAC"},
  546. {"Left DAC Mux", "DAC_L3", "Left DAC"},
  547. {"Left DAC_L1 Mixer", "LineL Switch", "Left DAC Mux"},
  548. {"Left DAC_L1 Mixer", "LineR Switch", "Left DAC Mux"},
  549. {"Left DAC_L1 Mixer", "Mono Switch", "Left DAC Mux"},
  550. {"Left DAC_L1 Mixer", "HP Switch", "Left DAC Mux"},
  551. {"Left DAC_L1 Mixer", "HPCOM Switch", "Left DAC Mux"},
  552. {"Left Line Out", NULL, "Left DAC Mux"},
  553. {"Left HP Out", NULL, "Left DAC Mux"},
  554. {"Left HPCOM Mux", "differential of HPLOUT", "Left DAC_L1 Mixer"},
  555. {"Left HPCOM Mux", "constant VCM", "Left DAC_L1 Mixer"},
  556. {"Left HPCOM Mux", "single-ended", "Left DAC_L1 Mixer"},
  557. {"Left Line Out", NULL, "Left DAC_L1 Mixer"},
  558. {"Mono Out", NULL, "Left DAC_L1 Mixer"},
  559. {"Left HP Out", NULL, "Left DAC_L1 Mixer"},
  560. {"Left HP Com", NULL, "Left HPCOM Mux"},
  561. {"LLOUT", NULL, "Left Line Out"},
  562. {"LLOUT", NULL, "Left Line Out"},
  563. {"HPLOUT", NULL, "Left HP Out"},
  564. {"HPLCOM", NULL, "Left HP Com"},
  565. /* Right Output */
  566. {"Right DAC Mux", "DAC_R1", "Right DAC"},
  567. {"Right DAC Mux", "DAC_R2", "Right DAC"},
  568. {"Right DAC Mux", "DAC_R3", "Right DAC"},
  569. {"Right DAC_R1 Mixer", "LineL Switch", "Right DAC Mux"},
  570. {"Right DAC_R1 Mixer", "LineR Switch", "Right DAC Mux"},
  571. {"Right DAC_R1 Mixer", "Mono Switch", "Right DAC Mux"},
  572. {"Right DAC_R1 Mixer", "HP Switch", "Right DAC Mux"},
  573. {"Right DAC_R1 Mixer", "HPCOM Switch", "Right DAC Mux"},
  574. {"Right Line Out", NULL, "Right DAC Mux"},
  575. {"Right HP Out", NULL, "Right DAC Mux"},
  576. {"Right HPCOM Mux", "differential of HPROUT", "Right DAC_R1 Mixer"},
  577. {"Right HPCOM Mux", "constant VCM", "Right DAC_R1 Mixer"},
  578. {"Right HPCOM Mux", "single-ended", "Right DAC_R1 Mixer"},
  579. {"Right HPCOM Mux", "differential of HPLCOM", "Right DAC_R1 Mixer"},
  580. {"Right HPCOM Mux", "external feedback", "Right DAC_R1 Mixer"},
  581. {"Right Line Out", NULL, "Right DAC_R1 Mixer"},
  582. {"Mono Out", NULL, "Right DAC_R1 Mixer"},
  583. {"Right HP Out", NULL, "Right DAC_R1 Mixer"},
  584. {"Right HP Com", NULL, "Right HPCOM Mux"},
  585. {"RLOUT", NULL, "Right Line Out"},
  586. {"RLOUT", NULL, "Right Line Out"},
  587. {"HPROUT", NULL, "Right HP Out"},
  588. {"HPRCOM", NULL, "Right HP Com"},
  589. /* Mono Output */
  590. {"MONO_LOUT", NULL, "Mono Out"},
  591. {"MONO_LOUT", NULL, "Mono Out"},
  592. /* Left Input */
  593. {"Left Line1L Mux", "single-ended", "LINE1L"},
  594. {"Left Line1L Mux", "differential", "LINE1L"},
  595. {"Left Line2L Mux", "single-ended", "LINE2L"},
  596. {"Left Line2L Mux", "differential", "LINE2L"},
  597. {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
  598. {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
  599. {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
  600. {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
  601. {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
  602. {"Left ADC", NULL, "Left PGA Mixer"},
  603. {"Left ADC", NULL, "GPIO1 dmic modclk"},
  604. /* Right Input */
  605. {"Right Line1R Mux", "single-ended", "LINE1R"},
  606. {"Right Line1R Mux", "differential", "LINE1R"},
  607. {"Right Line2R Mux", "single-ended", "LINE2R"},
  608. {"Right Line2R Mux", "differential", "LINE2R"},
  609. {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
  610. {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
  611. {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
  612. {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
  613. {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
  614. {"Right ADC", NULL, "Right PGA Mixer"},
  615. {"Right ADC", NULL, "GPIO1 dmic modclk"},
  616. /* Left PGA Bypass */
  617. {"Left PGA Bypass Mixer", "LineL Switch", "Left PGA Mixer"},
  618. {"Left PGA Bypass Mixer", "LineR Switch", "Left PGA Mixer"},
  619. {"Left PGA Bypass Mixer", "Mono Switch", "Left PGA Mixer"},
  620. {"Left PGA Bypass Mixer", "HPL Switch", "Left PGA Mixer"},
  621. {"Left PGA Bypass Mixer", "HPR Switch", "Left PGA Mixer"},
  622. {"Left PGA Bypass Mixer", "HPLCOM Switch", "Left PGA Mixer"},
  623. {"Left PGA Bypass Mixer", "HPRCOM Switch", "Left PGA Mixer"},
  624. {"Left HPCOM Mux", "differential of HPLOUT", "Left PGA Bypass Mixer"},
  625. {"Left HPCOM Mux", "constant VCM", "Left PGA Bypass Mixer"},
  626. {"Left HPCOM Mux", "single-ended", "Left PGA Bypass Mixer"},
  627. {"Left Line Out", NULL, "Left PGA Bypass Mixer"},
  628. {"Mono Out", NULL, "Left PGA Bypass Mixer"},
  629. {"Left HP Out", NULL, "Left PGA Bypass Mixer"},
  630. /* Right PGA Bypass */
  631. {"Right PGA Bypass Mixer", "LineL Switch", "Right PGA Mixer"},
  632. {"Right PGA Bypass Mixer", "LineR Switch", "Right PGA Mixer"},
  633. {"Right PGA Bypass Mixer", "Mono Switch", "Right PGA Mixer"},
  634. {"Right PGA Bypass Mixer", "HPL Switch", "Right PGA Mixer"},
  635. {"Right PGA Bypass Mixer", "HPR Switch", "Right PGA Mixer"},
  636. {"Right PGA Bypass Mixer", "HPLCOM Switch", "Right PGA Mixer"},
  637. {"Right PGA Bypass Mixer", "HPRCOM Switch", "Right PGA Mixer"},
  638. {"Right HPCOM Mux", "differential of HPROUT", "Right PGA Bypass Mixer"},
  639. {"Right HPCOM Mux", "constant VCM", "Right PGA Bypass Mixer"},
  640. {"Right HPCOM Mux", "single-ended", "Right PGA Bypass Mixer"},
  641. {"Right HPCOM Mux", "differential of HPLCOM", "Right PGA Bypass Mixer"},
  642. {"Right HPCOM Mux", "external feedback", "Right PGA Bypass Mixer"},
  643. {"Right Line Out", NULL, "Right PGA Bypass Mixer"},
  644. {"Mono Out", NULL, "Right PGA Bypass Mixer"},
  645. {"Right HP Out", NULL, "Right PGA Bypass Mixer"},
  646. /* Left Line2 Bypass */
  647. {"Left Line2 Bypass Mixer", "LineL Switch", "Left Line2L Mux"},
  648. {"Left Line2 Bypass Mixer", "LineR Switch", "Left Line2L Mux"},
  649. {"Left Line2 Bypass Mixer", "Mono Switch", "Left Line2L Mux"},
  650. {"Left Line2 Bypass Mixer", "HP Switch", "Left Line2L Mux"},
  651. {"Left Line2 Bypass Mixer", "HPLCOM Switch", "Left Line2L Mux"},
  652. {"Left HPCOM Mux", "differential of HPLOUT", "Left Line2 Bypass Mixer"},
  653. {"Left HPCOM Mux", "constant VCM", "Left Line2 Bypass Mixer"},
  654. {"Left HPCOM Mux", "single-ended", "Left Line2 Bypass Mixer"},
  655. {"Left Line Out", NULL, "Left Line2 Bypass Mixer"},
  656. {"Mono Out", NULL, "Left Line2 Bypass Mixer"},
  657. {"Left HP Out", NULL, "Left Line2 Bypass Mixer"},
  658. /* Right Line2 Bypass */
  659. {"Right Line2 Bypass Mixer", "LineL Switch", "Right Line2R Mux"},
  660. {"Right Line2 Bypass Mixer", "LineR Switch", "Right Line2R Mux"},
  661. {"Right Line2 Bypass Mixer", "Mono Switch", "Right Line2R Mux"},
  662. {"Right Line2 Bypass Mixer", "HP Switch", "Right Line2R Mux"},
  663. {"Right Line2 Bypass Mixer", "HPRCOM Switch", "Right Line2R Mux"},
  664. {"Right HPCOM Mux", "differential of HPROUT", "Right Line2 Bypass Mixer"},
  665. {"Right HPCOM Mux", "constant VCM", "Right Line2 Bypass Mixer"},
  666. {"Right HPCOM Mux", "single-ended", "Right Line2 Bypass Mixer"},
  667. {"Right HPCOM Mux", "differential of HPLCOM", "Right Line2 Bypass Mixer"},
  668. {"Right HPCOM Mux", "external feedback", "Right Line2 Bypass Mixer"},
  669. {"Right Line Out", NULL, "Right Line2 Bypass Mixer"},
  670. {"Mono Out", NULL, "Right Line2 Bypass Mixer"},
  671. {"Right HP Out", NULL, "Right Line2 Bypass Mixer"},
  672. /*
  673. * Logical path between digital mic enable and GPIO1 modulator clock
  674. * output function
  675. */
  676. {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
  677. {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
  678. {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
  679. };
  680. static const struct snd_soc_dapm_route intercon_3007[] = {
  681. /* Class-D outputs */
  682. {"Left Class-D Out", NULL, "Left Line Out"},
  683. {"Right Class-D Out", NULL, "Left Line Out"},
  684. {"SPOP", NULL, "Left Class-D Out"},
  685. {"SPOM", NULL, "Right Class-D Out"},
  686. };
  687. static int aic3x_add_widgets(struct snd_soc_codec *codec)
  688. {
  689. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  690. snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
  691. ARRAY_SIZE(aic3x_dapm_widgets));
  692. /* set up audio path interconnects */
  693. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  694. if (aic3x->model == AIC3X_MODEL_3007) {
  695. snd_soc_dapm_new_controls(codec, aic3007_dapm_widgets,
  696. ARRAY_SIZE(aic3007_dapm_widgets));
  697. snd_soc_dapm_add_routes(codec, intercon_3007, ARRAY_SIZE(intercon_3007));
  698. }
  699. return 0;
  700. }
  701. static int aic3x_hw_params(struct snd_pcm_substream *substream,
  702. struct snd_pcm_hw_params *params,
  703. struct snd_soc_dai *dai)
  704. {
  705. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  706. struct snd_soc_codec *codec =rtd->codec;
  707. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  708. int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
  709. u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
  710. u16 d, pll_d = 1;
  711. u8 reg;
  712. int clk;
  713. /* select data word length */
  714. data =
  715. aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
  716. switch (params_format(params)) {
  717. case SNDRV_PCM_FORMAT_S16_LE:
  718. break;
  719. case SNDRV_PCM_FORMAT_S20_3LE:
  720. data |= (0x01 << 4);
  721. break;
  722. case SNDRV_PCM_FORMAT_S24_LE:
  723. data |= (0x02 << 4);
  724. break;
  725. case SNDRV_PCM_FORMAT_S32_LE:
  726. data |= (0x03 << 4);
  727. break;
  728. }
  729. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, data);
  730. /* Fsref can be 44100 or 48000 */
  731. fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
  732. /* Try to find a value for Q which allows us to bypass the PLL and
  733. * generate CODEC_CLK directly. */
  734. for (pll_q = 2; pll_q < 18; pll_q++)
  735. if (aic3x->sysclk / (128 * pll_q) == fsref) {
  736. bypass_pll = 1;
  737. break;
  738. }
  739. if (bypass_pll) {
  740. pll_q &= 0xf;
  741. aic3x_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
  742. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
  743. /* disable PLL if it is bypassed */
  744. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  745. aic3x_write(codec, AIC3X_PLL_PROGA_REG, reg & ~PLL_ENABLE);
  746. } else {
  747. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
  748. /* enable PLL when it is used */
  749. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  750. aic3x_write(codec, AIC3X_PLL_PROGA_REG, reg | PLL_ENABLE);
  751. }
  752. /* Route Left DAC to left channel input and
  753. * right DAC to right channel input */
  754. data = (LDAC2LCH | RDAC2RCH);
  755. data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
  756. if (params_rate(params) >= 64000)
  757. data |= DUAL_RATE_MODE;
  758. aic3x_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
  759. /* codec sample rate select */
  760. data = (fsref * 20) / params_rate(params);
  761. if (params_rate(params) < 64000)
  762. data /= 2;
  763. data /= 5;
  764. data -= 2;
  765. data |= (data << 4);
  766. aic3x_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
  767. if (bypass_pll)
  768. return 0;
  769. /* Use PLL, compute apropriate setup for j, d, r and p, the closest
  770. * one wins the game. Try with d==0 first, next with d!=0.
  771. * Constraints for j are according to the datasheet.
  772. * The sysclk is divided by 1000 to prevent integer overflows.
  773. */
  774. codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
  775. for (r = 1; r <= 16; r++)
  776. for (p = 1; p <= 8; p++) {
  777. for (j = 4; j <= 55; j++) {
  778. /* This is actually 1000*((j+(d/10000))*r)/p
  779. * The term had to be converted to get
  780. * rid of the division by 10000; d = 0 here
  781. */
  782. int tmp_clk = (1000 * j * r) / p;
  783. /* Check whether this values get closer than
  784. * the best ones we had before
  785. */
  786. if (abs(codec_clk - tmp_clk) <
  787. abs(codec_clk - last_clk)) {
  788. pll_j = j; pll_d = 0;
  789. pll_r = r; pll_p = p;
  790. last_clk = tmp_clk;
  791. }
  792. /* Early exit for exact matches */
  793. if (tmp_clk == codec_clk)
  794. goto found;
  795. }
  796. }
  797. /* try with d != 0 */
  798. for (p = 1; p <= 8; p++) {
  799. j = codec_clk * p / 1000;
  800. if (j < 4 || j > 11)
  801. continue;
  802. /* do not use codec_clk here since we'd loose precision */
  803. d = ((2048 * p * fsref) - j * aic3x->sysclk)
  804. * 100 / (aic3x->sysclk/100);
  805. clk = (10000 * j + d) / (10 * p);
  806. /* check whether this values get closer than the best
  807. * ones we had before */
  808. if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
  809. pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
  810. last_clk = clk;
  811. }
  812. /* Early exit for exact matches */
  813. if (clk == codec_clk)
  814. goto found;
  815. }
  816. if (last_clk == 0) {
  817. printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
  818. return -EINVAL;
  819. }
  820. found:
  821. data = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  822. aic3x_write(codec, AIC3X_PLL_PROGA_REG, data | (pll_p << PLLP_SHIFT));
  823. aic3x_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG, pll_r << PLLR_SHIFT);
  824. aic3x_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
  825. aic3x_write(codec, AIC3X_PLL_PROGC_REG, (pll_d >> 6) << PLLD_MSB_SHIFT);
  826. aic3x_write(codec, AIC3X_PLL_PROGD_REG,
  827. (pll_d & 0x3F) << PLLD_LSB_SHIFT);
  828. return 0;
  829. }
  830. static int aic3x_mute(struct snd_soc_dai *dai, int mute)
  831. {
  832. struct snd_soc_codec *codec = dai->codec;
  833. u8 ldac_reg = aic3x_read_reg_cache(codec, LDAC_VOL) & ~MUTE_ON;
  834. u8 rdac_reg = aic3x_read_reg_cache(codec, RDAC_VOL) & ~MUTE_ON;
  835. if (mute) {
  836. aic3x_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
  837. aic3x_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
  838. } else {
  839. aic3x_write(codec, LDAC_VOL, ldac_reg);
  840. aic3x_write(codec, RDAC_VOL, rdac_reg);
  841. }
  842. return 0;
  843. }
  844. static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  845. int clk_id, unsigned int freq, int dir)
  846. {
  847. struct snd_soc_codec *codec = codec_dai->codec;
  848. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  849. aic3x->sysclk = freq;
  850. return 0;
  851. }
  852. static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
  853. unsigned int fmt)
  854. {
  855. struct snd_soc_codec *codec = codec_dai->codec;
  856. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  857. u8 iface_areg, iface_breg;
  858. int delay = 0;
  859. iface_areg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
  860. iface_breg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
  861. /* set master/slave audio interface */
  862. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  863. case SND_SOC_DAIFMT_CBM_CFM:
  864. aic3x->master = 1;
  865. iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
  866. break;
  867. case SND_SOC_DAIFMT_CBS_CFS:
  868. aic3x->master = 0;
  869. break;
  870. default:
  871. return -EINVAL;
  872. }
  873. /*
  874. * match both interface format and signal polarities since they
  875. * are fixed
  876. */
  877. switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
  878. SND_SOC_DAIFMT_INV_MASK)) {
  879. case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
  880. break;
  881. case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
  882. delay = 1;
  883. case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
  884. iface_breg |= (0x01 << 6);
  885. break;
  886. case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
  887. iface_breg |= (0x02 << 6);
  888. break;
  889. case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
  890. iface_breg |= (0x03 << 6);
  891. break;
  892. default:
  893. return -EINVAL;
  894. }
  895. /* set iface */
  896. aic3x_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
  897. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
  898. aic3x_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
  899. return 0;
  900. }
  901. static int aic3x_set_bias_level(struct snd_soc_codec *codec,
  902. enum snd_soc_bias_level level)
  903. {
  904. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  905. u8 reg;
  906. switch (level) {
  907. case SND_SOC_BIAS_ON:
  908. break;
  909. case SND_SOC_BIAS_PREPARE:
  910. if (aic3x->master) {
  911. /* enable pll */
  912. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  913. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  914. reg | PLL_ENABLE);
  915. }
  916. break;
  917. case SND_SOC_BIAS_STANDBY:
  918. /* fall through and disable pll */
  919. case SND_SOC_BIAS_OFF:
  920. if (aic3x->master) {
  921. /* disable pll */
  922. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  923. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  924. reg & ~PLL_ENABLE);
  925. }
  926. break;
  927. }
  928. codec->bias_level = level;
  929. return 0;
  930. }
  931. void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
  932. {
  933. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  934. u8 bit = gpio ? 3: 0;
  935. u8 val = aic3x_read_reg_cache(codec, reg) & ~(1 << bit);
  936. aic3x_write(codec, reg, val | (!!state << bit));
  937. }
  938. EXPORT_SYMBOL_GPL(aic3x_set_gpio);
  939. int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
  940. {
  941. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  942. u8 val, bit = gpio ? 2: 1;
  943. aic3x_read(codec, reg, &val);
  944. return (val >> bit) & 1;
  945. }
  946. EXPORT_SYMBOL_GPL(aic3x_get_gpio);
  947. void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
  948. int headset_debounce, int button_debounce)
  949. {
  950. u8 val;
  951. val = ((detect & AIC3X_HEADSET_DETECT_MASK)
  952. << AIC3X_HEADSET_DETECT_SHIFT) |
  953. ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
  954. << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
  955. ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
  956. << AIC3X_BUTTON_DEBOUNCE_SHIFT);
  957. if (detect & AIC3X_HEADSET_DETECT_MASK)
  958. val |= AIC3X_HEADSET_DETECT_ENABLED;
  959. aic3x_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
  960. }
  961. EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
  962. int aic3x_headset_detected(struct snd_soc_codec *codec)
  963. {
  964. u8 val;
  965. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  966. return (val >> 4) & 1;
  967. }
  968. EXPORT_SYMBOL_GPL(aic3x_headset_detected);
  969. int aic3x_button_pressed(struct snd_soc_codec *codec)
  970. {
  971. u8 val;
  972. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  973. return (val >> 5) & 1;
  974. }
  975. EXPORT_SYMBOL_GPL(aic3x_button_pressed);
  976. #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
  977. #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  978. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  979. static struct snd_soc_dai_ops aic3x_dai_ops = {
  980. .hw_params = aic3x_hw_params,
  981. .digital_mute = aic3x_mute,
  982. .set_sysclk = aic3x_set_dai_sysclk,
  983. .set_fmt = aic3x_set_dai_fmt,
  984. };
  985. static struct snd_soc_dai_driver aic3x_dai = {
  986. .name = "tlv320aic3x-hifi",
  987. .playback = {
  988. .stream_name = "Playback",
  989. .channels_min = 1,
  990. .channels_max = 2,
  991. .rates = AIC3X_RATES,
  992. .formats = AIC3X_FORMATS,},
  993. .capture = {
  994. .stream_name = "Capture",
  995. .channels_min = 1,
  996. .channels_max = 2,
  997. .rates = AIC3X_RATES,
  998. .formats = AIC3X_FORMATS,},
  999. .ops = &aic3x_dai_ops,
  1000. .symmetric_rates = 1,
  1001. };
  1002. static int aic3x_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1003. {
  1004. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1005. return 0;
  1006. }
  1007. static int aic3x_resume(struct snd_soc_codec *codec)
  1008. {
  1009. int i;
  1010. u8 data[2];
  1011. u8 *cache = codec->reg_cache;
  1012. /* Sync reg_cache with the hardware */
  1013. for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
  1014. data[0] = i;
  1015. data[1] = cache[i];
  1016. codec->hw_write(codec->control_data, data, 2);
  1017. }
  1018. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1019. return 0;
  1020. }
  1021. /*
  1022. * initialise the AIC3X driver
  1023. * register the mixer and dsp interfaces with the kernel
  1024. */
  1025. static int aic3x_init(struct snd_soc_codec *codec)
  1026. {
  1027. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1028. int reg;
  1029. aic3x_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
  1030. aic3x_write(codec, AIC3X_RESET, SOFT_RESET);
  1031. /* DAC default volume and mute */
  1032. aic3x_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1033. aic3x_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
  1034. /* DAC to HP default volume and route to Output mixer */
  1035. aic3x_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1036. aic3x_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
  1037. aic3x_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1038. aic3x_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  1039. /* DAC to Line Out default volume and route to Output mixer */
  1040. aic3x_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1041. aic3x_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1042. /* DAC to Mono Line Out default volume and route to Output mixer */
  1043. aic3x_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1044. aic3x_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  1045. /* unmute all outputs */
  1046. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  1047. aic3x_write(codec, LLOPM_CTRL, reg | UNMUTE);
  1048. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  1049. aic3x_write(codec, RLOPM_CTRL, reg | UNMUTE);
  1050. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  1051. aic3x_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
  1052. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  1053. aic3x_write(codec, HPLOUT_CTRL, reg | UNMUTE);
  1054. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  1055. aic3x_write(codec, HPROUT_CTRL, reg | UNMUTE);
  1056. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  1057. aic3x_write(codec, HPLCOM_CTRL, reg | UNMUTE);
  1058. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  1059. aic3x_write(codec, HPRCOM_CTRL, reg | UNMUTE);
  1060. /* ADC default volume and unmute */
  1061. aic3x_write(codec, LADC_VOL, DEFAULT_GAIN);
  1062. aic3x_write(codec, RADC_VOL, DEFAULT_GAIN);
  1063. /* By default route Line1 to ADC PGA mixer */
  1064. aic3x_write(codec, LINE1L_2_LADC_CTRL, 0x0);
  1065. aic3x_write(codec, LINE1R_2_RADC_CTRL, 0x0);
  1066. /* PGA to HP Bypass default volume, disconnect from Output Mixer */
  1067. aic3x_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
  1068. aic3x_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
  1069. aic3x_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
  1070. aic3x_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
  1071. /* PGA to Line Out default volume, disconnect from Output Mixer */
  1072. aic3x_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
  1073. aic3x_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
  1074. /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
  1075. aic3x_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
  1076. aic3x_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
  1077. /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
  1078. aic3x_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
  1079. aic3x_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
  1080. aic3x_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
  1081. aic3x_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
  1082. /* Line2 Line Out default volume, disconnect from Output Mixer */
  1083. aic3x_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
  1084. aic3x_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
  1085. /* Line2 to Mono Out default volume, disconnect from Output Mixer */
  1086. aic3x_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
  1087. aic3x_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
  1088. if (aic3x->model == AIC3X_MODEL_3007) {
  1089. /* Class-D speaker driver init; datasheet p. 46 */
  1090. aic3x_write(codec, AIC3X_PAGE_SELECT, 0x0D);
  1091. aic3x_write(codec, 0xD, 0x0D);
  1092. aic3x_write(codec, 0x8, 0x5C);
  1093. aic3x_write(codec, 0x8, 0x5D);
  1094. aic3x_write(codec, 0x8, 0x5C);
  1095. aic3x_write(codec, AIC3X_PAGE_SELECT, 0x00);
  1096. aic3x_write(codec, CLASSD_CTRL, 0);
  1097. }
  1098. /* off, with power on */
  1099. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1100. return 0;
  1101. }
  1102. static int aic3x_probe(struct snd_soc_codec *codec)
  1103. {
  1104. struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
  1105. codec->hw_write = (hw_write_t) i2c_master_send;
  1106. codec->control_data = aic3x->control_data;
  1107. if (aic3x->setup) {
  1108. /* setup GPIO functions */
  1109. aic3x_write(codec, AIC3X_GPIO1_REG,
  1110. (aic3x->setup->gpio_func[0] & 0xf) << 4);
  1111. aic3x_write(codec, AIC3X_GPIO2_REG,
  1112. (aic3x->setup->gpio_func[1] & 0xf) << 4);
  1113. }
  1114. aic3x_init(codec);
  1115. snd_soc_add_controls(codec, aic3x_snd_controls,
  1116. ARRAY_SIZE(aic3x_snd_controls));
  1117. if (aic3x->model == AIC3X_MODEL_3007)
  1118. snd_soc_add_controls(codec, &aic3x_classd_amp_gain_ctrl, 1);
  1119. aic3x_add_widgets(codec);
  1120. return 0;
  1121. }
  1122. static int aic3x_remove(struct snd_soc_codec *codec)
  1123. {
  1124. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1125. return 0;
  1126. }
  1127. static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
  1128. .read = aic3x_read_reg_cache,
  1129. .write = aic3x_write,
  1130. .set_bias_level = aic3x_set_bias_level,
  1131. .reg_cache_size = ARRAY_SIZE(aic3x_reg),
  1132. .reg_word_size = sizeof(u8),
  1133. .reg_cache_default = aic3x_reg,
  1134. .probe = aic3x_probe,
  1135. .remove = aic3x_remove,
  1136. .suspend = aic3x_suspend,
  1137. .resume = aic3x_resume,
  1138. };
  1139. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1140. /*
  1141. * AIC3X 2 wire address can be up to 4 devices with device addresses
  1142. * 0x18, 0x19, 0x1A, 0x1B
  1143. */
  1144. static const struct i2c_device_id aic3x_i2c_id[] = {
  1145. [AIC3X_MODEL_3X] = { "tlv320aic3x", 0 },
  1146. [AIC3X_MODEL_33] = { "tlv320aic33", 0 },
  1147. [AIC3X_MODEL_3007] = { "tlv320aic3007", 0 },
  1148. { }
  1149. };
  1150. MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
  1151. /*
  1152. * If the i2c layer weren't so broken, we could pass this kind of data
  1153. * around
  1154. */
  1155. static int aic3x_i2c_probe(struct i2c_client *i2c,
  1156. const struct i2c_device_id *id)
  1157. {
  1158. struct aic3x_pdata *pdata = i2c->dev.platform_data;
  1159. struct aic3x_setup_data *setup = pdata->setup;
  1160. struct aic3x_priv *aic3x;
  1161. int ret, i;
  1162. const struct i2c_device_id *tbl;
  1163. aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
  1164. if (aic3x == NULL) {
  1165. dev_err(&i2c->dev, "failed to create private data\n");
  1166. return -ENOMEM;
  1167. }
  1168. aic3x->control_data = i2c;
  1169. aic3x->setup = setup;
  1170. i2c_set_clientdata(i2c, aic3x);
  1171. aic3x->gpio_reset = -1;
  1172. if (pdata && pdata->gpio_reset >= 0) {
  1173. ret = gpio_request(pdata->gpio_reset, "tlv320aic3x reset");
  1174. if (ret != 0)
  1175. goto err_gpio;
  1176. aic3x->gpio_reset = pdata->gpio_reset;
  1177. gpio_direction_output(aic3x->gpio_reset, 0);
  1178. }
  1179. for (tbl = aic3x_i2c_id; tbl->name[0]; tbl++) {
  1180. if (!strcmp(tbl->name, id->name))
  1181. break;
  1182. }
  1183. aic3x->model = tbl - aic3x_i2c_id;
  1184. for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
  1185. aic3x->supplies[i].supply = aic3x_supply_names[i];
  1186. ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
  1187. aic3x->supplies);
  1188. if (ret != 0) {
  1189. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  1190. goto err_get;
  1191. }
  1192. ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
  1193. aic3x->supplies);
  1194. if (ret != 0) {
  1195. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  1196. goto err_enable;
  1197. }
  1198. if (aic3x->gpio_reset >= 0) {
  1199. udelay(1);
  1200. gpio_set_value(aic3x->gpio_reset, 1);
  1201. }
  1202. ret = snd_soc_register_codec(&i2c->dev,
  1203. &soc_codec_dev_aic3x, &aic3x_dai, 1);
  1204. if (ret < 0)
  1205. goto err_enable;
  1206. return ret;
  1207. err_enable:
  1208. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1209. err_get:
  1210. if (aic3x->gpio_reset >= 0)
  1211. gpio_free(aic3x->gpio_reset);
  1212. err_gpio:
  1213. kfree(aic3x);
  1214. return ret;
  1215. }
  1216. static int aic3x_i2c_remove(struct i2c_client *client)
  1217. {
  1218. struct aic3x_priv *aic3x = i2c_get_clientdata(client);
  1219. if (aic3x->gpio_reset >= 0) {
  1220. gpio_set_value(aic3x->gpio_reset, 0);
  1221. gpio_free(aic3x->gpio_reset);
  1222. }
  1223. regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1224. regulator_bulk_free(ARRAY_SIZE(aic3x->supplies), aic3x->supplies);
  1225. snd_soc_unregister_codec(&client->dev);
  1226. kfree(i2c_get_clientdata(client));
  1227. return 0;
  1228. }
  1229. /* machine i2c codec control layer */
  1230. static struct i2c_driver aic3x_i2c_driver = {
  1231. .driver = {
  1232. .name = "tlv320aic3x-codec",
  1233. .owner = THIS_MODULE,
  1234. },
  1235. .probe = aic3x_i2c_probe,
  1236. .remove = aic3x_i2c_remove,
  1237. .id_table = aic3x_i2c_id,
  1238. };
  1239. static inline void aic3x_i2c_init(void)
  1240. {
  1241. int ret;
  1242. ret = i2c_add_driver(&aic3x_i2c_driver);
  1243. if (ret)
  1244. printk(KERN_ERR "%s: error regsitering i2c driver, %d\n",
  1245. __func__, ret);
  1246. }
  1247. static inline void aic3x_i2c_exit(void)
  1248. {
  1249. i2c_del_driver(&aic3x_i2c_driver);
  1250. }
  1251. #endif
  1252. static int __init aic3x_modinit(void)
  1253. {
  1254. int ret = 0;
  1255. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1256. ret = i2c_add_driver(&aic3x_i2c_driver);
  1257. if (ret != 0) {
  1258. printk(KERN_ERR "Failed to register TLV320AIC3x I2C driver: %d\n",
  1259. ret);
  1260. }
  1261. #endif
  1262. return ret;
  1263. }
  1264. module_init(aic3x_modinit);
  1265. static void __exit aic3x_exit(void)
  1266. {
  1267. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1268. i2c_del_driver(&aic3x_i2c_driver);
  1269. #endif
  1270. }
  1271. module_exit(aic3x_exit);
  1272. MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
  1273. MODULE_AUTHOR("Vladimir Barinov");
  1274. MODULE_LICENSE("GPL");