nv04_instmem.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. #include "drmP.h"
  2. #include "drm.h"
  3. #include "nouveau_drv.h"
  4. #include "nouveau_ramht.h"
  5. /* returns the size of fifo context */
  6. static int
  7. nouveau_fifo_ctx_size(struct drm_device *dev)
  8. {
  9. struct drm_nouveau_private *dev_priv = dev->dev_private;
  10. if (dev_priv->chipset >= 0x40)
  11. return 128;
  12. else
  13. if (dev_priv->chipset >= 0x17)
  14. return 64;
  15. return 32;
  16. }
  17. static void
  18. nv04_instmem_configure_fixed_tables(struct drm_device *dev)
  19. {
  20. struct drm_nouveau_private *dev_priv = dev->dev_private;
  21. struct nouveau_engine *engine = &dev_priv->engine;
  22. /* FIFO hash table (RAMHT)
  23. * use 4k hash table at RAMIN+0x10000
  24. * TODO: extend the hash table
  25. */
  26. dev_priv->ramht_offset = 0x10000;
  27. dev_priv->ramht_bits = 9;
  28. dev_priv->ramht_size = (1 << dev_priv->ramht_bits); /* nr entries */
  29. dev_priv->ramht_size *= 8; /* 2 32-bit values per entry in RAMHT */
  30. NV_DEBUG(dev, "RAMHT offset=0x%x, size=%d\n", dev_priv->ramht_offset,
  31. dev_priv->ramht_size);
  32. /* FIFO runout table (RAMRO) - 512k at 0x11200 */
  33. dev_priv->ramro_offset = 0x11200;
  34. dev_priv->ramro_size = 512;
  35. NV_DEBUG(dev, "RAMRO offset=0x%x, size=%d\n", dev_priv->ramro_offset,
  36. dev_priv->ramro_size);
  37. /* FIFO context table (RAMFC)
  38. * NV40 : Not sure exactly how to position RAMFC on some cards,
  39. * 0x30002 seems to position it at RAMIN+0x20000 on these
  40. * cards. RAMFC is 4kb (32 fifos, 128byte entries).
  41. * Others: Position RAMFC at RAMIN+0x11400
  42. */
  43. dev_priv->ramfc_size = engine->fifo.channels *
  44. nouveau_fifo_ctx_size(dev);
  45. switch (dev_priv->card_type) {
  46. case NV_40:
  47. dev_priv->ramfc_offset = 0x20000;
  48. break;
  49. case NV_30:
  50. case NV_20:
  51. case NV_10:
  52. case NV_04:
  53. default:
  54. dev_priv->ramfc_offset = 0x11400;
  55. break;
  56. }
  57. NV_DEBUG(dev, "RAMFC offset=0x%x, size=%d\n", dev_priv->ramfc_offset,
  58. dev_priv->ramfc_size);
  59. }
  60. int nv04_instmem_init(struct drm_device *dev)
  61. {
  62. struct drm_nouveau_private *dev_priv = dev->dev_private;
  63. struct nouveau_gpuobj *ramht = NULL;
  64. uint32_t offset;
  65. int ret;
  66. nv04_instmem_configure_fixed_tables(dev);
  67. /* Setup shared RAMHT */
  68. ret = nouveau_gpuobj_new_fake(dev, dev_priv->ramht_offset, ~0,
  69. dev_priv->ramht_size,
  70. NVOBJ_FLAG_ZERO_ALLOC, &ramht);
  71. if (ret)
  72. return ret;
  73. ret = nouveau_ramht_new(dev, ramht, &dev_priv->ramht);
  74. nouveau_gpuobj_ref(NULL, &ramht);
  75. if (ret)
  76. return ret;
  77. /* Create a heap to manage RAMIN allocations, we don't allocate
  78. * the space that was reserved for RAMHT/FC/RO.
  79. */
  80. offset = dev_priv->ramfc_offset + dev_priv->ramfc_size;
  81. /* It appears RAMRO (or something?) is controlled by 0x2220/0x2230
  82. * on certain NV4x chipsets as well as RAMFC. When 0x2230 == 0
  83. * ("new style" control) the upper 16-bits of 0x2220 points at this
  84. * other mysterious table that's clobbering important things.
  85. *
  86. * We're now pointing this at RAMIN+0x30000 to avoid RAMFC getting
  87. * smashed to pieces on us, so reserve 0x30000-0x40000 too..
  88. */
  89. if (dev_priv->card_type >= NV_40) {
  90. if (offset < 0x40000)
  91. offset = 0x40000;
  92. }
  93. ret = drm_mm_init(&dev_priv->ramin_heap, offset,
  94. dev_priv->ramin_rsvd_vram - offset);
  95. if (ret) {
  96. NV_ERROR(dev, "Failed to init RAMIN heap: %d\n", ret);
  97. return ret;
  98. }
  99. dev_priv->ramin_available = true;
  100. return 0;
  101. }
  102. void
  103. nv04_instmem_takedown(struct drm_device *dev)
  104. {
  105. }
  106. int
  107. nv04_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
  108. uint32_t *sz)
  109. {
  110. return 0;
  111. }
  112. void
  113. nv04_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  114. {
  115. }
  116. int
  117. nv04_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  118. {
  119. return 0;
  120. }
  121. int
  122. nv04_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
  123. {
  124. return 0;
  125. }
  126. void
  127. nv04_instmem_flush(struct drm_device *dev)
  128. {
  129. }
  130. int
  131. nv04_instmem_suspend(struct drm_device *dev)
  132. {
  133. return 0;
  134. }
  135. void
  136. nv04_instmem_resume(struct drm_device *dev)
  137. {
  138. }