nouveau_drv.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  112. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  113. struct nouveau_gpuobj {
  114. struct drm_device *dev;
  115. struct list_head list;
  116. struct drm_mm_node *im_pramin;
  117. struct nouveau_bo *im_backing;
  118. uint32_t *im_backing_suspend;
  119. int im_bound;
  120. uint32_t flags;
  121. int refcount;
  122. u32 size;
  123. u32 pinst;
  124. u32 cinst;
  125. u64 vinst;
  126. uint32_t engine;
  127. uint32_t class;
  128. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  129. void *priv;
  130. };
  131. struct nouveau_channel {
  132. struct drm_device *dev;
  133. int id;
  134. /* owner of this fifo */
  135. struct drm_file *file_priv;
  136. /* mapping of the fifo itself */
  137. struct drm_local_map *map;
  138. /* mapping of the regs controling the fifo */
  139. void __iomem *user;
  140. uint32_t user_get;
  141. uint32_t user_put;
  142. /* Fencing */
  143. struct {
  144. /* lock protects the pending list only */
  145. spinlock_t lock;
  146. struct list_head pending;
  147. uint32_t sequence;
  148. uint32_t sequence_ack;
  149. atomic_t last_sequence_irq;
  150. } fence;
  151. /* DMA push buffer */
  152. struct nouveau_gpuobj *pushbuf;
  153. struct nouveau_bo *pushbuf_bo;
  154. uint32_t pushbuf_base;
  155. /* Notifier memory */
  156. struct nouveau_bo *notifier_bo;
  157. struct drm_mm notifier_heap;
  158. /* PFIFO context */
  159. struct nouveau_gpuobj *ramfc;
  160. struct nouveau_gpuobj *cache;
  161. /* PGRAPH context */
  162. /* XXX may be merge 2 pointers as private data ??? */
  163. struct nouveau_gpuobj *ramin_grctx;
  164. void *pgraph_ctx;
  165. /* NV50 VM */
  166. struct nouveau_gpuobj *vm_pd;
  167. struct nouveau_gpuobj *vm_gart_pt;
  168. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  169. /* Objects */
  170. struct nouveau_gpuobj *ramin; /* Private instmem */
  171. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  172. struct nouveau_ramht *ramht; /* Hash table */
  173. /* GPU object info for stuff used in-kernel (mm_enabled) */
  174. uint32_t m2mf_ntfy;
  175. uint32_t vram_handle;
  176. uint32_t gart_handle;
  177. bool accel_done;
  178. /* Push buffer state (only for drm's channel on !mm_enabled) */
  179. struct {
  180. int max;
  181. int free;
  182. int cur;
  183. int put;
  184. /* access via pushbuf_bo */
  185. int ib_base;
  186. int ib_max;
  187. int ib_free;
  188. int ib_put;
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*flush)(struct drm_device *);
  215. };
  216. struct nouveau_mc_engine {
  217. int (*init)(struct drm_device *dev);
  218. void (*takedown)(struct drm_device *dev);
  219. };
  220. struct nouveau_timer_engine {
  221. int (*init)(struct drm_device *dev);
  222. void (*takedown)(struct drm_device *dev);
  223. uint64_t (*read)(struct drm_device *dev);
  224. };
  225. struct nouveau_fb_engine {
  226. int num_tiles;
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  230. uint32_t size, uint32_t pitch);
  231. };
  232. struct nouveau_fifo_engine {
  233. int channels;
  234. struct nouveau_gpuobj *playlist[2];
  235. int cur_playlist;
  236. int (*init)(struct drm_device *);
  237. void (*takedown)(struct drm_device *);
  238. void (*disable)(struct drm_device *);
  239. void (*enable)(struct drm_device *);
  240. bool (*reassign)(struct drm_device *, bool enable);
  241. bool (*cache_flush)(struct drm_device *dev);
  242. bool (*cache_pull)(struct drm_device *dev, bool enable);
  243. int (*channel_id)(struct drm_device *);
  244. int (*create_context)(struct nouveau_channel *);
  245. void (*destroy_context)(struct nouveau_channel *);
  246. int (*load_context)(struct nouveau_channel *);
  247. int (*unload_context)(struct drm_device *);
  248. };
  249. struct nouveau_pgraph_object_method {
  250. int id;
  251. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  252. uint32_t data);
  253. };
  254. struct nouveau_pgraph_object_class {
  255. int id;
  256. bool software;
  257. struct nouveau_pgraph_object_method *methods;
  258. };
  259. struct nouveau_pgraph_engine {
  260. struct nouveau_pgraph_object_class *grclass;
  261. bool accel_blocked;
  262. int grctx_size;
  263. /* NV2x/NV3x context table (0x400780) */
  264. struct nouveau_gpuobj *ctx_table;
  265. int (*init)(struct drm_device *);
  266. void (*takedown)(struct drm_device *);
  267. void (*fifo_access)(struct drm_device *, bool);
  268. struct nouveau_channel *(*channel)(struct drm_device *);
  269. int (*create_context)(struct nouveau_channel *);
  270. void (*destroy_context)(struct nouveau_channel *);
  271. int (*load_context)(struct nouveau_channel *);
  272. int (*unload_context)(struct drm_device *);
  273. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  274. uint32_t size, uint32_t pitch);
  275. };
  276. struct nouveau_display_engine {
  277. int (*early_init)(struct drm_device *);
  278. void (*late_takedown)(struct drm_device *);
  279. int (*create)(struct drm_device *);
  280. int (*init)(struct drm_device *);
  281. void (*destroy)(struct drm_device *);
  282. };
  283. struct nouveau_gpio_engine {
  284. int (*init)(struct drm_device *);
  285. void (*takedown)(struct drm_device *);
  286. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  287. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  288. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  289. };
  290. struct nouveau_engine {
  291. struct nouveau_instmem_engine instmem;
  292. struct nouveau_mc_engine mc;
  293. struct nouveau_timer_engine timer;
  294. struct nouveau_fb_engine fb;
  295. struct nouveau_pgraph_engine graph;
  296. struct nouveau_fifo_engine fifo;
  297. struct nouveau_display_engine display;
  298. struct nouveau_gpio_engine gpio;
  299. };
  300. struct nouveau_pll_vals {
  301. union {
  302. struct {
  303. #ifdef __BIG_ENDIAN
  304. uint8_t N1, M1, N2, M2;
  305. #else
  306. uint8_t M1, N1, M2, N2;
  307. #endif
  308. };
  309. struct {
  310. uint16_t NM1, NM2;
  311. } __attribute__((packed));
  312. };
  313. int log2P;
  314. int refclk;
  315. };
  316. enum nv04_fp_display_regs {
  317. FP_DISPLAY_END,
  318. FP_TOTAL,
  319. FP_CRTC,
  320. FP_SYNC_START,
  321. FP_SYNC_END,
  322. FP_VALID_START,
  323. FP_VALID_END
  324. };
  325. struct nv04_crtc_reg {
  326. unsigned char MiscOutReg; /* */
  327. uint8_t CRTC[0xa0];
  328. uint8_t CR58[0x10];
  329. uint8_t Sequencer[5];
  330. uint8_t Graphics[9];
  331. uint8_t Attribute[21];
  332. unsigned char DAC[768]; /* Internal Colorlookuptable */
  333. /* PCRTC regs */
  334. uint32_t fb_start;
  335. uint32_t crtc_cfg;
  336. uint32_t cursor_cfg;
  337. uint32_t gpio_ext;
  338. uint32_t crtc_830;
  339. uint32_t crtc_834;
  340. uint32_t crtc_850;
  341. uint32_t crtc_eng_ctrl;
  342. /* PRAMDAC regs */
  343. uint32_t nv10_cursync;
  344. struct nouveau_pll_vals pllvals;
  345. uint32_t ramdac_gen_ctrl;
  346. uint32_t ramdac_630;
  347. uint32_t ramdac_634;
  348. uint32_t tv_setup;
  349. uint32_t tv_vtotal;
  350. uint32_t tv_vskew;
  351. uint32_t tv_vsync_delay;
  352. uint32_t tv_htotal;
  353. uint32_t tv_hskew;
  354. uint32_t tv_hsync_delay;
  355. uint32_t tv_hsync_delay2;
  356. uint32_t fp_horiz_regs[7];
  357. uint32_t fp_vert_regs[7];
  358. uint32_t dither;
  359. uint32_t fp_control;
  360. uint32_t dither_regs[6];
  361. uint32_t fp_debug_0;
  362. uint32_t fp_debug_1;
  363. uint32_t fp_debug_2;
  364. uint32_t fp_margin_color;
  365. uint32_t ramdac_8c0;
  366. uint32_t ramdac_a20;
  367. uint32_t ramdac_a24;
  368. uint32_t ramdac_a34;
  369. uint32_t ctv_regs[38];
  370. };
  371. struct nv04_output_reg {
  372. uint32_t output;
  373. int head;
  374. };
  375. struct nv04_mode_state {
  376. uint32_t bpp;
  377. uint32_t width;
  378. uint32_t height;
  379. uint32_t interlace;
  380. uint32_t repaint0;
  381. uint32_t repaint1;
  382. uint32_t screen;
  383. uint32_t scale;
  384. uint32_t dither;
  385. uint32_t extra;
  386. uint32_t fifo;
  387. uint32_t pixel;
  388. uint32_t horiz;
  389. int arbitration0;
  390. int arbitration1;
  391. uint32_t pll;
  392. uint32_t pllB;
  393. uint32_t vpll;
  394. uint32_t vpll2;
  395. uint32_t vpllB;
  396. uint32_t vpll2B;
  397. uint32_t pllsel;
  398. uint32_t sel_clk;
  399. uint32_t general;
  400. uint32_t crtcOwner;
  401. uint32_t head;
  402. uint32_t head2;
  403. uint32_t cursorConfig;
  404. uint32_t cursor0;
  405. uint32_t cursor1;
  406. uint32_t cursor2;
  407. uint32_t timingH;
  408. uint32_t timingV;
  409. uint32_t displayV;
  410. uint32_t crtcSync;
  411. struct nv04_crtc_reg crtc_reg[2];
  412. };
  413. enum nouveau_card_type {
  414. NV_04 = 0x00,
  415. NV_10 = 0x10,
  416. NV_20 = 0x20,
  417. NV_30 = 0x30,
  418. NV_40 = 0x40,
  419. NV_50 = 0x50,
  420. NV_C0 = 0xc0,
  421. };
  422. struct drm_nouveau_private {
  423. struct drm_device *dev;
  424. /* the card type, takes NV_* as values */
  425. enum nouveau_card_type card_type;
  426. /* exact chipset, derived from NV_PMC_BOOT_0 */
  427. int chipset;
  428. int flags;
  429. void __iomem *mmio;
  430. void __iomem *ramin;
  431. u32 ramin_size;
  432. u32 ramin_base;
  433. bool ramin_available;
  434. spinlock_t ramin_lock;
  435. struct nouveau_bo *vga_ram;
  436. struct workqueue_struct *wq;
  437. struct work_struct irq_work;
  438. struct work_struct hpd_work;
  439. struct list_head vbl_waiting;
  440. struct {
  441. struct drm_global_reference mem_global_ref;
  442. struct ttm_bo_global_ref bo_global_ref;
  443. struct ttm_bo_device bdev;
  444. atomic_t validate_sequence;
  445. } ttm;
  446. int fifo_alloc_count;
  447. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  448. struct nouveau_engine engine;
  449. struct nouveau_channel *channel;
  450. /* For PFIFO and PGRAPH. */
  451. spinlock_t context_switch_lock;
  452. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  453. struct nouveau_ramht *ramht;
  454. uint32_t ramin_rsvd_vram;
  455. uint32_t ramht_offset;
  456. uint32_t ramht_size;
  457. uint32_t ramht_bits;
  458. uint32_t ramfc_offset;
  459. uint32_t ramfc_size;
  460. uint32_t ramro_offset;
  461. uint32_t ramro_size;
  462. struct {
  463. enum {
  464. NOUVEAU_GART_NONE = 0,
  465. NOUVEAU_GART_AGP,
  466. NOUVEAU_GART_SGDMA
  467. } type;
  468. uint64_t aper_base;
  469. uint64_t aper_size;
  470. uint64_t aper_free;
  471. struct nouveau_gpuobj *sg_ctxdma;
  472. struct page *sg_dummy_page;
  473. dma_addr_t sg_dummy_bus;
  474. } gart_info;
  475. /* nv10-nv40 tiling regions */
  476. struct {
  477. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  478. spinlock_t lock;
  479. } tile;
  480. /* VRAM/fb configuration */
  481. uint64_t vram_size;
  482. uint64_t vram_sys_base;
  483. u32 vram_rblock_size;
  484. uint64_t fb_phys;
  485. uint64_t fb_available_size;
  486. uint64_t fb_mappable_pages;
  487. uint64_t fb_aper_free;
  488. int fb_mtrr;
  489. /* G8x/G9x virtual address space */
  490. uint64_t vm_gart_base;
  491. uint64_t vm_gart_size;
  492. uint64_t vm_vram_base;
  493. uint64_t vm_vram_size;
  494. uint64_t vm_end;
  495. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  496. int vm_vram_pt_nr;
  497. struct drm_mm ramin_heap;
  498. struct list_head gpuobj_list;
  499. struct nvbios vbios;
  500. struct nv04_mode_state mode_reg;
  501. struct nv04_mode_state saved_reg;
  502. uint32_t saved_vga_font[4][16384];
  503. uint32_t crtc_owner;
  504. uint32_t dac_users[4];
  505. struct nouveau_suspend_resume {
  506. uint32_t *ramin_copy;
  507. } susres;
  508. struct backlight_device *backlight;
  509. struct nouveau_channel *evo;
  510. struct {
  511. struct dcb_entry *dcb;
  512. u16 script;
  513. u32 pclk;
  514. } evo_irq;
  515. struct {
  516. struct dentry *channel_root;
  517. } debugfs;
  518. struct nouveau_fbdev *nfbdev;
  519. struct apertures_struct *apertures;
  520. };
  521. static inline struct drm_nouveau_private *
  522. nouveau_bdev(struct ttm_bo_device *bd)
  523. {
  524. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  525. }
  526. static inline int
  527. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  528. {
  529. struct nouveau_bo *prev;
  530. if (!pnvbo)
  531. return -EINVAL;
  532. prev = *pnvbo;
  533. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  534. if (prev) {
  535. struct ttm_buffer_object *bo = &prev->bo;
  536. ttm_bo_unref(&bo);
  537. }
  538. return 0;
  539. }
  540. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  541. struct drm_nouveau_private *nv = dev->dev_private; \
  542. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  543. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  544. DRM_CURRENTPID, (id)); \
  545. return -EPERM; \
  546. } \
  547. (ch) = nv->fifos[(id)]; \
  548. } while (0)
  549. /* nouveau_drv.c */
  550. extern int nouveau_noagp;
  551. extern int nouveau_duallink;
  552. extern int nouveau_uscript_lvds;
  553. extern int nouveau_uscript_tmds;
  554. extern int nouveau_vram_pushbuf;
  555. extern int nouveau_vram_notify;
  556. extern int nouveau_fbpercrtc;
  557. extern int nouveau_tv_disable;
  558. extern char *nouveau_tv_norm;
  559. extern int nouveau_reg_debug;
  560. extern char *nouveau_vbios;
  561. extern int nouveau_ignorelid;
  562. extern int nouveau_nofbaccel;
  563. extern int nouveau_noaccel;
  564. extern int nouveau_override_conntype;
  565. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  566. extern int nouveau_pci_resume(struct pci_dev *pdev);
  567. /* nouveau_state.c */
  568. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  569. extern int nouveau_load(struct drm_device *, unsigned long flags);
  570. extern int nouveau_firstopen(struct drm_device *);
  571. extern void nouveau_lastclose(struct drm_device *);
  572. extern int nouveau_unload(struct drm_device *);
  573. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  574. struct drm_file *);
  575. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  576. struct drm_file *);
  577. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  578. uint32_t reg, uint32_t mask, uint32_t val);
  579. extern bool nouveau_wait_for_idle(struct drm_device *);
  580. extern int nouveau_card_init(struct drm_device *);
  581. /* nouveau_mem.c */
  582. extern int nouveau_mem_vram_init(struct drm_device *);
  583. extern void nouveau_mem_vram_fini(struct drm_device *);
  584. extern int nouveau_mem_gart_init(struct drm_device *);
  585. extern void nouveau_mem_gart_fini(struct drm_device *);
  586. extern int nouveau_mem_init_agp(struct drm_device *);
  587. extern int nouveau_mem_reset_agp(struct drm_device *);
  588. extern void nouveau_mem_close(struct drm_device *);
  589. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  590. uint32_t addr,
  591. uint32_t size,
  592. uint32_t pitch);
  593. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  594. struct nouveau_tile_reg *tile,
  595. struct nouveau_fence *fence);
  596. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  597. uint32_t size, uint32_t flags,
  598. uint64_t phys);
  599. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  600. uint32_t size);
  601. /* nouveau_notifier.c */
  602. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  603. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  604. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  605. int cout, uint32_t *offset);
  606. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  607. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  608. struct drm_file *);
  609. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  610. struct drm_file *);
  611. /* nouveau_channel.c */
  612. extern struct drm_ioctl_desc nouveau_ioctls[];
  613. extern int nouveau_max_ioctl;
  614. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  615. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  616. int channel);
  617. extern int nouveau_channel_alloc(struct drm_device *dev,
  618. struct nouveau_channel **chan,
  619. struct drm_file *file_priv,
  620. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  621. extern void nouveau_channel_free(struct nouveau_channel *);
  622. /* nouveau_object.c */
  623. extern int nouveau_gpuobj_early_init(struct drm_device *);
  624. extern int nouveau_gpuobj_init(struct drm_device *);
  625. extern void nouveau_gpuobj_takedown(struct drm_device *);
  626. extern void nouveau_gpuobj_late_takedown(struct drm_device *);
  627. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  628. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  629. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  630. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  631. uint32_t vram_h, uint32_t tt_h);
  632. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  633. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  634. uint32_t size, int align, uint32_t flags,
  635. struct nouveau_gpuobj **);
  636. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  637. struct nouveau_gpuobj **);
  638. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  639. u32 size, u32 flags,
  640. struct nouveau_gpuobj **);
  641. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  642. uint64_t offset, uint64_t size, int access,
  643. int target, struct nouveau_gpuobj **);
  644. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  645. uint64_t offset, uint64_t size,
  646. int access, struct nouveau_gpuobj **,
  647. uint32_t *o_ret);
  648. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  649. struct nouveau_gpuobj **);
  650. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  651. struct nouveau_gpuobj **);
  652. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  653. struct drm_file *);
  654. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  655. struct drm_file *);
  656. /* nouveau_irq.c */
  657. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  658. extern void nouveau_irq_preinstall(struct drm_device *);
  659. extern int nouveau_irq_postinstall(struct drm_device *);
  660. extern void nouveau_irq_uninstall(struct drm_device *);
  661. /* nouveau_sgdma.c */
  662. extern int nouveau_sgdma_init(struct drm_device *);
  663. extern void nouveau_sgdma_takedown(struct drm_device *);
  664. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  665. uint32_t *page);
  666. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  667. /* nouveau_debugfs.c */
  668. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  669. extern int nouveau_debugfs_init(struct drm_minor *);
  670. extern void nouveau_debugfs_takedown(struct drm_minor *);
  671. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  672. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  673. #else
  674. static inline int
  675. nouveau_debugfs_init(struct drm_minor *minor)
  676. {
  677. return 0;
  678. }
  679. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  680. {
  681. }
  682. static inline int
  683. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  684. {
  685. return 0;
  686. }
  687. static inline void
  688. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  689. {
  690. }
  691. #endif
  692. /* nouveau_dma.c */
  693. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  694. extern int nouveau_dma_init(struct nouveau_channel *);
  695. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  696. /* nouveau_acpi.c */
  697. #define ROM_BIOS_PAGE 4096
  698. #if defined(CONFIG_ACPI)
  699. void nouveau_register_dsm_handler(void);
  700. void nouveau_unregister_dsm_handler(void);
  701. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  702. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  703. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  704. #else
  705. static inline void nouveau_register_dsm_handler(void) {}
  706. static inline void nouveau_unregister_dsm_handler(void) {}
  707. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  708. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  709. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  710. #endif
  711. /* nouveau_backlight.c */
  712. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  713. extern int nouveau_backlight_init(struct drm_device *);
  714. extern void nouveau_backlight_exit(struct drm_device *);
  715. #else
  716. static inline int nouveau_backlight_init(struct drm_device *dev)
  717. {
  718. return 0;
  719. }
  720. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  721. #endif
  722. /* nouveau_bios.c */
  723. extern int nouveau_bios_init(struct drm_device *);
  724. extern void nouveau_bios_takedown(struct drm_device *dev);
  725. extern int nouveau_run_vbios_init(struct drm_device *);
  726. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  727. struct dcb_entry *);
  728. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  729. enum dcb_gpio_tag);
  730. extern struct dcb_connector_table_entry *
  731. nouveau_bios_connector_entry(struct drm_device *, int index);
  732. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  733. struct pll_lims *);
  734. extern int nouveau_bios_run_display_table(struct drm_device *,
  735. struct dcb_entry *,
  736. uint32_t script, int pxclk);
  737. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  738. int *length);
  739. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  740. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  741. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  742. bool *dl, bool *if_is_24bit);
  743. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  744. int head, int pxclk);
  745. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  746. enum LVDS_script, int pxclk);
  747. /* nouveau_ttm.c */
  748. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  749. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  750. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  751. /* nouveau_dp.c */
  752. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  753. uint8_t *data, int data_nr);
  754. bool nouveau_dp_detect(struct drm_encoder *);
  755. bool nouveau_dp_link_train(struct drm_encoder *);
  756. /* nv04_fb.c */
  757. extern int nv04_fb_init(struct drm_device *);
  758. extern void nv04_fb_takedown(struct drm_device *);
  759. /* nv10_fb.c */
  760. extern int nv10_fb_init(struct drm_device *);
  761. extern void nv10_fb_takedown(struct drm_device *);
  762. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  763. uint32_t, uint32_t);
  764. /* nv30_fb.c */
  765. extern int nv30_fb_init(struct drm_device *);
  766. extern void nv30_fb_takedown(struct drm_device *);
  767. /* nv40_fb.c */
  768. extern int nv40_fb_init(struct drm_device *);
  769. extern void nv40_fb_takedown(struct drm_device *);
  770. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  771. uint32_t, uint32_t);
  772. /* nv50_fb.c */
  773. extern int nv50_fb_init(struct drm_device *);
  774. extern void nv50_fb_takedown(struct drm_device *);
  775. /* nvc0_fb.c */
  776. extern int nvc0_fb_init(struct drm_device *);
  777. extern void nvc0_fb_takedown(struct drm_device *);
  778. /* nv04_fifo.c */
  779. extern int nv04_fifo_init(struct drm_device *);
  780. extern void nv04_fifo_disable(struct drm_device *);
  781. extern void nv04_fifo_enable(struct drm_device *);
  782. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  783. extern bool nv04_fifo_cache_flush(struct drm_device *);
  784. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  785. extern int nv04_fifo_channel_id(struct drm_device *);
  786. extern int nv04_fifo_create_context(struct nouveau_channel *);
  787. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  788. extern int nv04_fifo_load_context(struct nouveau_channel *);
  789. extern int nv04_fifo_unload_context(struct drm_device *);
  790. /* nv10_fifo.c */
  791. extern int nv10_fifo_init(struct drm_device *);
  792. extern int nv10_fifo_channel_id(struct drm_device *);
  793. extern int nv10_fifo_create_context(struct nouveau_channel *);
  794. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  795. extern int nv10_fifo_load_context(struct nouveau_channel *);
  796. extern int nv10_fifo_unload_context(struct drm_device *);
  797. /* nv40_fifo.c */
  798. extern int nv40_fifo_init(struct drm_device *);
  799. extern int nv40_fifo_create_context(struct nouveau_channel *);
  800. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  801. extern int nv40_fifo_load_context(struct nouveau_channel *);
  802. extern int nv40_fifo_unload_context(struct drm_device *);
  803. /* nv50_fifo.c */
  804. extern int nv50_fifo_init(struct drm_device *);
  805. extern void nv50_fifo_takedown(struct drm_device *);
  806. extern int nv50_fifo_channel_id(struct drm_device *);
  807. extern int nv50_fifo_create_context(struct nouveau_channel *);
  808. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  809. extern int nv50_fifo_load_context(struct nouveau_channel *);
  810. extern int nv50_fifo_unload_context(struct drm_device *);
  811. /* nvc0_fifo.c */
  812. extern int nvc0_fifo_init(struct drm_device *);
  813. extern void nvc0_fifo_takedown(struct drm_device *);
  814. extern void nvc0_fifo_disable(struct drm_device *);
  815. extern void nvc0_fifo_enable(struct drm_device *);
  816. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  817. extern bool nvc0_fifo_cache_flush(struct drm_device *);
  818. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  819. extern int nvc0_fifo_channel_id(struct drm_device *);
  820. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  821. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  822. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  823. extern int nvc0_fifo_unload_context(struct drm_device *);
  824. /* nv04_graph.c */
  825. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  826. extern int nv04_graph_init(struct drm_device *);
  827. extern void nv04_graph_takedown(struct drm_device *);
  828. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  829. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  830. extern int nv04_graph_create_context(struct nouveau_channel *);
  831. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  832. extern int nv04_graph_load_context(struct nouveau_channel *);
  833. extern int nv04_graph_unload_context(struct drm_device *);
  834. extern void nv04_graph_context_switch(struct drm_device *);
  835. /* nv10_graph.c */
  836. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  837. extern int nv10_graph_init(struct drm_device *);
  838. extern void nv10_graph_takedown(struct drm_device *);
  839. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  840. extern int nv10_graph_create_context(struct nouveau_channel *);
  841. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  842. extern int nv10_graph_load_context(struct nouveau_channel *);
  843. extern int nv10_graph_unload_context(struct drm_device *);
  844. extern void nv10_graph_context_switch(struct drm_device *);
  845. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  846. uint32_t, uint32_t);
  847. /* nv20_graph.c */
  848. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  849. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  850. extern int nv20_graph_create_context(struct nouveau_channel *);
  851. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  852. extern int nv20_graph_load_context(struct nouveau_channel *);
  853. extern int nv20_graph_unload_context(struct drm_device *);
  854. extern int nv20_graph_init(struct drm_device *);
  855. extern void nv20_graph_takedown(struct drm_device *);
  856. extern int nv30_graph_init(struct drm_device *);
  857. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  858. uint32_t, uint32_t);
  859. /* nv40_graph.c */
  860. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  861. extern int nv40_graph_init(struct drm_device *);
  862. extern void nv40_graph_takedown(struct drm_device *);
  863. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  864. extern int nv40_graph_create_context(struct nouveau_channel *);
  865. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  866. extern int nv40_graph_load_context(struct nouveau_channel *);
  867. extern int nv40_graph_unload_context(struct drm_device *);
  868. extern void nv40_grctx_init(struct nouveau_grctx *);
  869. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  870. uint32_t, uint32_t);
  871. /* nv50_graph.c */
  872. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  873. extern int nv50_graph_init(struct drm_device *);
  874. extern void nv50_graph_takedown(struct drm_device *);
  875. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  876. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  877. extern int nv50_graph_create_context(struct nouveau_channel *);
  878. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  879. extern int nv50_graph_load_context(struct nouveau_channel *);
  880. extern int nv50_graph_unload_context(struct drm_device *);
  881. extern void nv50_graph_context_switch(struct drm_device *);
  882. extern int nv50_grctx_init(struct nouveau_grctx *);
  883. /* nvc0_graph.c */
  884. extern int nvc0_graph_init(struct drm_device *);
  885. extern void nvc0_graph_takedown(struct drm_device *);
  886. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  887. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  888. extern int nvc0_graph_create_context(struct nouveau_channel *);
  889. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  890. extern int nvc0_graph_load_context(struct nouveau_channel *);
  891. extern int nvc0_graph_unload_context(struct drm_device *);
  892. /* nv04_instmem.c */
  893. extern int nv04_instmem_init(struct drm_device *);
  894. extern void nv04_instmem_takedown(struct drm_device *);
  895. extern int nv04_instmem_suspend(struct drm_device *);
  896. extern void nv04_instmem_resume(struct drm_device *);
  897. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  898. uint32_t *size);
  899. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  900. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  901. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  902. extern void nv04_instmem_flush(struct drm_device *);
  903. /* nv50_instmem.c */
  904. extern int nv50_instmem_init(struct drm_device *);
  905. extern void nv50_instmem_takedown(struct drm_device *);
  906. extern int nv50_instmem_suspend(struct drm_device *);
  907. extern void nv50_instmem_resume(struct drm_device *);
  908. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  909. uint32_t *size);
  910. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  911. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  912. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  913. extern void nv50_instmem_flush(struct drm_device *);
  914. extern void nv84_instmem_flush(struct drm_device *);
  915. extern void nv50_vm_flush(struct drm_device *, int engine);
  916. /* nvc0_instmem.c */
  917. extern int nvc0_instmem_init(struct drm_device *);
  918. extern void nvc0_instmem_takedown(struct drm_device *);
  919. extern int nvc0_instmem_suspend(struct drm_device *);
  920. extern void nvc0_instmem_resume(struct drm_device *);
  921. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  922. uint32_t *size);
  923. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  924. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  925. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  926. extern void nvc0_instmem_flush(struct drm_device *);
  927. /* nv04_mc.c */
  928. extern int nv04_mc_init(struct drm_device *);
  929. extern void nv04_mc_takedown(struct drm_device *);
  930. /* nv40_mc.c */
  931. extern int nv40_mc_init(struct drm_device *);
  932. extern void nv40_mc_takedown(struct drm_device *);
  933. /* nv50_mc.c */
  934. extern int nv50_mc_init(struct drm_device *);
  935. extern void nv50_mc_takedown(struct drm_device *);
  936. /* nv04_timer.c */
  937. extern int nv04_timer_init(struct drm_device *);
  938. extern uint64_t nv04_timer_read(struct drm_device *);
  939. extern void nv04_timer_takedown(struct drm_device *);
  940. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  941. unsigned long arg);
  942. /* nv04_dac.c */
  943. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  944. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  945. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  946. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  947. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  948. /* nv04_dfp.c */
  949. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  950. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  951. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  952. int head, bool dl);
  953. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  954. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  955. /* nv04_tv.c */
  956. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  957. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  958. /* nv17_tv.c */
  959. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  960. /* nv04_display.c */
  961. extern int nv04_display_early_init(struct drm_device *);
  962. extern void nv04_display_late_takedown(struct drm_device *);
  963. extern int nv04_display_create(struct drm_device *);
  964. extern int nv04_display_init(struct drm_device *);
  965. extern void nv04_display_destroy(struct drm_device *);
  966. /* nv04_crtc.c */
  967. extern int nv04_crtc_create(struct drm_device *, int index);
  968. /* nouveau_bo.c */
  969. extern struct ttm_bo_driver nouveau_bo_driver;
  970. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  971. int size, int align, uint32_t flags,
  972. uint32_t tile_mode, uint32_t tile_flags,
  973. bool no_vm, bool mappable, struct nouveau_bo **);
  974. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  975. extern int nouveau_bo_unpin(struct nouveau_bo *);
  976. extern int nouveau_bo_map(struct nouveau_bo *);
  977. extern void nouveau_bo_unmap(struct nouveau_bo *);
  978. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  979. uint32_t busy);
  980. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  981. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  982. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  983. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  984. extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
  985. /* nouveau_fence.c */
  986. struct nouveau_fence;
  987. extern int nouveau_fence_init(struct nouveau_channel *);
  988. extern void nouveau_fence_fini(struct nouveau_channel *);
  989. extern void nouveau_fence_update(struct nouveau_channel *);
  990. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  991. bool emit);
  992. extern int nouveau_fence_emit(struct nouveau_fence *);
  993. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  994. extern bool nouveau_fence_signalled(void *obj, void *arg);
  995. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  996. extern int nouveau_fence_flush(void *obj, void *arg);
  997. extern void nouveau_fence_unref(void **obj);
  998. extern void *nouveau_fence_ref(void *obj);
  999. /* nouveau_gem.c */
  1000. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1001. int size, int align, uint32_t flags,
  1002. uint32_t tile_mode, uint32_t tile_flags,
  1003. bool no_vm, bool mappable, struct nouveau_bo **);
  1004. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1005. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1006. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1007. struct drm_file *);
  1008. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1009. struct drm_file *);
  1010. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1011. struct drm_file *);
  1012. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1013. struct drm_file *);
  1014. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1015. struct drm_file *);
  1016. /* nv10_gpio.c */
  1017. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1018. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1019. /* nv50_gpio.c */
  1020. int nv50_gpio_init(struct drm_device *dev);
  1021. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1022. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1023. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1024. /* nv50_calc. */
  1025. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1026. int *N1, int *M1, int *N2, int *M2, int *P);
  1027. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1028. int clk, int *N, int *fN, int *M, int *P);
  1029. #ifndef ioread32_native
  1030. #ifdef __BIG_ENDIAN
  1031. #define ioread16_native ioread16be
  1032. #define iowrite16_native iowrite16be
  1033. #define ioread32_native ioread32be
  1034. #define iowrite32_native iowrite32be
  1035. #else /* def __BIG_ENDIAN */
  1036. #define ioread16_native ioread16
  1037. #define iowrite16_native iowrite16
  1038. #define ioread32_native ioread32
  1039. #define iowrite32_native iowrite32
  1040. #endif /* def __BIG_ENDIAN else */
  1041. #endif /* !ioread32_native */
  1042. /* channel control reg access */
  1043. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1044. {
  1045. return ioread32_native(chan->user + reg);
  1046. }
  1047. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1048. unsigned reg, u32 val)
  1049. {
  1050. iowrite32_native(val, chan->user + reg);
  1051. }
  1052. /* register access */
  1053. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1054. {
  1055. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1056. return ioread32_native(dev_priv->mmio + reg);
  1057. }
  1058. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1059. {
  1060. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1061. iowrite32_native(val, dev_priv->mmio + reg);
  1062. }
  1063. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1064. {
  1065. u32 tmp = nv_rd32(dev, reg);
  1066. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1067. return tmp;
  1068. }
  1069. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1070. {
  1071. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1072. return ioread8(dev_priv->mmio + reg);
  1073. }
  1074. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1075. {
  1076. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1077. iowrite8(val, dev_priv->mmio + reg);
  1078. }
  1079. #define nv_wait(reg, mask, val) \
  1080. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1081. /* PRAMIN access */
  1082. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1083. {
  1084. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1085. return ioread32_native(dev_priv->ramin + offset);
  1086. }
  1087. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1088. {
  1089. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1090. iowrite32_native(val, dev_priv->ramin + offset);
  1091. }
  1092. /* object access */
  1093. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1094. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1095. /*
  1096. * Logging
  1097. * Argument d is (struct drm_device *).
  1098. */
  1099. #define NV_PRINTK(level, d, fmt, arg...) \
  1100. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1101. pci_name(d->pdev), ##arg)
  1102. #ifndef NV_DEBUG_NOTRACE
  1103. #define NV_DEBUG(d, fmt, arg...) do { \
  1104. if (drm_debug & DRM_UT_DRIVER) { \
  1105. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1106. __LINE__, ##arg); \
  1107. } \
  1108. } while (0)
  1109. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1110. if (drm_debug & DRM_UT_KMS) { \
  1111. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1112. __LINE__, ##arg); \
  1113. } \
  1114. } while (0)
  1115. #else
  1116. #define NV_DEBUG(d, fmt, arg...) do { \
  1117. if (drm_debug & DRM_UT_DRIVER) \
  1118. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1119. } while (0)
  1120. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1121. if (drm_debug & DRM_UT_KMS) \
  1122. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1123. } while (0)
  1124. #endif
  1125. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1126. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1127. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1128. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1129. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1130. /* nouveau_reg_debug bitmask */
  1131. enum {
  1132. NOUVEAU_REG_DEBUG_MC = 0x1,
  1133. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1134. NOUVEAU_REG_DEBUG_FB = 0x4,
  1135. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1136. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1137. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1138. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1139. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1140. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1141. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1142. };
  1143. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1144. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1145. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1146. } while (0)
  1147. static inline bool
  1148. nv_two_heads(struct drm_device *dev)
  1149. {
  1150. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1151. const int impl = dev->pci_device & 0x0ff0;
  1152. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1153. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1154. return true;
  1155. return false;
  1156. }
  1157. static inline bool
  1158. nv_gf4_disp_arch(struct drm_device *dev)
  1159. {
  1160. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1161. }
  1162. static inline bool
  1163. nv_two_reg_pll(struct drm_device *dev)
  1164. {
  1165. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1166. const int impl = dev->pci_device & 0x0ff0;
  1167. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1168. return true;
  1169. return false;
  1170. }
  1171. static inline bool
  1172. nv_match_device(struct drm_device *dev, unsigned device,
  1173. unsigned sub_vendor, unsigned sub_device)
  1174. {
  1175. return dev->pdev->device == device &&
  1176. dev->pdev->subsystem_vendor == sub_vendor &&
  1177. dev->pdev->subsystem_device == sub_device;
  1178. }
  1179. #define NV_SW 0x0000506e
  1180. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1181. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1182. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1183. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1184. #define NV_SW_DMA_VBLSEM 0x0000018c
  1185. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1186. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1187. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1188. #endif /* __NOUVEAU_DRV_H__ */