omap4.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/pinctrl/omap.h>
  11. #include "skeleton.dtsi"
  12. / {
  13. compatible = "ti,omap4430", "ti,omap4";
  14. interrupt-parent = <&gic>;
  15. aliases {
  16. i2c0 = &i2c1;
  17. i2c1 = &i2c2;
  18. i2c2 = &i2c3;
  19. i2c3 = &i2c4;
  20. serial0 = &uart1;
  21. serial1 = &uart2;
  22. serial2 = &uart3;
  23. serial3 = &uart4;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu@0 {
  29. compatible = "arm,cortex-a9";
  30. device_type = "cpu";
  31. next-level-cache = <&L2>;
  32. reg = <0x0>;
  33. };
  34. cpu@1 {
  35. compatible = "arm,cortex-a9";
  36. device_type = "cpu";
  37. next-level-cache = <&L2>;
  38. reg = <0x1>;
  39. };
  40. };
  41. gic: interrupt-controller@48241000 {
  42. compatible = "arm,cortex-a9-gic";
  43. interrupt-controller;
  44. #interrupt-cells = <3>;
  45. reg = <0x48241000 0x1000>,
  46. <0x48240100 0x0100>;
  47. };
  48. L2: l2-cache-controller@48242000 {
  49. compatible = "arm,pl310-cache";
  50. reg = <0x48242000 0x1000>;
  51. cache-unified;
  52. cache-level = <2>;
  53. };
  54. local-timer@48240600 {
  55. compatible = "arm,cortex-a9-twd-timer";
  56. reg = <0x48240600 0x20>;
  57. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
  58. };
  59. /*
  60. * The soc node represents the soc top level view. It is uses for IPs
  61. * that are not memory mapped in the MPU view or for the MPU itself.
  62. */
  63. soc {
  64. compatible = "ti,omap-infra";
  65. mpu {
  66. compatible = "ti,omap4-mpu";
  67. ti,hwmods = "mpu";
  68. };
  69. dsp {
  70. compatible = "ti,omap3-c64";
  71. ti,hwmods = "dsp";
  72. };
  73. iva {
  74. compatible = "ti,ivahd";
  75. ti,hwmods = "iva";
  76. };
  77. };
  78. /*
  79. * XXX: Use a flat representation of the OMAP4 interconnect.
  80. * The real OMAP interconnect network is quite complex.
  81. * Since that will not bring real advantage to represent that in DT for
  82. * the moment, just use a fake OCP bus entry to represent the whole bus
  83. * hierarchy.
  84. */
  85. ocp {
  86. compatible = "ti,omap4-l3-noc", "simple-bus";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. ranges;
  90. ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
  91. reg = <0x44000000 0x1000>,
  92. <0x44800000 0x2000>,
  93. <0x45000000 0x1000>;
  94. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  95. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  96. counter32k: counter@4a304000 {
  97. compatible = "ti,omap-counter32k";
  98. reg = <0x4a304000 0x20>;
  99. ti,hwmods = "counter_32k";
  100. };
  101. omap4_pmx_core: pinmux@4a100040 {
  102. compatible = "ti,omap4-padconf", "pinctrl-single";
  103. reg = <0x4a100040 0x0196>;
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. pinctrl-single,register-width = <16>;
  107. pinctrl-single,function-mask = <0x7fff>;
  108. };
  109. omap4_pmx_wkup: pinmux@4a31e040 {
  110. compatible = "ti,omap4-padconf", "pinctrl-single";
  111. reg = <0x4a31e040 0x0038>;
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. pinctrl-single,register-width = <16>;
  115. pinctrl-single,function-mask = <0x7fff>;
  116. };
  117. sdma: dma-controller@4a056000 {
  118. compatible = "ti,omap4430-sdma";
  119. reg = <0x4a056000 0x1000>;
  120. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  121. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  122. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  123. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  124. #dma-cells = <1>;
  125. #dma-channels = <32>;
  126. #dma-requests = <127>;
  127. };
  128. gpio1: gpio@4a310000 {
  129. compatible = "ti,omap4-gpio";
  130. reg = <0x4a310000 0x200>;
  131. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  132. ti,hwmods = "gpio1";
  133. ti,gpio-always-on;
  134. gpio-controller;
  135. #gpio-cells = <2>;
  136. interrupt-controller;
  137. #interrupt-cells = <2>;
  138. };
  139. gpio2: gpio@48055000 {
  140. compatible = "ti,omap4-gpio";
  141. reg = <0x48055000 0x200>;
  142. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  143. ti,hwmods = "gpio2";
  144. gpio-controller;
  145. #gpio-cells = <2>;
  146. interrupt-controller;
  147. #interrupt-cells = <2>;
  148. };
  149. gpio3: gpio@48057000 {
  150. compatible = "ti,omap4-gpio";
  151. reg = <0x48057000 0x200>;
  152. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  153. ti,hwmods = "gpio3";
  154. gpio-controller;
  155. #gpio-cells = <2>;
  156. interrupt-controller;
  157. #interrupt-cells = <2>;
  158. };
  159. gpio4: gpio@48059000 {
  160. compatible = "ti,omap4-gpio";
  161. reg = <0x48059000 0x200>;
  162. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  163. ti,hwmods = "gpio4";
  164. gpio-controller;
  165. #gpio-cells = <2>;
  166. interrupt-controller;
  167. #interrupt-cells = <2>;
  168. };
  169. gpio5: gpio@4805b000 {
  170. compatible = "ti,omap4-gpio";
  171. reg = <0x4805b000 0x200>;
  172. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  173. ti,hwmods = "gpio5";
  174. gpio-controller;
  175. #gpio-cells = <2>;
  176. interrupt-controller;
  177. #interrupt-cells = <2>;
  178. };
  179. gpio6: gpio@4805d000 {
  180. compatible = "ti,omap4-gpio";
  181. reg = <0x4805d000 0x200>;
  182. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  183. ti,hwmods = "gpio6";
  184. gpio-controller;
  185. #gpio-cells = <2>;
  186. interrupt-controller;
  187. #interrupt-cells = <2>;
  188. };
  189. gpmc: gpmc@50000000 {
  190. compatible = "ti,omap4430-gpmc";
  191. reg = <0x50000000 0x1000>;
  192. #address-cells = <2>;
  193. #size-cells = <1>;
  194. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  195. gpmc,num-cs = <8>;
  196. gpmc,num-waitpins = <4>;
  197. ti,hwmods = "gpmc";
  198. ti,no-idle-on-init;
  199. };
  200. uart1: serial@4806a000 {
  201. compatible = "ti,omap4-uart";
  202. reg = <0x4806a000 0x100>;
  203. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  204. ti,hwmods = "uart1";
  205. clock-frequency = <48000000>;
  206. };
  207. uart2: serial@4806c000 {
  208. compatible = "ti,omap4-uart";
  209. reg = <0x4806c000 0x100>;
  210. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  211. ti,hwmods = "uart2";
  212. clock-frequency = <48000000>;
  213. };
  214. uart3: serial@48020000 {
  215. compatible = "ti,omap4-uart";
  216. reg = <0x48020000 0x100>;
  217. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  218. ti,hwmods = "uart3";
  219. clock-frequency = <48000000>;
  220. };
  221. uart4: serial@4806e000 {
  222. compatible = "ti,omap4-uart";
  223. reg = <0x4806e000 0x100>;
  224. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  225. ti,hwmods = "uart4";
  226. clock-frequency = <48000000>;
  227. };
  228. i2c1: i2c@48070000 {
  229. compatible = "ti,omap4-i2c";
  230. reg = <0x48070000 0x100>;
  231. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  232. #address-cells = <1>;
  233. #size-cells = <0>;
  234. ti,hwmods = "i2c1";
  235. };
  236. i2c2: i2c@48072000 {
  237. compatible = "ti,omap4-i2c";
  238. reg = <0x48072000 0x100>;
  239. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  240. #address-cells = <1>;
  241. #size-cells = <0>;
  242. ti,hwmods = "i2c2";
  243. };
  244. i2c3: i2c@48060000 {
  245. compatible = "ti,omap4-i2c";
  246. reg = <0x48060000 0x100>;
  247. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  248. #address-cells = <1>;
  249. #size-cells = <0>;
  250. ti,hwmods = "i2c3";
  251. };
  252. i2c4: i2c@48350000 {
  253. compatible = "ti,omap4-i2c";
  254. reg = <0x48350000 0x100>;
  255. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. ti,hwmods = "i2c4";
  259. };
  260. mcspi1: spi@48098000 {
  261. compatible = "ti,omap4-mcspi";
  262. reg = <0x48098000 0x200>;
  263. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. ti,hwmods = "mcspi1";
  267. ti,spi-num-cs = <4>;
  268. dmas = <&sdma 35>,
  269. <&sdma 36>,
  270. <&sdma 37>,
  271. <&sdma 38>,
  272. <&sdma 39>,
  273. <&sdma 40>,
  274. <&sdma 41>,
  275. <&sdma 42>;
  276. dma-names = "tx0", "rx0", "tx1", "rx1",
  277. "tx2", "rx2", "tx3", "rx3";
  278. };
  279. mcspi2: spi@4809a000 {
  280. compatible = "ti,omap4-mcspi";
  281. reg = <0x4809a000 0x200>;
  282. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  283. #address-cells = <1>;
  284. #size-cells = <0>;
  285. ti,hwmods = "mcspi2";
  286. ti,spi-num-cs = <2>;
  287. dmas = <&sdma 43>,
  288. <&sdma 44>,
  289. <&sdma 45>,
  290. <&sdma 46>;
  291. dma-names = "tx0", "rx0", "tx1", "rx1";
  292. };
  293. mcspi3: spi@480b8000 {
  294. compatible = "ti,omap4-mcspi";
  295. reg = <0x480b8000 0x200>;
  296. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  297. #address-cells = <1>;
  298. #size-cells = <0>;
  299. ti,hwmods = "mcspi3";
  300. ti,spi-num-cs = <2>;
  301. dmas = <&sdma 15>, <&sdma 16>;
  302. dma-names = "tx0", "rx0";
  303. };
  304. mcspi4: spi@480ba000 {
  305. compatible = "ti,omap4-mcspi";
  306. reg = <0x480ba000 0x200>;
  307. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  308. #address-cells = <1>;
  309. #size-cells = <0>;
  310. ti,hwmods = "mcspi4";
  311. ti,spi-num-cs = <1>;
  312. dmas = <&sdma 70>, <&sdma 71>;
  313. dma-names = "tx0", "rx0";
  314. };
  315. mmc1: mmc@4809c000 {
  316. compatible = "ti,omap4-hsmmc";
  317. reg = <0x4809c000 0x400>;
  318. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  319. ti,hwmods = "mmc1";
  320. ti,dual-volt;
  321. ti,needs-special-reset;
  322. dmas = <&sdma 61>, <&sdma 62>;
  323. dma-names = "tx", "rx";
  324. };
  325. mmc2: mmc@480b4000 {
  326. compatible = "ti,omap4-hsmmc";
  327. reg = <0x480b4000 0x400>;
  328. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  329. ti,hwmods = "mmc2";
  330. ti,needs-special-reset;
  331. dmas = <&sdma 47>, <&sdma 48>;
  332. dma-names = "tx", "rx";
  333. };
  334. mmc3: mmc@480ad000 {
  335. compatible = "ti,omap4-hsmmc";
  336. reg = <0x480ad000 0x400>;
  337. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  338. ti,hwmods = "mmc3";
  339. ti,needs-special-reset;
  340. dmas = <&sdma 77>, <&sdma 78>;
  341. dma-names = "tx", "rx";
  342. };
  343. mmc4: mmc@480d1000 {
  344. compatible = "ti,omap4-hsmmc";
  345. reg = <0x480d1000 0x400>;
  346. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  347. ti,hwmods = "mmc4";
  348. ti,needs-special-reset;
  349. dmas = <&sdma 57>, <&sdma 58>;
  350. dma-names = "tx", "rx";
  351. };
  352. mmc5: mmc@480d5000 {
  353. compatible = "ti,omap4-hsmmc";
  354. reg = <0x480d5000 0x400>;
  355. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  356. ti,hwmods = "mmc5";
  357. ti,needs-special-reset;
  358. dmas = <&sdma 59>, <&sdma 60>;
  359. dma-names = "tx", "rx";
  360. };
  361. wdt2: wdt@4a314000 {
  362. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  363. reg = <0x4a314000 0x80>;
  364. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  365. ti,hwmods = "wd_timer2";
  366. };
  367. mcpdm: mcpdm@40132000 {
  368. compatible = "ti,omap4-mcpdm";
  369. reg = <0x40132000 0x7f>, /* MPU private access */
  370. <0x49032000 0x7f>; /* L3 Interconnect */
  371. reg-names = "mpu", "dma";
  372. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  373. ti,hwmods = "mcpdm";
  374. dmas = <&sdma 65>,
  375. <&sdma 66>;
  376. dma-names = "up_link", "dn_link";
  377. };
  378. dmic: dmic@4012e000 {
  379. compatible = "ti,omap4-dmic";
  380. reg = <0x4012e000 0x7f>, /* MPU private access */
  381. <0x4902e000 0x7f>; /* L3 Interconnect */
  382. reg-names = "mpu", "dma";
  383. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  384. ti,hwmods = "dmic";
  385. dmas = <&sdma 67>;
  386. dma-names = "up_link";
  387. };
  388. mcbsp1: mcbsp@40122000 {
  389. compatible = "ti,omap4-mcbsp";
  390. reg = <0x40122000 0xff>, /* MPU private access */
  391. <0x49022000 0xff>; /* L3 Interconnect */
  392. reg-names = "mpu", "dma";
  393. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  394. interrupt-names = "common";
  395. ti,buffer-size = <128>;
  396. ti,hwmods = "mcbsp1";
  397. dmas = <&sdma 33>,
  398. <&sdma 34>;
  399. dma-names = "tx", "rx";
  400. };
  401. mcbsp2: mcbsp@40124000 {
  402. compatible = "ti,omap4-mcbsp";
  403. reg = <0x40124000 0xff>, /* MPU private access */
  404. <0x49024000 0xff>; /* L3 Interconnect */
  405. reg-names = "mpu", "dma";
  406. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  407. interrupt-names = "common";
  408. ti,buffer-size = <128>;
  409. ti,hwmods = "mcbsp2";
  410. dmas = <&sdma 17>,
  411. <&sdma 18>;
  412. dma-names = "tx", "rx";
  413. };
  414. mcbsp3: mcbsp@40126000 {
  415. compatible = "ti,omap4-mcbsp";
  416. reg = <0x40126000 0xff>, /* MPU private access */
  417. <0x49026000 0xff>; /* L3 Interconnect */
  418. reg-names = "mpu", "dma";
  419. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  420. interrupt-names = "common";
  421. ti,buffer-size = <128>;
  422. ti,hwmods = "mcbsp3";
  423. dmas = <&sdma 19>,
  424. <&sdma 20>;
  425. dma-names = "tx", "rx";
  426. };
  427. mcbsp4: mcbsp@48096000 {
  428. compatible = "ti,omap4-mcbsp";
  429. reg = <0x48096000 0xff>; /* L4 Interconnect */
  430. reg-names = "mpu";
  431. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  432. interrupt-names = "common";
  433. ti,buffer-size = <128>;
  434. ti,hwmods = "mcbsp4";
  435. dmas = <&sdma 31>,
  436. <&sdma 32>;
  437. dma-names = "tx", "rx";
  438. };
  439. keypad: keypad@4a31c000 {
  440. compatible = "ti,omap4-keypad";
  441. reg = <0x4a31c000 0x80>;
  442. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  443. reg-names = "mpu";
  444. ti,hwmods = "kbd";
  445. };
  446. emif1: emif@4c000000 {
  447. compatible = "ti,emif-4d";
  448. reg = <0x4c000000 0x100>;
  449. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  450. ti,hwmods = "emif1";
  451. ti,no-idle-on-init;
  452. phy-type = <1>;
  453. hw-caps-read-idle-ctrl;
  454. hw-caps-ll-interface;
  455. hw-caps-temp-alert;
  456. };
  457. emif2: emif@4d000000 {
  458. compatible = "ti,emif-4d";
  459. reg = <0x4d000000 0x100>;
  460. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  461. ti,hwmods = "emif2";
  462. ti,no-idle-on-init;
  463. phy-type = <1>;
  464. hw-caps-read-idle-ctrl;
  465. hw-caps-ll-interface;
  466. hw-caps-temp-alert;
  467. };
  468. ocp2scp@4a0ad000 {
  469. compatible = "ti,omap-ocp2scp";
  470. reg = <0x4a0ad000 0x1f>;
  471. #address-cells = <1>;
  472. #size-cells = <1>;
  473. ranges;
  474. ti,hwmods = "ocp2scp_usb_phy";
  475. usb2_phy: usb2phy@4a0ad080 {
  476. compatible = "ti,omap-usb2";
  477. reg = <0x4a0ad080 0x58>;
  478. ctrl-module = <&omap_control_usb>;
  479. };
  480. };
  481. timer1: timer@4a318000 {
  482. compatible = "ti,omap3430-timer";
  483. reg = <0x4a318000 0x80>;
  484. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  485. ti,hwmods = "timer1";
  486. ti,timer-alwon;
  487. };
  488. timer2: timer@48032000 {
  489. compatible = "ti,omap3430-timer";
  490. reg = <0x48032000 0x80>;
  491. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  492. ti,hwmods = "timer2";
  493. };
  494. timer3: timer@48034000 {
  495. compatible = "ti,omap4430-timer";
  496. reg = <0x48034000 0x80>;
  497. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  498. ti,hwmods = "timer3";
  499. };
  500. timer4: timer@48036000 {
  501. compatible = "ti,omap4430-timer";
  502. reg = <0x48036000 0x80>;
  503. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  504. ti,hwmods = "timer4";
  505. };
  506. timer5: timer@40138000 {
  507. compatible = "ti,omap4430-timer";
  508. reg = <0x40138000 0x80>,
  509. <0x49038000 0x80>;
  510. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  511. ti,hwmods = "timer5";
  512. ti,timer-dsp;
  513. };
  514. timer6: timer@4013a000 {
  515. compatible = "ti,omap4430-timer";
  516. reg = <0x4013a000 0x80>,
  517. <0x4903a000 0x80>;
  518. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  519. ti,hwmods = "timer6";
  520. ti,timer-dsp;
  521. };
  522. timer7: timer@4013c000 {
  523. compatible = "ti,omap4430-timer";
  524. reg = <0x4013c000 0x80>,
  525. <0x4903c000 0x80>;
  526. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  527. ti,hwmods = "timer7";
  528. ti,timer-dsp;
  529. };
  530. timer8: timer@4013e000 {
  531. compatible = "ti,omap4430-timer";
  532. reg = <0x4013e000 0x80>,
  533. <0x4903e000 0x80>;
  534. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  535. ti,hwmods = "timer8";
  536. ti,timer-pwm;
  537. ti,timer-dsp;
  538. };
  539. timer9: timer@4803e000 {
  540. compatible = "ti,omap4430-timer";
  541. reg = <0x4803e000 0x80>;
  542. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  543. ti,hwmods = "timer9";
  544. ti,timer-pwm;
  545. };
  546. timer10: timer@48086000 {
  547. compatible = "ti,omap3430-timer";
  548. reg = <0x48086000 0x80>;
  549. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  550. ti,hwmods = "timer10";
  551. ti,timer-pwm;
  552. };
  553. timer11: timer@48088000 {
  554. compatible = "ti,omap4430-timer";
  555. reg = <0x48088000 0x80>;
  556. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  557. ti,hwmods = "timer11";
  558. ti,timer-pwm;
  559. };
  560. usbhstll: usbhstll@4a062000 {
  561. compatible = "ti,usbhs-tll";
  562. reg = <0x4a062000 0x1000>;
  563. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  564. ti,hwmods = "usb_tll_hs";
  565. };
  566. usbhshost: usbhshost@4a064000 {
  567. compatible = "ti,usbhs-host";
  568. reg = <0x4a064000 0x800>;
  569. ti,hwmods = "usb_host_hs";
  570. #address-cells = <1>;
  571. #size-cells = <1>;
  572. ranges;
  573. usbhsohci: ohci@4a064800 {
  574. compatible = "ti,ohci-omap3", "usb-ohci";
  575. reg = <0x4a064800 0x400>;
  576. interrupt-parent = <&gic>;
  577. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  578. };
  579. usbhsehci: ehci@4a064c00 {
  580. compatible = "ti,ehci-omap", "usb-ehci";
  581. reg = <0x4a064c00 0x400>;
  582. interrupt-parent = <&gic>;
  583. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  584. };
  585. };
  586. omap_control_usb: omap-control-usb@4a002300 {
  587. compatible = "ti,omap-control-usb";
  588. reg = <0x4a002300 0x4>,
  589. <0x4a00233c 0x4>;
  590. reg-names = "control_dev_conf", "otghs_control";
  591. ti,type = <1>;
  592. };
  593. usb_otg_hs: usb_otg_hs@4a0ab000 {
  594. compatible = "ti,omap4-musb";
  595. reg = <0x4a0ab000 0x7ff>;
  596. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  597. interrupt-names = "mc", "dma";
  598. ti,hwmods = "usb_otg_hs";
  599. usb-phy = <&usb2_phy>;
  600. multipoint = <1>;
  601. num-eps = <16>;
  602. ram-bits = <12>;
  603. ti,has-mailbox;
  604. };
  605. aes: aes@4b501000 {
  606. compatible = "ti,omap4-aes";
  607. ti,hwmods = "aes";
  608. reg = <0x4b501000 0xa0>;
  609. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  610. dmas = <&sdma 111>, <&sdma 110>;
  611. dma-names = "tx", "rx";
  612. };
  613. des: des@480a5000 {
  614. compatible = "ti,omap4-des";
  615. ti,hwmods = "des";
  616. reg = <0x480a5000 0xa0>;
  617. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  618. dmas = <&sdma 117>, <&sdma 116>;
  619. dma-names = "tx", "rx";
  620. };
  621. };
  622. };