8250_pci.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * $Id: 8250_pci.c,v 1.28 2002/11/02 11:14:18 rmk Exp $
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/sched.h>
  20. #include <linux/string.h>
  21. #include <linux/kernel.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/tty.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/8250_pci.h>
  27. #include <linux/bitops.h>
  28. #include <asm/byteorder.h>
  29. #include <asm/io.h>
  30. #include "8250.h"
  31. #undef SERIAL_DEBUG_PCI
  32. /*
  33. * Definitions for PCI support.
  34. */
  35. #define FL_BASE_MASK 0x0007
  36. #define FL_BASE0 0x0000
  37. #define FL_BASE1 0x0001
  38. #define FL_BASE2 0x0002
  39. #define FL_BASE3 0x0003
  40. #define FL_BASE4 0x0004
  41. #define FL_GET_BASE(x) (x & FL_BASE_MASK)
  42. /* Use successive BARs (PCI base address registers),
  43. else use offset into some specified BAR */
  44. #define FL_BASE_BARS 0x0008
  45. /* do not assign an irq */
  46. #define FL_NOIRQ 0x0080
  47. /* Use the Base address register size to cap number of ports */
  48. #define FL_REGION_SZ_CAP 0x0100
  49. struct pci_board {
  50. unsigned int flags;
  51. unsigned int num_ports;
  52. unsigned int base_baud;
  53. unsigned int uart_offset;
  54. unsigned int reg_shift;
  55. unsigned int first_offset;
  56. };
  57. /*
  58. * init function returns:
  59. * > 0 - number of ports
  60. * = 0 - use board->num_ports
  61. * < 0 - error
  62. */
  63. struct pci_serial_quirk {
  64. u32 vendor;
  65. u32 device;
  66. u32 subvendor;
  67. u32 subdevice;
  68. int (*init)(struct pci_dev *dev);
  69. int (*setup)(struct pci_dev *dev, struct pci_board *board,
  70. struct uart_port *port, int idx);
  71. void (*exit)(struct pci_dev *dev);
  72. };
  73. #define PCI_NUM_BAR_RESOURCES 6
  74. struct serial_private {
  75. unsigned int nr;
  76. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  77. struct pci_serial_quirk *quirk;
  78. int line[0];
  79. };
  80. static void moan_device(const char *str, struct pci_dev *dev)
  81. {
  82. printk(KERN_WARNING "%s: %s\n"
  83. KERN_WARNING "Please send the output of lspci -vv, this\n"
  84. KERN_WARNING "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  85. KERN_WARNING "manufacturer and name of serial board or\n"
  86. KERN_WARNING "modem board to rmk+serial@arm.linux.org.uk.\n",
  87. pci_name(dev), str, dev->vendor, dev->device,
  88. dev->subsystem_vendor, dev->subsystem_device);
  89. }
  90. static int
  91. setup_port(struct pci_dev *dev, struct uart_port *port,
  92. int bar, int offset, int regshift)
  93. {
  94. struct serial_private *priv = pci_get_drvdata(dev);
  95. unsigned long base, len;
  96. if (bar >= PCI_NUM_BAR_RESOURCES)
  97. return -EINVAL;
  98. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  99. base = pci_resource_start(dev, bar);
  100. len = pci_resource_len(dev, bar);
  101. if (!priv->remapped_bar[bar])
  102. priv->remapped_bar[bar] = ioremap(base, len);
  103. if (!priv->remapped_bar[bar])
  104. return -ENOMEM;
  105. port->iotype = UPIO_MEM;
  106. port->mapbase = base + offset;
  107. port->membase = priv->remapped_bar[bar] + offset;
  108. port->regshift = regshift;
  109. } else {
  110. base = pci_resource_start(dev, bar) + offset;
  111. port->iotype = UPIO_PORT;
  112. port->iobase = base;
  113. }
  114. return 0;
  115. }
  116. /*
  117. * AFAVLAB uses a different mixture of BARs and offsets
  118. * Not that ugly ;) -- HW
  119. */
  120. static int
  121. afavlab_setup(struct pci_dev *dev, struct pci_board *board,
  122. struct uart_port *port, int idx)
  123. {
  124. unsigned int bar, offset = board->first_offset;
  125. bar = FL_GET_BASE(board->flags);
  126. if (idx < 4)
  127. bar += idx;
  128. else {
  129. bar = 4;
  130. offset += (idx - 4) * board->uart_offset;
  131. }
  132. return setup_port(dev, port, bar, offset, board->reg_shift);
  133. }
  134. /*
  135. * HP's Remote Management Console. The Diva chip came in several
  136. * different versions. N-class, L2000 and A500 have two Diva chips, each
  137. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  138. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  139. * one Diva chip, but it has been expanded to 5 UARTs.
  140. */
  141. static int __devinit pci_hp_diva_init(struct pci_dev *dev)
  142. {
  143. int rc = 0;
  144. switch (dev->subsystem_device) {
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  146. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  147. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  148. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  149. rc = 3;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  152. rc = 2;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  155. rc = 4;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  158. rc = 1;
  159. break;
  160. }
  161. return rc;
  162. }
  163. /*
  164. * HP's Diva chip puts the 4th/5th serial port further out, and
  165. * some serial ports are supposed to be hidden on certain models.
  166. */
  167. static int
  168. pci_hp_diva_setup(struct pci_dev *dev, struct pci_board *board,
  169. struct uart_port *port, int idx)
  170. {
  171. unsigned int offset = board->first_offset;
  172. unsigned int bar = FL_GET_BASE(board->flags);
  173. switch (dev->subsystem_device) {
  174. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  175. if (idx == 3)
  176. idx++;
  177. break;
  178. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  179. if (idx > 0)
  180. idx++;
  181. if (idx > 2)
  182. idx++;
  183. break;
  184. }
  185. if (idx > 2)
  186. offset = 0x18;
  187. offset += idx * board->uart_offset;
  188. return setup_port(dev, port, bar, offset, board->reg_shift);
  189. }
  190. /*
  191. * Added for EKF Intel i960 serial boards
  192. */
  193. static int __devinit pci_inteli960ni_init(struct pci_dev *dev)
  194. {
  195. unsigned long oldval;
  196. if (!(dev->subsystem_device & 0x1000))
  197. return -ENODEV;
  198. /* is firmware started? */
  199. pci_read_config_dword(dev, 0x44, (void*) &oldval);
  200. if (oldval == 0x00001000L) { /* RESET value */
  201. printk(KERN_DEBUG "Local i960 firmware missing");
  202. return -ENODEV;
  203. }
  204. return 0;
  205. }
  206. /*
  207. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  208. * that the card interrupt be explicitly enabled or disabled. This
  209. * seems to be mainly needed on card using the PLX which also use I/O
  210. * mapped memory.
  211. */
  212. static int __devinit pci_plx9050_init(struct pci_dev *dev)
  213. {
  214. u8 irq_config;
  215. void __iomem *p;
  216. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  217. moan_device("no memory in bar 0", dev);
  218. return 0;
  219. }
  220. irq_config = 0x41;
  221. if (dev->vendor == PCI_VENDOR_ID_PANACOM)
  222. irq_config = 0x43;
  223. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  224. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) {
  225. /*
  226. * As the megawolf cards have the int pins active
  227. * high, and have 2 UART chips, both ints must be
  228. * enabled on the 9050. Also, the UARTS are set in
  229. * 16450 mode by default, so we have to enable the
  230. * 16C950 'enhanced' mode so that we can use the
  231. * deep FIFOs
  232. */
  233. irq_config = 0x5b;
  234. }
  235. /*
  236. * enable/disable interrupts
  237. */
  238. p = ioremap(pci_resource_start(dev, 0), 0x80);
  239. if (p == NULL)
  240. return -ENOMEM;
  241. writel(irq_config, p + 0x4c);
  242. /*
  243. * Read the register back to ensure that it took effect.
  244. */
  245. readl(p + 0x4c);
  246. iounmap(p);
  247. return 0;
  248. }
  249. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  250. {
  251. u8 __iomem *p;
  252. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  253. return;
  254. /*
  255. * disable interrupts
  256. */
  257. p = ioremap(pci_resource_start(dev, 0), 0x80);
  258. if (p != NULL) {
  259. writel(0, p + 0x4c);
  260. /*
  261. * Read the register back to ensure that it took effect.
  262. */
  263. readl(p + 0x4c);
  264. iounmap(p);
  265. }
  266. }
  267. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  268. static int
  269. sbs_setup(struct pci_dev *dev, struct pci_board *board,
  270. struct uart_port *port, int idx)
  271. {
  272. unsigned int bar, offset = board->first_offset;
  273. bar = 0;
  274. if (idx < 4) {
  275. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  276. offset += idx * board->uart_offset;
  277. } else if (idx < 8) {
  278. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  279. offset += idx * board->uart_offset + 0xC00;
  280. } else /* we have only 8 ports on PMC-OCTALPRO */
  281. return 1;
  282. return setup_port(dev, port, bar, offset, board->reg_shift);
  283. }
  284. /*
  285. * This does initialization for PMC OCTALPRO cards:
  286. * maps the device memory, resets the UARTs (needed, bc
  287. * if the module is removed and inserted again, the card
  288. * is in the sleep mode) and enables global interrupt.
  289. */
  290. /* global control register offset for SBS PMC-OctalPro */
  291. #define OCT_REG_CR_OFF 0x500
  292. static int __devinit sbs_init(struct pci_dev *dev)
  293. {
  294. u8 __iomem *p;
  295. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  296. if (p == NULL)
  297. return -ENOMEM;
  298. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  299. writeb(0x10,p + OCT_REG_CR_OFF);
  300. udelay(50);
  301. writeb(0x0,p + OCT_REG_CR_OFF);
  302. /* Set bit-2 (INTENABLE) of Control Register */
  303. writeb(0x4, p + OCT_REG_CR_OFF);
  304. iounmap(p);
  305. return 0;
  306. }
  307. /*
  308. * Disables the global interrupt of PMC-OctalPro
  309. */
  310. static void __devexit sbs_exit(struct pci_dev *dev)
  311. {
  312. u8 __iomem *p;
  313. p = ioremap(pci_resource_start(dev, 0),pci_resource_len(dev,0));
  314. if (p != NULL) {
  315. writeb(0, p + OCT_REG_CR_OFF);
  316. }
  317. iounmap(p);
  318. }
  319. /*
  320. * SIIG serial cards have an PCI interface chip which also controls
  321. * the UART clocking frequency. Each UART can be clocked independently
  322. * (except cards equiped with 4 UARTs) and initial clocking settings
  323. * are stored in the EEPROM chip. It can cause problems because this
  324. * version of serial driver doesn't support differently clocked UART's
  325. * on single PCI card. To prevent this, initialization functions set
  326. * high frequency clocking for all UART's on given card. It is safe (I
  327. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  328. * with other OSes (like M$ DOS).
  329. *
  330. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  331. *
  332. * There is two family of SIIG serial cards with different PCI
  333. * interface chip and different configuration methods:
  334. * - 10x cards have control registers in IO and/or memory space;
  335. * - 20x cards have control registers in standard PCI configuration space.
  336. *
  337. * There are also Quartet Serial cards which use Oxford Semiconductor
  338. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  339. *
  340. * Note: some SIIG cards are probed by the parport_serial object.
  341. */
  342. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  343. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  344. static int pci_siig10x_init(struct pci_dev *dev)
  345. {
  346. u16 data;
  347. void __iomem *p;
  348. switch (dev->device & 0xfff8) {
  349. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  350. data = 0xffdf;
  351. break;
  352. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  353. data = 0xf7ff;
  354. break;
  355. default: /* 1S1P, 4S */
  356. data = 0xfffb;
  357. break;
  358. }
  359. p = ioremap(pci_resource_start(dev, 0), 0x80);
  360. if (p == NULL)
  361. return -ENOMEM;
  362. writew(readw(p + 0x28) & data, p + 0x28);
  363. readw(p + 0x28);
  364. iounmap(p);
  365. return 0;
  366. }
  367. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  368. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  369. static int pci_siig20x_init(struct pci_dev *dev)
  370. {
  371. u8 data;
  372. /* Change clock frequency for the first UART. */
  373. pci_read_config_byte(dev, 0x6f, &data);
  374. pci_write_config_byte(dev, 0x6f, data & 0xef);
  375. /* If this card has 2 UART, we have to do the same with second UART. */
  376. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  377. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  378. pci_read_config_byte(dev, 0x73, &data);
  379. pci_write_config_byte(dev, 0x73, data & 0xef);
  380. }
  381. return 0;
  382. }
  383. int pci_siig10x_fn(struct pci_dev *dev, int enable)
  384. {
  385. int ret = 0;
  386. if (enable)
  387. ret = pci_siig10x_init(dev);
  388. return ret;
  389. }
  390. int pci_siig20x_fn(struct pci_dev *dev, int enable)
  391. {
  392. int ret = 0;
  393. if (enable)
  394. ret = pci_siig20x_init(dev);
  395. return ret;
  396. }
  397. EXPORT_SYMBOL(pci_siig10x_fn);
  398. EXPORT_SYMBOL(pci_siig20x_fn);
  399. /*
  400. * Timedia has an explosion of boards, and to avoid the PCI table from
  401. * growing *huge*, we use this function to collapse some 70 entries
  402. * in the PCI table into one, for sanity's and compactness's sake.
  403. */
  404. static unsigned short timedia_single_port[] = {
  405. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  406. };
  407. static unsigned short timedia_dual_port[] = {
  408. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  409. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  410. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  411. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  412. 0xD079, 0
  413. };
  414. static unsigned short timedia_quad_port[] = {
  415. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  416. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  417. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  418. 0xB157, 0
  419. };
  420. static unsigned short timedia_eight_port[] = {
  421. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  422. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  423. };
  424. static struct timedia_struct {
  425. int num;
  426. unsigned short *ids;
  427. } timedia_data[] = {
  428. { 1, timedia_single_port },
  429. { 2, timedia_dual_port },
  430. { 4, timedia_quad_port },
  431. { 8, timedia_eight_port },
  432. { 0, NULL }
  433. };
  434. static int __devinit pci_timedia_init(struct pci_dev *dev)
  435. {
  436. unsigned short *ids;
  437. int i, j;
  438. for (i = 0; timedia_data[i].num; i++) {
  439. ids = timedia_data[i].ids;
  440. for (j = 0; ids[j]; j++)
  441. if (dev->subsystem_device == ids[j])
  442. return timedia_data[i].num;
  443. }
  444. return 0;
  445. }
  446. /*
  447. * Timedia/SUNIX uses a mixture of BARs and offsets
  448. * Ugh, this is ugly as all hell --- TYT
  449. */
  450. static int
  451. pci_timedia_setup(struct pci_dev *dev, struct pci_board *board,
  452. struct uart_port *port, int idx)
  453. {
  454. unsigned int bar = 0, offset = board->first_offset;
  455. switch (idx) {
  456. case 0:
  457. bar = 0;
  458. break;
  459. case 1:
  460. offset = board->uart_offset;
  461. bar = 0;
  462. break;
  463. case 2:
  464. bar = 1;
  465. break;
  466. case 3:
  467. offset = board->uart_offset;
  468. bar = 1;
  469. case 4: /* BAR 2 */
  470. case 5: /* BAR 3 */
  471. case 6: /* BAR 4 */
  472. case 7: /* BAR 5 */
  473. bar = idx - 2;
  474. }
  475. return setup_port(dev, port, bar, offset, board->reg_shift);
  476. }
  477. /*
  478. * Some Titan cards are also a little weird
  479. */
  480. static int
  481. titan_400l_800l_setup(struct pci_dev *dev, struct pci_board *board,
  482. struct uart_port *port, int idx)
  483. {
  484. unsigned int bar, offset = board->first_offset;
  485. switch (idx) {
  486. case 0:
  487. bar = 1;
  488. break;
  489. case 1:
  490. bar = 2;
  491. break;
  492. default:
  493. bar = 4;
  494. offset = (idx - 2) * board->uart_offset;
  495. }
  496. return setup_port(dev, port, bar, offset, board->reg_shift);
  497. }
  498. static int __devinit pci_xircom_init(struct pci_dev *dev)
  499. {
  500. msleep(100);
  501. return 0;
  502. }
  503. static int __devinit pci_netmos_init(struct pci_dev *dev)
  504. {
  505. /* subdevice 0x00PS means <P> parallel, <S> serial */
  506. unsigned int num_serial = dev->subsystem_device & 0xf;
  507. if (num_serial == 0)
  508. return -ENODEV;
  509. return num_serial;
  510. }
  511. static int
  512. pci_default_setup(struct pci_dev *dev, struct pci_board *board,
  513. struct uart_port *port, int idx)
  514. {
  515. unsigned int bar, offset = board->first_offset, maxnr;
  516. bar = FL_GET_BASE(board->flags);
  517. if (board->flags & FL_BASE_BARS)
  518. bar += idx;
  519. else
  520. offset += idx * board->uart_offset;
  521. maxnr = (pci_resource_len(dev, bar) - board->first_offset) /
  522. (8 << board->reg_shift);
  523. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  524. return 1;
  525. return setup_port(dev, port, bar, offset, board->reg_shift);
  526. }
  527. /* This should be in linux/pci_ids.h */
  528. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  529. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  530. #define PCI_DEVICE_ID_OCTPRO 0x0001
  531. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  532. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  533. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  534. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  535. /*
  536. * Master list of serial port init/setup/exit quirks.
  537. * This does not describe the general nature of the port.
  538. * (ie, baud base, number and location of ports, etc)
  539. *
  540. * This list is ordered alphabetically by vendor then device.
  541. * Specific entries must come before more generic entries.
  542. */
  543. static struct pci_serial_quirk pci_serial_quirks[] = {
  544. /*
  545. * AFAVLAB cards.
  546. * It is not clear whether this applies to all products.
  547. */
  548. {
  549. .vendor = PCI_VENDOR_ID_AFAVLAB,
  550. .device = PCI_ANY_ID,
  551. .subvendor = PCI_ANY_ID,
  552. .subdevice = PCI_ANY_ID,
  553. .setup = afavlab_setup,
  554. },
  555. /*
  556. * HP Diva
  557. */
  558. {
  559. .vendor = PCI_VENDOR_ID_HP,
  560. .device = PCI_DEVICE_ID_HP_DIVA,
  561. .subvendor = PCI_ANY_ID,
  562. .subdevice = PCI_ANY_ID,
  563. .init = pci_hp_diva_init,
  564. .setup = pci_hp_diva_setup,
  565. },
  566. /*
  567. * Intel
  568. */
  569. {
  570. .vendor = PCI_VENDOR_ID_INTEL,
  571. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  572. .subvendor = 0xe4bf,
  573. .subdevice = PCI_ANY_ID,
  574. .init = pci_inteli960ni_init,
  575. .setup = pci_default_setup,
  576. },
  577. /*
  578. * Panacom
  579. */
  580. {
  581. .vendor = PCI_VENDOR_ID_PANACOM,
  582. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  583. .subvendor = PCI_ANY_ID,
  584. .subdevice = PCI_ANY_ID,
  585. .init = pci_plx9050_init,
  586. .setup = pci_default_setup,
  587. .exit = __devexit_p(pci_plx9050_exit),
  588. },
  589. {
  590. .vendor = PCI_VENDOR_ID_PANACOM,
  591. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  592. .subvendor = PCI_ANY_ID,
  593. .subdevice = PCI_ANY_ID,
  594. .init = pci_plx9050_init,
  595. .setup = pci_default_setup,
  596. .exit = __devexit_p(pci_plx9050_exit),
  597. },
  598. /*
  599. * PLX
  600. */
  601. {
  602. .vendor = PCI_VENDOR_ID_PLX,
  603. .device = PCI_DEVICE_ID_PLX_9050,
  604. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  605. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  606. .init = pci_plx9050_init,
  607. .setup = pci_default_setup,
  608. .exit = __devexit_p(pci_plx9050_exit),
  609. },
  610. {
  611. .vendor = PCI_VENDOR_ID_PLX,
  612. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  613. .subvendor = PCI_VENDOR_ID_PLX,
  614. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  615. .init = pci_plx9050_init,
  616. .setup = pci_default_setup,
  617. .exit = __devexit_p(pci_plx9050_exit),
  618. },
  619. /*
  620. * SBS Technologies, Inc., PMC-OCTALPRO 232
  621. */
  622. {
  623. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  624. .device = PCI_DEVICE_ID_OCTPRO,
  625. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  626. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  627. .init = sbs_init,
  628. .setup = sbs_setup,
  629. .exit = __devexit_p(sbs_exit),
  630. },
  631. /*
  632. * SBS Technologies, Inc., PMC-OCTALPRO 422
  633. */
  634. {
  635. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  636. .device = PCI_DEVICE_ID_OCTPRO,
  637. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  638. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  639. .init = sbs_init,
  640. .setup = sbs_setup,
  641. .exit = __devexit_p(sbs_exit),
  642. },
  643. /*
  644. * SBS Technologies, Inc., P-Octal 232
  645. */
  646. {
  647. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  648. .device = PCI_DEVICE_ID_OCTPRO,
  649. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  650. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  651. .init = sbs_init,
  652. .setup = sbs_setup,
  653. .exit = __devexit_p(sbs_exit),
  654. },
  655. /*
  656. * SBS Technologies, Inc., P-Octal 422
  657. */
  658. {
  659. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  660. .device = PCI_DEVICE_ID_OCTPRO,
  661. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  662. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  663. .init = sbs_init,
  664. .setup = sbs_setup,
  665. .exit = __devexit_p(sbs_exit),
  666. },
  667. /*
  668. * SIIG cards.
  669. * It is not clear whether these could be collapsed.
  670. */
  671. {
  672. .vendor = PCI_VENDOR_ID_SIIG,
  673. .device = PCI_DEVICE_ID_SIIG_1S_10x_550,
  674. .subvendor = PCI_ANY_ID,
  675. .subdevice = PCI_ANY_ID,
  676. .init = pci_siig10x_init,
  677. .setup = pci_default_setup,
  678. },
  679. {
  680. .vendor = PCI_VENDOR_ID_SIIG,
  681. .device = PCI_DEVICE_ID_SIIG_1S_10x_650,
  682. .subvendor = PCI_ANY_ID,
  683. .subdevice = PCI_ANY_ID,
  684. .init = pci_siig10x_init,
  685. .setup = pci_default_setup,
  686. },
  687. {
  688. .vendor = PCI_VENDOR_ID_SIIG,
  689. .device = PCI_DEVICE_ID_SIIG_1S_10x_850,
  690. .subvendor = PCI_ANY_ID,
  691. .subdevice = PCI_ANY_ID,
  692. .init = pci_siig10x_init,
  693. .setup = pci_default_setup,
  694. },
  695. {
  696. .vendor = PCI_VENDOR_ID_SIIG,
  697. .device = PCI_DEVICE_ID_SIIG_2S_10x_550,
  698. .subvendor = PCI_ANY_ID,
  699. .subdevice = PCI_ANY_ID,
  700. .init = pci_siig10x_init,
  701. .setup = pci_default_setup,
  702. },
  703. {
  704. .vendor = PCI_VENDOR_ID_SIIG,
  705. .device = PCI_DEVICE_ID_SIIG_2S_10x_650,
  706. .subvendor = PCI_ANY_ID,
  707. .subdevice = PCI_ANY_ID,
  708. .init = pci_siig10x_init,
  709. .setup = pci_default_setup,
  710. },
  711. {
  712. .vendor = PCI_VENDOR_ID_SIIG,
  713. .device = PCI_DEVICE_ID_SIIG_2S_10x_850,
  714. .subvendor = PCI_ANY_ID,
  715. .subdevice = PCI_ANY_ID,
  716. .init = pci_siig10x_init,
  717. .setup = pci_default_setup,
  718. },
  719. {
  720. .vendor = PCI_VENDOR_ID_SIIG,
  721. .device = PCI_DEVICE_ID_SIIG_4S_10x_550,
  722. .subvendor = PCI_ANY_ID,
  723. .subdevice = PCI_ANY_ID,
  724. .init = pci_siig10x_init,
  725. .setup = pci_default_setup,
  726. },
  727. {
  728. .vendor = PCI_VENDOR_ID_SIIG,
  729. .device = PCI_DEVICE_ID_SIIG_4S_10x_650,
  730. .subvendor = PCI_ANY_ID,
  731. .subdevice = PCI_ANY_ID,
  732. .init = pci_siig10x_init,
  733. .setup = pci_default_setup,
  734. },
  735. {
  736. .vendor = PCI_VENDOR_ID_SIIG,
  737. .device = PCI_DEVICE_ID_SIIG_4S_10x_850,
  738. .subvendor = PCI_ANY_ID,
  739. .subdevice = PCI_ANY_ID,
  740. .init = pci_siig10x_init,
  741. .setup = pci_default_setup,
  742. },
  743. {
  744. .vendor = PCI_VENDOR_ID_SIIG,
  745. .device = PCI_DEVICE_ID_SIIG_1S_20x_550,
  746. .subvendor = PCI_ANY_ID,
  747. .subdevice = PCI_ANY_ID,
  748. .init = pci_siig20x_init,
  749. .setup = pci_default_setup,
  750. },
  751. {
  752. .vendor = PCI_VENDOR_ID_SIIG,
  753. .device = PCI_DEVICE_ID_SIIG_1S_20x_650,
  754. .subvendor = PCI_ANY_ID,
  755. .subdevice = PCI_ANY_ID,
  756. .init = pci_siig20x_init,
  757. .setup = pci_default_setup,
  758. },
  759. {
  760. .vendor = PCI_VENDOR_ID_SIIG,
  761. .device = PCI_DEVICE_ID_SIIG_1S_20x_850,
  762. .subvendor = PCI_ANY_ID,
  763. .subdevice = PCI_ANY_ID,
  764. .init = pci_siig20x_init,
  765. .setup = pci_default_setup,
  766. },
  767. {
  768. .vendor = PCI_VENDOR_ID_SIIG,
  769. .device = PCI_DEVICE_ID_SIIG_2S_20x_550,
  770. .subvendor = PCI_ANY_ID,
  771. .subdevice = PCI_ANY_ID,
  772. .init = pci_siig20x_init,
  773. .setup = pci_default_setup,
  774. },
  775. { .vendor = PCI_VENDOR_ID_SIIG,
  776. .device = PCI_DEVICE_ID_SIIG_2S_20x_650,
  777. .subvendor = PCI_ANY_ID,
  778. .subdevice = PCI_ANY_ID,
  779. .init = pci_siig20x_init,
  780. .setup = pci_default_setup,
  781. },
  782. {
  783. .vendor = PCI_VENDOR_ID_SIIG,
  784. .device = PCI_DEVICE_ID_SIIG_2S_20x_850,
  785. .subvendor = PCI_ANY_ID,
  786. .subdevice = PCI_ANY_ID,
  787. .init = pci_siig20x_init,
  788. .setup = pci_default_setup,
  789. },
  790. {
  791. .vendor = PCI_VENDOR_ID_SIIG,
  792. .device = PCI_DEVICE_ID_SIIG_4S_20x_550,
  793. .subvendor = PCI_ANY_ID,
  794. .subdevice = PCI_ANY_ID,
  795. .init = pci_siig20x_init,
  796. .setup = pci_default_setup,
  797. },
  798. {
  799. .vendor = PCI_VENDOR_ID_SIIG,
  800. .device = PCI_DEVICE_ID_SIIG_4S_20x_650,
  801. .subvendor = PCI_ANY_ID,
  802. .subdevice = PCI_ANY_ID,
  803. .init = pci_siig20x_init,
  804. .setup = pci_default_setup,
  805. },
  806. {
  807. .vendor = PCI_VENDOR_ID_SIIG,
  808. .device = PCI_DEVICE_ID_SIIG_4S_20x_850,
  809. .subvendor = PCI_ANY_ID,
  810. .subdevice = PCI_ANY_ID,
  811. .init = pci_siig20x_init,
  812. .setup = pci_default_setup,
  813. },
  814. /*
  815. * Titan cards
  816. */
  817. {
  818. .vendor = PCI_VENDOR_ID_TITAN,
  819. .device = PCI_DEVICE_ID_TITAN_400L,
  820. .subvendor = PCI_ANY_ID,
  821. .subdevice = PCI_ANY_ID,
  822. .setup = titan_400l_800l_setup,
  823. },
  824. {
  825. .vendor = PCI_VENDOR_ID_TITAN,
  826. .device = PCI_DEVICE_ID_TITAN_800L,
  827. .subvendor = PCI_ANY_ID,
  828. .subdevice = PCI_ANY_ID,
  829. .setup = titan_400l_800l_setup,
  830. },
  831. /*
  832. * Timedia cards
  833. */
  834. {
  835. .vendor = PCI_VENDOR_ID_TIMEDIA,
  836. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  837. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  838. .subdevice = PCI_ANY_ID,
  839. .init = pci_timedia_init,
  840. .setup = pci_timedia_setup,
  841. },
  842. {
  843. .vendor = PCI_VENDOR_ID_TIMEDIA,
  844. .device = PCI_ANY_ID,
  845. .subvendor = PCI_ANY_ID,
  846. .subdevice = PCI_ANY_ID,
  847. .setup = pci_timedia_setup,
  848. },
  849. /*
  850. * Xircom cards
  851. */
  852. {
  853. .vendor = PCI_VENDOR_ID_XIRCOM,
  854. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  855. .subvendor = PCI_ANY_ID,
  856. .subdevice = PCI_ANY_ID,
  857. .init = pci_xircom_init,
  858. .setup = pci_default_setup,
  859. },
  860. /*
  861. * Netmos cards
  862. */
  863. {
  864. .vendor = PCI_VENDOR_ID_NETMOS,
  865. .device = PCI_ANY_ID,
  866. .subvendor = PCI_ANY_ID,
  867. .subdevice = PCI_ANY_ID,
  868. .init = pci_netmos_init,
  869. .setup = pci_default_setup,
  870. },
  871. /*
  872. * Default "match everything" terminator entry
  873. */
  874. {
  875. .vendor = PCI_ANY_ID,
  876. .device = PCI_ANY_ID,
  877. .subvendor = PCI_ANY_ID,
  878. .subdevice = PCI_ANY_ID,
  879. .setup = pci_default_setup,
  880. }
  881. };
  882. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  883. {
  884. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  885. }
  886. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  887. {
  888. struct pci_serial_quirk *quirk;
  889. for (quirk = pci_serial_quirks; ; quirk++)
  890. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  891. quirk_id_matches(quirk->device, dev->device) &&
  892. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  893. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  894. break;
  895. return quirk;
  896. }
  897. static _INLINE_ int
  898. get_pci_irq(struct pci_dev *dev, struct pci_board *board, int idx)
  899. {
  900. if (board->flags & FL_NOIRQ)
  901. return 0;
  902. else
  903. return dev->irq;
  904. }
  905. /*
  906. * This is the configuration table for all of the PCI serial boards
  907. * which we support. It is directly indexed by the pci_board_num_t enum
  908. * value, which is encoded in the pci_device_id PCI probe table's
  909. * driver_data member.
  910. *
  911. * The makeup of these names are:
  912. * pbn_bn{_bt}_n_baud
  913. *
  914. * bn = PCI BAR number
  915. * bt = Index using PCI BARs
  916. * n = number of serial ports
  917. * baud = baud rate
  918. *
  919. * This table is sorted by (in order): baud, bt, bn, n.
  920. *
  921. * Please note: in theory if n = 1, _bt infix should make no difference.
  922. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  923. */
  924. enum pci_board_num_t {
  925. pbn_default = 0,
  926. pbn_b0_1_115200,
  927. pbn_b0_2_115200,
  928. pbn_b0_4_115200,
  929. pbn_b0_5_115200,
  930. pbn_b0_1_921600,
  931. pbn_b0_2_921600,
  932. pbn_b0_4_921600,
  933. pbn_b0_4_1152000,
  934. pbn_b0_bt_1_115200,
  935. pbn_b0_bt_2_115200,
  936. pbn_b0_bt_8_115200,
  937. pbn_b0_bt_1_460800,
  938. pbn_b0_bt_2_460800,
  939. pbn_b0_bt_4_460800,
  940. pbn_b0_bt_1_921600,
  941. pbn_b0_bt_2_921600,
  942. pbn_b0_bt_4_921600,
  943. pbn_b0_bt_8_921600,
  944. pbn_b1_1_115200,
  945. pbn_b1_2_115200,
  946. pbn_b1_4_115200,
  947. pbn_b1_8_115200,
  948. pbn_b1_1_921600,
  949. pbn_b1_2_921600,
  950. pbn_b1_4_921600,
  951. pbn_b1_8_921600,
  952. pbn_b1_bt_2_921600,
  953. pbn_b1_1_1382400,
  954. pbn_b1_2_1382400,
  955. pbn_b1_4_1382400,
  956. pbn_b1_8_1382400,
  957. pbn_b2_1_115200,
  958. pbn_b2_8_115200,
  959. pbn_b2_1_460800,
  960. pbn_b2_4_460800,
  961. pbn_b2_8_460800,
  962. pbn_b2_16_460800,
  963. pbn_b2_1_921600,
  964. pbn_b2_4_921600,
  965. pbn_b2_8_921600,
  966. pbn_b2_bt_1_115200,
  967. pbn_b2_bt_2_115200,
  968. pbn_b2_bt_4_115200,
  969. pbn_b2_bt_2_921600,
  970. pbn_b2_bt_4_921600,
  971. pbn_b3_4_115200,
  972. pbn_b3_8_115200,
  973. /*
  974. * Board-specific versions.
  975. */
  976. pbn_panacom,
  977. pbn_panacom2,
  978. pbn_panacom4,
  979. pbn_plx_romulus,
  980. pbn_oxsemi,
  981. pbn_intel_i960,
  982. pbn_sgi_ioc3,
  983. pbn_nec_nile4,
  984. pbn_computone_4,
  985. pbn_computone_6,
  986. pbn_computone_8,
  987. pbn_sbsxrsio,
  988. pbn_exar_XR17C152,
  989. pbn_exar_XR17C154,
  990. pbn_exar_XR17C158,
  991. };
  992. /*
  993. * uart_offset - the space between channels
  994. * reg_shift - describes how the UART registers are mapped
  995. * to PCI memory by the card.
  996. * For example IER register on SBS, Inc. PMC-OctPro is located at
  997. * offset 0x10 from the UART base, while UART_IER is defined as 1
  998. * in include/linux/serial_reg.h,
  999. * see first lines of serial_in() and serial_out() in 8250.c
  1000. */
  1001. static struct pci_board pci_boards[] __devinitdata = {
  1002. [pbn_default] = {
  1003. .flags = FL_BASE0,
  1004. .num_ports = 1,
  1005. .base_baud = 115200,
  1006. .uart_offset = 8,
  1007. },
  1008. [pbn_b0_1_115200] = {
  1009. .flags = FL_BASE0,
  1010. .num_ports = 1,
  1011. .base_baud = 115200,
  1012. .uart_offset = 8,
  1013. },
  1014. [pbn_b0_2_115200] = {
  1015. .flags = FL_BASE0,
  1016. .num_ports = 2,
  1017. .base_baud = 115200,
  1018. .uart_offset = 8,
  1019. },
  1020. [pbn_b0_4_115200] = {
  1021. .flags = FL_BASE0,
  1022. .num_ports = 4,
  1023. .base_baud = 115200,
  1024. .uart_offset = 8,
  1025. },
  1026. [pbn_b0_5_115200] = {
  1027. .flags = FL_BASE0,
  1028. .num_ports = 5,
  1029. .base_baud = 115200,
  1030. .uart_offset = 8,
  1031. },
  1032. [pbn_b0_1_921600] = {
  1033. .flags = FL_BASE0,
  1034. .num_ports = 1,
  1035. .base_baud = 921600,
  1036. .uart_offset = 8,
  1037. },
  1038. [pbn_b0_2_921600] = {
  1039. .flags = FL_BASE0,
  1040. .num_ports = 2,
  1041. .base_baud = 921600,
  1042. .uart_offset = 8,
  1043. },
  1044. [pbn_b0_4_921600] = {
  1045. .flags = FL_BASE0,
  1046. .num_ports = 4,
  1047. .base_baud = 921600,
  1048. .uart_offset = 8,
  1049. },
  1050. [pbn_b0_4_1152000] = {
  1051. .flags = FL_BASE0,
  1052. .num_ports = 4,
  1053. .base_baud = 1152000,
  1054. .uart_offset = 8,
  1055. },
  1056. [pbn_b0_bt_1_115200] = {
  1057. .flags = FL_BASE0|FL_BASE_BARS,
  1058. .num_ports = 1,
  1059. .base_baud = 115200,
  1060. .uart_offset = 8,
  1061. },
  1062. [pbn_b0_bt_2_115200] = {
  1063. .flags = FL_BASE0|FL_BASE_BARS,
  1064. .num_ports = 2,
  1065. .base_baud = 115200,
  1066. .uart_offset = 8,
  1067. },
  1068. [pbn_b0_bt_8_115200] = {
  1069. .flags = FL_BASE0|FL_BASE_BARS,
  1070. .num_ports = 8,
  1071. .base_baud = 115200,
  1072. .uart_offset = 8,
  1073. },
  1074. [pbn_b0_bt_1_460800] = {
  1075. .flags = FL_BASE0|FL_BASE_BARS,
  1076. .num_ports = 1,
  1077. .base_baud = 460800,
  1078. .uart_offset = 8,
  1079. },
  1080. [pbn_b0_bt_2_460800] = {
  1081. .flags = FL_BASE0|FL_BASE_BARS,
  1082. .num_ports = 2,
  1083. .base_baud = 460800,
  1084. .uart_offset = 8,
  1085. },
  1086. [pbn_b0_bt_4_460800] = {
  1087. .flags = FL_BASE0|FL_BASE_BARS,
  1088. .num_ports = 4,
  1089. .base_baud = 460800,
  1090. .uart_offset = 8,
  1091. },
  1092. [pbn_b0_bt_1_921600] = {
  1093. .flags = FL_BASE0|FL_BASE_BARS,
  1094. .num_ports = 1,
  1095. .base_baud = 921600,
  1096. .uart_offset = 8,
  1097. },
  1098. [pbn_b0_bt_2_921600] = {
  1099. .flags = FL_BASE0|FL_BASE_BARS,
  1100. .num_ports = 2,
  1101. .base_baud = 921600,
  1102. .uart_offset = 8,
  1103. },
  1104. [pbn_b0_bt_4_921600] = {
  1105. .flags = FL_BASE0|FL_BASE_BARS,
  1106. .num_ports = 4,
  1107. .base_baud = 921600,
  1108. .uart_offset = 8,
  1109. },
  1110. [pbn_b0_bt_8_921600] = {
  1111. .flags = FL_BASE0|FL_BASE_BARS,
  1112. .num_ports = 8,
  1113. .base_baud = 921600,
  1114. .uart_offset = 8,
  1115. },
  1116. [pbn_b1_1_115200] = {
  1117. .flags = FL_BASE1,
  1118. .num_ports = 1,
  1119. .base_baud = 115200,
  1120. .uart_offset = 8,
  1121. },
  1122. [pbn_b1_2_115200] = {
  1123. .flags = FL_BASE1,
  1124. .num_ports = 2,
  1125. .base_baud = 115200,
  1126. .uart_offset = 8,
  1127. },
  1128. [pbn_b1_4_115200] = {
  1129. .flags = FL_BASE1,
  1130. .num_ports = 4,
  1131. .base_baud = 115200,
  1132. .uart_offset = 8,
  1133. },
  1134. [pbn_b1_8_115200] = {
  1135. .flags = FL_BASE1,
  1136. .num_ports = 8,
  1137. .base_baud = 115200,
  1138. .uart_offset = 8,
  1139. },
  1140. [pbn_b1_1_921600] = {
  1141. .flags = FL_BASE1,
  1142. .num_ports = 1,
  1143. .base_baud = 921600,
  1144. .uart_offset = 8,
  1145. },
  1146. [pbn_b1_2_921600] = {
  1147. .flags = FL_BASE1,
  1148. .num_ports = 2,
  1149. .base_baud = 921600,
  1150. .uart_offset = 8,
  1151. },
  1152. [pbn_b1_4_921600] = {
  1153. .flags = FL_BASE1,
  1154. .num_ports = 4,
  1155. .base_baud = 921600,
  1156. .uart_offset = 8,
  1157. },
  1158. [pbn_b1_8_921600] = {
  1159. .flags = FL_BASE1,
  1160. .num_ports = 8,
  1161. .base_baud = 921600,
  1162. .uart_offset = 8,
  1163. },
  1164. [pbn_b1_bt_2_921600] = {
  1165. .flags = FL_BASE1|FL_BASE_BARS,
  1166. .num_ports = 2,
  1167. .base_baud = 921600,
  1168. .uart_offset = 8,
  1169. },
  1170. [pbn_b1_1_1382400] = {
  1171. .flags = FL_BASE1,
  1172. .num_ports = 1,
  1173. .base_baud = 1382400,
  1174. .uart_offset = 8,
  1175. },
  1176. [pbn_b1_2_1382400] = {
  1177. .flags = FL_BASE1,
  1178. .num_ports = 2,
  1179. .base_baud = 1382400,
  1180. .uart_offset = 8,
  1181. },
  1182. [pbn_b1_4_1382400] = {
  1183. .flags = FL_BASE1,
  1184. .num_ports = 4,
  1185. .base_baud = 1382400,
  1186. .uart_offset = 8,
  1187. },
  1188. [pbn_b1_8_1382400] = {
  1189. .flags = FL_BASE1,
  1190. .num_ports = 8,
  1191. .base_baud = 1382400,
  1192. .uart_offset = 8,
  1193. },
  1194. [pbn_b2_1_115200] = {
  1195. .flags = FL_BASE2,
  1196. .num_ports = 1,
  1197. .base_baud = 115200,
  1198. .uart_offset = 8,
  1199. },
  1200. [pbn_b2_8_115200] = {
  1201. .flags = FL_BASE2,
  1202. .num_ports = 8,
  1203. .base_baud = 115200,
  1204. .uart_offset = 8,
  1205. },
  1206. [pbn_b2_1_460800] = {
  1207. .flags = FL_BASE2,
  1208. .num_ports = 1,
  1209. .base_baud = 460800,
  1210. .uart_offset = 8,
  1211. },
  1212. [pbn_b2_4_460800] = {
  1213. .flags = FL_BASE2,
  1214. .num_ports = 4,
  1215. .base_baud = 460800,
  1216. .uart_offset = 8,
  1217. },
  1218. [pbn_b2_8_460800] = {
  1219. .flags = FL_BASE2,
  1220. .num_ports = 8,
  1221. .base_baud = 460800,
  1222. .uart_offset = 8,
  1223. },
  1224. [pbn_b2_16_460800] = {
  1225. .flags = FL_BASE2,
  1226. .num_ports = 16,
  1227. .base_baud = 460800,
  1228. .uart_offset = 8,
  1229. },
  1230. [pbn_b2_1_921600] = {
  1231. .flags = FL_BASE2,
  1232. .num_ports = 1,
  1233. .base_baud = 921600,
  1234. .uart_offset = 8,
  1235. },
  1236. [pbn_b2_4_921600] = {
  1237. .flags = FL_BASE2,
  1238. .num_ports = 4,
  1239. .base_baud = 921600,
  1240. .uart_offset = 8,
  1241. },
  1242. [pbn_b2_8_921600] = {
  1243. .flags = FL_BASE2,
  1244. .num_ports = 8,
  1245. .base_baud = 921600,
  1246. .uart_offset = 8,
  1247. },
  1248. [pbn_b2_bt_1_115200] = {
  1249. .flags = FL_BASE2|FL_BASE_BARS,
  1250. .num_ports = 1,
  1251. .base_baud = 115200,
  1252. .uart_offset = 8,
  1253. },
  1254. [pbn_b2_bt_2_115200] = {
  1255. .flags = FL_BASE2|FL_BASE_BARS,
  1256. .num_ports = 2,
  1257. .base_baud = 115200,
  1258. .uart_offset = 8,
  1259. },
  1260. [pbn_b2_bt_4_115200] = {
  1261. .flags = FL_BASE2|FL_BASE_BARS,
  1262. .num_ports = 4,
  1263. .base_baud = 115200,
  1264. .uart_offset = 8,
  1265. },
  1266. [pbn_b2_bt_2_921600] = {
  1267. .flags = FL_BASE2|FL_BASE_BARS,
  1268. .num_ports = 2,
  1269. .base_baud = 921600,
  1270. .uart_offset = 8,
  1271. },
  1272. [pbn_b2_bt_4_921600] = {
  1273. .flags = FL_BASE2|FL_BASE_BARS,
  1274. .num_ports = 4,
  1275. .base_baud = 921600,
  1276. .uart_offset = 8,
  1277. },
  1278. [pbn_b3_4_115200] = {
  1279. .flags = FL_BASE3,
  1280. .num_ports = 4,
  1281. .base_baud = 115200,
  1282. .uart_offset = 8,
  1283. },
  1284. [pbn_b3_8_115200] = {
  1285. .flags = FL_BASE3,
  1286. .num_ports = 8,
  1287. .base_baud = 115200,
  1288. .uart_offset = 8,
  1289. },
  1290. /*
  1291. * Entries following this are board-specific.
  1292. */
  1293. /*
  1294. * Panacom - IOMEM
  1295. */
  1296. [pbn_panacom] = {
  1297. .flags = FL_BASE2,
  1298. .num_ports = 2,
  1299. .base_baud = 921600,
  1300. .uart_offset = 0x400,
  1301. .reg_shift = 7,
  1302. },
  1303. [pbn_panacom2] = {
  1304. .flags = FL_BASE2|FL_BASE_BARS,
  1305. .num_ports = 2,
  1306. .base_baud = 921600,
  1307. .uart_offset = 0x400,
  1308. .reg_shift = 7,
  1309. },
  1310. [pbn_panacom4] = {
  1311. .flags = FL_BASE2|FL_BASE_BARS,
  1312. .num_ports = 4,
  1313. .base_baud = 921600,
  1314. .uart_offset = 0x400,
  1315. .reg_shift = 7,
  1316. },
  1317. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1318. [pbn_plx_romulus] = {
  1319. .flags = FL_BASE2,
  1320. .num_ports = 4,
  1321. .base_baud = 921600,
  1322. .uart_offset = 8 << 2,
  1323. .reg_shift = 2,
  1324. .first_offset = 0x03,
  1325. },
  1326. /*
  1327. * This board uses the size of PCI Base region 0 to
  1328. * signal now many ports are available
  1329. */
  1330. [pbn_oxsemi] = {
  1331. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1332. .num_ports = 32,
  1333. .base_baud = 115200,
  1334. .uart_offset = 8,
  1335. },
  1336. /*
  1337. * EKF addition for i960 Boards form EKF with serial port.
  1338. * Max 256 ports.
  1339. */
  1340. [pbn_intel_i960] = {
  1341. .flags = FL_BASE0,
  1342. .num_ports = 32,
  1343. .base_baud = 921600,
  1344. .uart_offset = 8 << 2,
  1345. .reg_shift = 2,
  1346. .first_offset = 0x10000,
  1347. },
  1348. [pbn_sgi_ioc3] = {
  1349. .flags = FL_BASE0|FL_NOIRQ,
  1350. .num_ports = 1,
  1351. .base_baud = 458333,
  1352. .uart_offset = 8,
  1353. .reg_shift = 0,
  1354. .first_offset = 0x20178,
  1355. },
  1356. /*
  1357. * NEC Vrc-5074 (Nile 4) builtin UART.
  1358. */
  1359. [pbn_nec_nile4] = {
  1360. .flags = FL_BASE0,
  1361. .num_ports = 1,
  1362. .base_baud = 520833,
  1363. .uart_offset = 8 << 3,
  1364. .reg_shift = 3,
  1365. .first_offset = 0x300,
  1366. },
  1367. /*
  1368. * Computone - uses IOMEM.
  1369. */
  1370. [pbn_computone_4] = {
  1371. .flags = FL_BASE0,
  1372. .num_ports = 4,
  1373. .base_baud = 921600,
  1374. .uart_offset = 0x40,
  1375. .reg_shift = 2,
  1376. .first_offset = 0x200,
  1377. },
  1378. [pbn_computone_6] = {
  1379. .flags = FL_BASE0,
  1380. .num_ports = 6,
  1381. .base_baud = 921600,
  1382. .uart_offset = 0x40,
  1383. .reg_shift = 2,
  1384. .first_offset = 0x200,
  1385. },
  1386. [pbn_computone_8] = {
  1387. .flags = FL_BASE0,
  1388. .num_ports = 8,
  1389. .base_baud = 921600,
  1390. .uart_offset = 0x40,
  1391. .reg_shift = 2,
  1392. .first_offset = 0x200,
  1393. },
  1394. [pbn_sbsxrsio] = {
  1395. .flags = FL_BASE0,
  1396. .num_ports = 8,
  1397. .base_baud = 460800,
  1398. .uart_offset = 256,
  1399. .reg_shift = 4,
  1400. },
  1401. /*
  1402. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1403. * Only basic 16550A support.
  1404. * XR17C15[24] are not tested, but they should work.
  1405. */
  1406. [pbn_exar_XR17C152] = {
  1407. .flags = FL_BASE0,
  1408. .num_ports = 2,
  1409. .base_baud = 921600,
  1410. .uart_offset = 0x200,
  1411. },
  1412. [pbn_exar_XR17C154] = {
  1413. .flags = FL_BASE0,
  1414. .num_ports = 4,
  1415. .base_baud = 921600,
  1416. .uart_offset = 0x200,
  1417. },
  1418. [pbn_exar_XR17C158] = {
  1419. .flags = FL_BASE0,
  1420. .num_ports = 8,
  1421. .base_baud = 921600,
  1422. .uart_offset = 0x200,
  1423. },
  1424. };
  1425. /*
  1426. * Given a complete unknown PCI device, try to use some heuristics to
  1427. * guess what the configuration might be, based on the pitiful PCI
  1428. * serial specs. Returns 0 on success, 1 on failure.
  1429. */
  1430. static int __devinit
  1431. serial_pci_guess_board(struct pci_dev *dev, struct pci_board *board)
  1432. {
  1433. int num_iomem, num_port, first_port = -1, i;
  1434. /*
  1435. * If it is not a communications device or the programming
  1436. * interface is greater than 6, give up.
  1437. *
  1438. * (Should we try to make guesses for multiport serial devices
  1439. * later?)
  1440. */
  1441. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  1442. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  1443. (dev->class & 0xff) > 6)
  1444. return -ENODEV;
  1445. num_iomem = num_port = 0;
  1446. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1447. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  1448. num_port++;
  1449. if (first_port == -1)
  1450. first_port = i;
  1451. }
  1452. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  1453. num_iomem++;
  1454. }
  1455. /*
  1456. * If there is 1 or 0 iomem regions, and exactly one port,
  1457. * use it. We guess the number of ports based on the IO
  1458. * region size.
  1459. */
  1460. if (num_iomem <= 1 && num_port == 1) {
  1461. board->flags = first_port;
  1462. board->num_ports = pci_resource_len(dev, first_port) / 8;
  1463. return 0;
  1464. }
  1465. /*
  1466. * Now guess if we've got a board which indexes by BARs.
  1467. * Each IO BAR should be 8 bytes, and they should follow
  1468. * consecutively.
  1469. */
  1470. first_port = -1;
  1471. num_port = 0;
  1472. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1473. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  1474. pci_resource_len(dev, i) == 8 &&
  1475. (first_port == -1 || (first_port + num_port) == i)) {
  1476. num_port++;
  1477. if (first_port == -1)
  1478. first_port = i;
  1479. }
  1480. }
  1481. if (num_port > 1) {
  1482. board->flags = first_port | FL_BASE_BARS;
  1483. board->num_ports = num_port;
  1484. return 0;
  1485. }
  1486. return -ENODEV;
  1487. }
  1488. static inline int
  1489. serial_pci_matches(struct pci_board *board, struct pci_board *guessed)
  1490. {
  1491. return
  1492. board->num_ports == guessed->num_ports &&
  1493. board->base_baud == guessed->base_baud &&
  1494. board->uart_offset == guessed->uart_offset &&
  1495. board->reg_shift == guessed->reg_shift &&
  1496. board->first_offset == guessed->first_offset;
  1497. }
  1498. /*
  1499. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  1500. * to the arrangement of serial ports on a PCI card.
  1501. */
  1502. static int __devinit
  1503. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  1504. {
  1505. struct serial_private *priv;
  1506. struct pci_board *board, tmp;
  1507. struct pci_serial_quirk *quirk;
  1508. int rc, nr_ports, i;
  1509. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  1510. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  1511. ent->driver_data);
  1512. return -EINVAL;
  1513. }
  1514. board = &pci_boards[ent->driver_data];
  1515. rc = pci_enable_device(dev);
  1516. if (rc)
  1517. return rc;
  1518. if (ent->driver_data == pbn_default) {
  1519. /*
  1520. * Use a copy of the pci_board entry for this;
  1521. * avoid changing entries in the table.
  1522. */
  1523. memcpy(&tmp, board, sizeof(struct pci_board));
  1524. board = &tmp;
  1525. /*
  1526. * We matched one of our class entries. Try to
  1527. * determine the parameters of this board.
  1528. */
  1529. rc = serial_pci_guess_board(dev, board);
  1530. if (rc)
  1531. goto disable;
  1532. } else {
  1533. /*
  1534. * We matched an explicit entry. If we are able to
  1535. * detect this boards settings with our heuristic,
  1536. * then we no longer need this entry.
  1537. */
  1538. memcpy(&tmp, &pci_boards[pbn_default], sizeof(struct pci_board));
  1539. rc = serial_pci_guess_board(dev, &tmp);
  1540. if (rc == 0 && serial_pci_matches(board, &tmp))
  1541. moan_device("Redundant entry in serial pci_table.",
  1542. dev);
  1543. }
  1544. nr_ports = board->num_ports;
  1545. /*
  1546. * Find an init and setup quirks.
  1547. */
  1548. quirk = find_quirk(dev);
  1549. /*
  1550. * Run the new-style initialization function.
  1551. * The initialization function returns:
  1552. * <0 - error
  1553. * 0 - use board->num_ports
  1554. * >0 - number of ports
  1555. */
  1556. if (quirk->init) {
  1557. rc = quirk->init(dev);
  1558. if (rc < 0)
  1559. goto disable;
  1560. if (rc)
  1561. nr_ports = rc;
  1562. }
  1563. priv = kmalloc(sizeof(struct serial_private) +
  1564. sizeof(unsigned int) * nr_ports,
  1565. GFP_KERNEL);
  1566. if (!priv) {
  1567. rc = -ENOMEM;
  1568. goto deinit;
  1569. }
  1570. memset(priv, 0, sizeof(struct serial_private) +
  1571. sizeof(unsigned int) * nr_ports);
  1572. priv->quirk = quirk;
  1573. pci_set_drvdata(dev, priv);
  1574. for (i = 0; i < nr_ports; i++) {
  1575. struct uart_port serial_port;
  1576. memset(&serial_port, 0, sizeof(struct uart_port));
  1577. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF |
  1578. UPF_SHARE_IRQ;
  1579. serial_port.uartclk = board->base_baud * 16;
  1580. serial_port.irq = get_pci_irq(dev, board, i);
  1581. serial_port.dev = &dev->dev;
  1582. if (quirk->setup(dev, board, &serial_port, i))
  1583. break;
  1584. #ifdef SERIAL_DEBUG_PCI
  1585. printk("Setup PCI port: port %x, irq %d, type %d\n",
  1586. serial_port.iobase, serial_port.irq, serial_port.iotype);
  1587. #endif
  1588. priv->line[i] = serial8250_register_port(&serial_port);
  1589. if (priv->line[i] < 0) {
  1590. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  1591. break;
  1592. }
  1593. }
  1594. priv->nr = i;
  1595. return 0;
  1596. deinit:
  1597. if (quirk->exit)
  1598. quirk->exit(dev);
  1599. disable:
  1600. pci_disable_device(dev);
  1601. return rc;
  1602. }
  1603. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  1604. {
  1605. struct serial_private *priv = pci_get_drvdata(dev);
  1606. pci_set_drvdata(dev, NULL);
  1607. if (priv) {
  1608. struct pci_serial_quirk *quirk;
  1609. int i;
  1610. for (i = 0; i < priv->nr; i++)
  1611. serial8250_unregister_port(priv->line[i]);
  1612. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  1613. if (priv->remapped_bar[i])
  1614. iounmap(priv->remapped_bar[i]);
  1615. priv->remapped_bar[i] = NULL;
  1616. }
  1617. /*
  1618. * Find the exit quirks.
  1619. */
  1620. quirk = find_quirk(dev);
  1621. if (quirk->exit)
  1622. quirk->exit(dev);
  1623. pci_disable_device(dev);
  1624. kfree(priv);
  1625. }
  1626. }
  1627. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  1628. {
  1629. struct serial_private *priv = pci_get_drvdata(dev);
  1630. if (priv) {
  1631. int i;
  1632. for (i = 0; i < priv->nr; i++)
  1633. serial8250_suspend_port(priv->line[i]);
  1634. }
  1635. pci_save_state(dev);
  1636. pci_set_power_state(dev, pci_choose_state(dev, state));
  1637. return 0;
  1638. }
  1639. static int pciserial_resume_one(struct pci_dev *dev)
  1640. {
  1641. struct serial_private *priv = pci_get_drvdata(dev);
  1642. pci_set_power_state(dev, PCI_D0);
  1643. pci_restore_state(dev);
  1644. if (priv) {
  1645. int i;
  1646. /*
  1647. * The device may have been disabled. Re-enable it.
  1648. */
  1649. pci_enable_device(dev);
  1650. /*
  1651. * Ensure that the board is correctly configured.
  1652. */
  1653. if (priv->quirk->init)
  1654. priv->quirk->init(dev);
  1655. for (i = 0; i < priv->nr; i++)
  1656. serial8250_resume_port(priv->line[i]);
  1657. }
  1658. return 0;
  1659. }
  1660. static struct pci_device_id serial_pci_tbl[] = {
  1661. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1662. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1663. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1664. pbn_b1_8_1382400 },
  1665. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1666. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1667. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1668. pbn_b1_4_1382400 },
  1669. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  1670. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1671. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1672. pbn_b1_2_1382400 },
  1673. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1674. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1675. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  1676. pbn_b1_8_1382400 },
  1677. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1678. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1679. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  1680. pbn_b1_4_1382400 },
  1681. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1682. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1683. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  1684. pbn_b1_2_1382400 },
  1685. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1686. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1687. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  1688. pbn_b1_8_921600 },
  1689. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1690. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1691. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  1692. pbn_b1_8_921600 },
  1693. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1694. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1695. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  1696. pbn_b1_4_921600 },
  1697. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1698. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1699. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  1700. pbn_b1_4_921600 },
  1701. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1702. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1703. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  1704. pbn_b1_2_921600 },
  1705. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1706. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1707. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  1708. pbn_b1_8_921600 },
  1709. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1710. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1711. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  1712. pbn_b1_8_921600 },
  1713. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  1714. PCI_SUBVENDOR_ID_CONNECT_TECH,
  1715. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  1716. pbn_b1_4_921600 },
  1717. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  1718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1719. pbn_b2_bt_1_115200 },
  1720. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  1721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1722. pbn_b2_bt_2_115200 },
  1723. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  1724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1725. pbn_b2_bt_4_115200 },
  1726. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  1727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1728. pbn_b2_bt_2_115200 },
  1729. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  1730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1731. pbn_b2_bt_4_115200 },
  1732. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  1733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1734. pbn_b2_8_115200 },
  1735. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  1736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1737. pbn_b2_8_115200 },
  1738. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  1739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1740. pbn_b2_bt_2_115200 },
  1741. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  1742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1743. pbn_b2_bt_2_921600 },
  1744. /*
  1745. * VScom SPCOM800, from sl@s.pl
  1746. */
  1747. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  1748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1749. pbn_b2_8_921600 },
  1750. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  1751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1752. pbn_b2_4_921600 },
  1753. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1754. PCI_SUBVENDOR_ID_KEYSPAN,
  1755. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  1756. pbn_panacom },
  1757. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1759. pbn_panacom4 },
  1760. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1761. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1762. pbn_panacom2 },
  1763. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1764. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1765. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  1766. pbn_b2_4_460800 },
  1767. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1768. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1769. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  1770. pbn_b2_8_460800 },
  1771. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1772. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1773. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  1774. pbn_b2_16_460800 },
  1775. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1776. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  1777. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  1778. pbn_b2_16_460800 },
  1779. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1780. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1781. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  1782. pbn_b2_4_460800 },
  1783. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1784. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  1785. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  1786. pbn_b2_8_460800 },
  1787. /*
  1788. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  1789. * (Exoray@isys.ca)
  1790. */
  1791. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  1792. 0x10b5, 0x106a, 0, 0,
  1793. pbn_plx_romulus },
  1794. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  1795. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1796. pbn_b1_4_115200 },
  1797. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  1798. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1799. pbn_b1_2_115200 },
  1800. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  1801. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1802. pbn_b1_8_115200 },
  1803. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  1804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1805. pbn_b1_8_115200 },
  1806. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1807. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, 0, 0,
  1808. pbn_b0_4_921600 },
  1809. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1810. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, 0, 0,
  1811. pbn_b0_4_1152000 },
  1812. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  1813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1814. pbn_b0_4_115200 },
  1815. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  1816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1817. pbn_b0_bt_2_921600 },
  1818. /*
  1819. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  1820. * from skokodyn@yahoo.com
  1821. */
  1822. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1823. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  1824. pbn_sbsxrsio },
  1825. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1826. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  1827. pbn_sbsxrsio },
  1828. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1829. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  1830. pbn_sbsxrsio },
  1831. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  1832. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  1833. pbn_sbsxrsio },
  1834. /*
  1835. * Digitan DS560-558, from jimd@esoft.com
  1836. */
  1837. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  1838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1839. pbn_b1_1_115200 },
  1840. /*
  1841. * Titan Electronic cards
  1842. * The 400L and 800L have a custom setup quirk.
  1843. */
  1844. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  1845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1846. pbn_b0_1_921600 },
  1847. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  1848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1849. pbn_b0_2_921600 },
  1850. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  1851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1852. pbn_b0_4_921600 },
  1853. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  1854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1855. pbn_b0_4_921600 },
  1856. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  1857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1858. pbn_b1_1_921600 },
  1859. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  1860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1861. pbn_b1_bt_2_921600 },
  1862. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  1863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1864. pbn_b0_bt_4_921600 },
  1865. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  1866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1867. pbn_b0_bt_8_921600 },
  1868. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  1869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1870. pbn_b2_1_460800 },
  1871. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  1872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1873. pbn_b2_1_460800 },
  1874. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  1875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1876. pbn_b2_1_460800 },
  1877. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  1878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1879. pbn_b2_bt_2_921600 },
  1880. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  1881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1882. pbn_b2_bt_2_921600 },
  1883. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  1884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1885. pbn_b2_bt_2_921600 },
  1886. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  1887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1888. pbn_b2_bt_4_921600 },
  1889. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  1890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1891. pbn_b2_bt_4_921600 },
  1892. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  1893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1894. pbn_b2_bt_4_921600 },
  1895. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  1896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1897. pbn_b0_1_921600 },
  1898. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  1899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1900. pbn_b0_1_921600 },
  1901. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  1902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1903. pbn_b0_1_921600 },
  1904. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  1905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1906. pbn_b0_bt_2_921600 },
  1907. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  1908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1909. pbn_b0_bt_2_921600 },
  1910. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  1911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1912. pbn_b0_bt_2_921600 },
  1913. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  1914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1915. pbn_b0_bt_4_921600 },
  1916. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  1917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1918. pbn_b0_bt_4_921600 },
  1919. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  1920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1921. pbn_b0_bt_4_921600 },
  1922. /*
  1923. * Computone devices submitted by Doug McNash dmcnash@computone.com
  1924. */
  1925. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1926. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  1927. 0, 0, pbn_computone_4 },
  1928. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1929. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  1930. 0, 0, pbn_computone_8 },
  1931. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  1932. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  1933. 0, 0, pbn_computone_6 },
  1934. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  1935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1936. pbn_oxsemi },
  1937. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  1938. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  1939. pbn_b0_bt_1_921600 },
  1940. /*
  1941. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  1942. */
  1943. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  1944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1945. pbn_b0_bt_8_115200 },
  1946. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  1947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1948. pbn_b0_bt_8_115200 },
  1949. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  1950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1951. pbn_b0_bt_2_115200 },
  1952. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  1953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1954. pbn_b0_bt_2_115200 },
  1955. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  1956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1957. pbn_b0_bt_2_115200 },
  1958. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  1959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1960. pbn_b0_bt_4_460800 },
  1961. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  1962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1963. pbn_b0_bt_4_460800 },
  1964. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  1965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1966. pbn_b0_bt_2_460800 },
  1967. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  1968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1969. pbn_b0_bt_2_460800 },
  1970. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  1971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1972. pbn_b0_bt_2_460800 },
  1973. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  1974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1975. pbn_b0_bt_1_115200 },
  1976. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  1977. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1978. pbn_b0_bt_1_460800 },
  1979. /*
  1980. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  1981. */
  1982. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  1983. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1984. pbn_b1_1_1382400 },
  1985. /*
  1986. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  1987. */
  1988. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  1989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1990. pbn_b1_1_1382400 },
  1991. /*
  1992. * RAStel 2 port modem, gerg@moreton.com.au
  1993. */
  1994. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  1995. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  1996. pbn_b2_bt_2_115200 },
  1997. /*
  1998. * EKF addition for i960 Boards form EKF with serial port
  1999. */
  2000. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  2001. 0xE4BF, PCI_ANY_ID, 0, 0,
  2002. pbn_intel_i960 },
  2003. /*
  2004. * Xircom Cardbus/Ethernet combos
  2005. */
  2006. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  2007. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2008. pbn_b0_1_115200 },
  2009. /*
  2010. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  2011. */
  2012. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  2013. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2014. pbn_b0_1_115200 },
  2015. /*
  2016. * Untested PCI modems, sent in from various folks...
  2017. */
  2018. /*
  2019. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  2020. */
  2021. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  2022. 0x1048, 0x1500, 0, 0,
  2023. pbn_b1_1_115200 },
  2024. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  2025. 0xFF00, 0, 0, 0,
  2026. pbn_sgi_ioc3 },
  2027. /*
  2028. * HP Diva card
  2029. */
  2030. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2031. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  2032. pbn_b1_1_115200 },
  2033. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  2034. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2035. pbn_b0_5_115200 },
  2036. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  2037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2038. pbn_b2_1_115200 },
  2039. /*
  2040. * NEC Vrc-5074 (Nile 4) builtin UART.
  2041. */
  2042. { PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_NILE4,
  2043. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2044. pbn_nec_nile4 },
  2045. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  2046. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2047. pbn_b3_4_115200 },
  2048. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  2049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2050. pbn_b3_8_115200 },
  2051. /*
  2052. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2053. */
  2054. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2055. PCI_ANY_ID, PCI_ANY_ID,
  2056. 0,
  2057. 0, pbn_exar_XR17C152 },
  2058. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2059. PCI_ANY_ID, PCI_ANY_ID,
  2060. 0,
  2061. 0, pbn_exar_XR17C154 },
  2062. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2063. PCI_ANY_ID, PCI_ANY_ID,
  2064. 0,
  2065. 0, pbn_exar_XR17C158 },
  2066. /*
  2067. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  2068. */
  2069. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  2070. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2071. pbn_b0_1_115200 },
  2072. /*
  2073. * These entries match devices with class COMMUNICATION_SERIAL,
  2074. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  2075. */
  2076. { PCI_ANY_ID, PCI_ANY_ID,
  2077. PCI_ANY_ID, PCI_ANY_ID,
  2078. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  2079. 0xffff00, pbn_default },
  2080. { PCI_ANY_ID, PCI_ANY_ID,
  2081. PCI_ANY_ID, PCI_ANY_ID,
  2082. PCI_CLASS_COMMUNICATION_MODEM << 8,
  2083. 0xffff00, pbn_default },
  2084. { PCI_ANY_ID, PCI_ANY_ID,
  2085. PCI_ANY_ID, PCI_ANY_ID,
  2086. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  2087. 0xffff00, pbn_default },
  2088. { 0, }
  2089. };
  2090. static struct pci_driver serial_pci_driver = {
  2091. .name = "serial",
  2092. .probe = pciserial_init_one,
  2093. .remove = __devexit_p(pciserial_remove_one),
  2094. .suspend = pciserial_suspend_one,
  2095. .resume = pciserial_resume_one,
  2096. .id_table = serial_pci_tbl,
  2097. };
  2098. static int __init serial8250_pci_init(void)
  2099. {
  2100. return pci_register_driver(&serial_pci_driver);
  2101. }
  2102. static void __exit serial8250_pci_exit(void)
  2103. {
  2104. pci_unregister_driver(&serial_pci_driver);
  2105. }
  2106. module_init(serial8250_pci_init);
  2107. module_exit(serial8250_pci_exit);
  2108. MODULE_LICENSE("GPL");
  2109. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  2110. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);