bnx2.c 142 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004, 2005, 2006 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #include <linux/config.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/timer.h>
  16. #include <linux/errno.h>
  17. #include <linux/ioport.h>
  18. #include <linux/slab.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/dma-mapping.h>
  27. #include <asm/bitops.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <linux/delay.h>
  31. #include <asm/byteorder.h>
  32. #include <linux/time.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mii.h>
  35. #ifdef NETIF_F_HW_VLAN_TX
  36. #include <linux/if_vlan.h>
  37. #define BCM_VLAN 1
  38. #endif
  39. #ifdef NETIF_F_TSO
  40. #include <net/ip.h>
  41. #include <net/tcp.h>
  42. #include <net/checksum.h>
  43. #define BCM_TSO 1
  44. #endif
  45. #include <linux/workqueue.h>
  46. #include <linux/crc32.h>
  47. #include <linux/prefetch.h>
  48. #include <linux/cache.h>
  49. #include <linux/zlib.h>
  50. #include "bnx2.h"
  51. #include "bnx2_fw.h"
  52. #define DRV_MODULE_NAME "bnx2"
  53. #define PFX DRV_MODULE_NAME ": "
  54. #define DRV_MODULE_VERSION "1.4.40"
  55. #define DRV_MODULE_RELDATE "May 22, 2006"
  56. #define RUN_AT(x) (jiffies + (x))
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (5*HZ)
  59. static const char version[] __devinitdata =
  60. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  61. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  62. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708 Driver");
  63. MODULE_LICENSE("GPL");
  64. MODULE_VERSION(DRV_MODULE_VERSION);
  65. static int disable_msi = 0;
  66. module_param(disable_msi, int, 0);
  67. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  68. typedef enum {
  69. BCM5706 = 0,
  70. NC370T,
  71. NC370I,
  72. BCM5706S,
  73. NC370F,
  74. BCM5708,
  75. BCM5708S,
  76. } board_t;
  77. /* indexed by board_t, above */
  78. static const struct {
  79. char *name;
  80. } board_info[] __devinitdata = {
  81. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  82. { "HP NC370T Multifunction Gigabit Server Adapter" },
  83. { "HP NC370i Multifunction Gigabit Server Adapter" },
  84. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  85. { "HP NC370F Multifunction Gigabit Server Adapter" },
  86. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  87. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  88. };
  89. static struct pci_device_id bnx2_pci_tbl[] = {
  90. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  91. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  92. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  93. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  94. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  95. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  96. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  97. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  98. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  99. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  100. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  101. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  102. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  103. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  104. { 0, }
  105. };
  106. static struct flash_spec flash_table[] =
  107. {
  108. /* Slow EEPROM */
  109. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  110. 1, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  111. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  112. "EEPROM - slow"},
  113. /* Expansion entry 0001 */
  114. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  115. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  116. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  117. "Entry 0001"},
  118. /* Saifun SA25F010 (non-buffered flash) */
  119. /* strap, cfg1, & write1 need updates */
  120. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  121. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  122. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  123. "Non-buffered flash (128kB)"},
  124. /* Saifun SA25F020 (non-buffered flash) */
  125. /* strap, cfg1, & write1 need updates */
  126. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  127. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  128. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  129. "Non-buffered flash (256kB)"},
  130. /* Expansion entry 0100 */
  131. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  132. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  133. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  134. "Entry 0100"},
  135. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  136. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  137. 0, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  138. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  139. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  140. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  141. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  142. 0, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  143. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  144. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  145. /* Saifun SA25F005 (non-buffered flash) */
  146. /* strap, cfg1, & write1 need updates */
  147. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  148. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  149. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  150. "Non-buffered flash (64kB)"},
  151. /* Fast EEPROM */
  152. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  153. 1, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  154. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  155. "EEPROM - fast"},
  156. /* Expansion entry 1001 */
  157. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  158. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  159. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  160. "Entry 1001"},
  161. /* Expansion entry 1010 */
  162. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  163. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  164. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  165. "Entry 1010"},
  166. /* ATMEL AT45DB011B (buffered flash) */
  167. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  168. 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  169. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  170. "Buffered flash (128kB)"},
  171. /* Expansion entry 1100 */
  172. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  173. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  174. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  175. "Entry 1100"},
  176. /* Expansion entry 1101 */
  177. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  178. 0, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  179. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  180. "Entry 1101"},
  181. /* Ateml Expansion entry 1110 */
  182. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  183. 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  184. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  185. "Entry 1110 (Atmel)"},
  186. /* ATMEL AT45DB021B (buffered flash) */
  187. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  188. 1, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  189. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  190. "Buffered flash (256kB)"},
  191. };
  192. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  193. static inline u32 bnx2_tx_avail(struct bnx2 *bp)
  194. {
  195. u32 diff = TX_RING_IDX(bp->tx_prod) - TX_RING_IDX(bp->tx_cons);
  196. if (diff > MAX_TX_DESC_CNT)
  197. diff = (diff & MAX_TX_DESC_CNT) - 1;
  198. return (bp->tx_ring_size - diff);
  199. }
  200. static u32
  201. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  202. {
  203. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  204. return (REG_RD(bp, BNX2_PCICFG_REG_WINDOW));
  205. }
  206. static void
  207. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  208. {
  209. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  210. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  211. }
  212. static void
  213. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  214. {
  215. offset += cid_addr;
  216. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  217. REG_WR(bp, BNX2_CTX_DATA, val);
  218. }
  219. static int
  220. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  221. {
  222. u32 val1;
  223. int i, ret;
  224. if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
  225. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  226. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  227. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  228. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  229. udelay(40);
  230. }
  231. val1 = (bp->phy_addr << 21) | (reg << 16) |
  232. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  233. BNX2_EMAC_MDIO_COMM_START_BUSY;
  234. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  235. for (i = 0; i < 50; i++) {
  236. udelay(10);
  237. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  238. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  239. udelay(5);
  240. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  241. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  242. break;
  243. }
  244. }
  245. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  246. *val = 0x0;
  247. ret = -EBUSY;
  248. }
  249. else {
  250. *val = val1;
  251. ret = 0;
  252. }
  253. if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
  254. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  255. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  256. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  257. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  258. udelay(40);
  259. }
  260. return ret;
  261. }
  262. static int
  263. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  264. {
  265. u32 val1;
  266. int i, ret;
  267. if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
  268. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  269. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  270. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  271. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  272. udelay(40);
  273. }
  274. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  275. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  276. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  277. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  278. for (i = 0; i < 50; i++) {
  279. udelay(10);
  280. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  281. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  282. udelay(5);
  283. break;
  284. }
  285. }
  286. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  287. ret = -EBUSY;
  288. else
  289. ret = 0;
  290. if (bp->phy_flags & PHY_INT_MODE_AUTO_POLLING_FLAG) {
  291. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  292. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  293. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  294. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  295. udelay(40);
  296. }
  297. return ret;
  298. }
  299. static void
  300. bnx2_disable_int(struct bnx2 *bp)
  301. {
  302. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  303. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  304. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  305. }
  306. static void
  307. bnx2_enable_int(struct bnx2 *bp)
  308. {
  309. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  310. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  311. BNX2_PCICFG_INT_ACK_CMD_MASK_INT | bp->last_status_idx);
  312. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  313. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID | bp->last_status_idx);
  314. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  315. }
  316. static void
  317. bnx2_disable_int_sync(struct bnx2 *bp)
  318. {
  319. atomic_inc(&bp->intr_sem);
  320. bnx2_disable_int(bp);
  321. synchronize_irq(bp->pdev->irq);
  322. }
  323. static void
  324. bnx2_netif_stop(struct bnx2 *bp)
  325. {
  326. bnx2_disable_int_sync(bp);
  327. if (netif_running(bp->dev)) {
  328. netif_poll_disable(bp->dev);
  329. netif_tx_disable(bp->dev);
  330. bp->dev->trans_start = jiffies; /* prevent tx timeout */
  331. }
  332. }
  333. static void
  334. bnx2_netif_start(struct bnx2 *bp)
  335. {
  336. if (atomic_dec_and_test(&bp->intr_sem)) {
  337. if (netif_running(bp->dev)) {
  338. netif_wake_queue(bp->dev);
  339. netif_poll_enable(bp->dev);
  340. bnx2_enable_int(bp);
  341. }
  342. }
  343. }
  344. static void
  345. bnx2_free_mem(struct bnx2 *bp)
  346. {
  347. int i;
  348. if (bp->status_blk) {
  349. pci_free_consistent(bp->pdev, bp->status_stats_size,
  350. bp->status_blk, bp->status_blk_mapping);
  351. bp->status_blk = NULL;
  352. bp->stats_blk = NULL;
  353. }
  354. if (bp->tx_desc_ring) {
  355. pci_free_consistent(bp->pdev,
  356. sizeof(struct tx_bd) * TX_DESC_CNT,
  357. bp->tx_desc_ring, bp->tx_desc_mapping);
  358. bp->tx_desc_ring = NULL;
  359. }
  360. kfree(bp->tx_buf_ring);
  361. bp->tx_buf_ring = NULL;
  362. for (i = 0; i < bp->rx_max_ring; i++) {
  363. if (bp->rx_desc_ring[i])
  364. pci_free_consistent(bp->pdev,
  365. sizeof(struct rx_bd) * RX_DESC_CNT,
  366. bp->rx_desc_ring[i],
  367. bp->rx_desc_mapping[i]);
  368. bp->rx_desc_ring[i] = NULL;
  369. }
  370. vfree(bp->rx_buf_ring);
  371. bp->rx_buf_ring = NULL;
  372. }
  373. static int
  374. bnx2_alloc_mem(struct bnx2 *bp)
  375. {
  376. int i, status_blk_size;
  377. bp->tx_buf_ring = kzalloc(sizeof(struct sw_bd) * TX_DESC_CNT,
  378. GFP_KERNEL);
  379. if (bp->tx_buf_ring == NULL)
  380. return -ENOMEM;
  381. bp->tx_desc_ring = pci_alloc_consistent(bp->pdev,
  382. sizeof(struct tx_bd) *
  383. TX_DESC_CNT,
  384. &bp->tx_desc_mapping);
  385. if (bp->tx_desc_ring == NULL)
  386. goto alloc_mem_err;
  387. bp->rx_buf_ring = vmalloc(sizeof(struct sw_bd) * RX_DESC_CNT *
  388. bp->rx_max_ring);
  389. if (bp->rx_buf_ring == NULL)
  390. goto alloc_mem_err;
  391. memset(bp->rx_buf_ring, 0, sizeof(struct sw_bd) * RX_DESC_CNT *
  392. bp->rx_max_ring);
  393. for (i = 0; i < bp->rx_max_ring; i++) {
  394. bp->rx_desc_ring[i] =
  395. pci_alloc_consistent(bp->pdev,
  396. sizeof(struct rx_bd) * RX_DESC_CNT,
  397. &bp->rx_desc_mapping[i]);
  398. if (bp->rx_desc_ring[i] == NULL)
  399. goto alloc_mem_err;
  400. }
  401. /* Combine status and statistics blocks into one allocation. */
  402. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  403. bp->status_stats_size = status_blk_size +
  404. sizeof(struct statistics_block);
  405. bp->status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
  406. &bp->status_blk_mapping);
  407. if (bp->status_blk == NULL)
  408. goto alloc_mem_err;
  409. memset(bp->status_blk, 0, bp->status_stats_size);
  410. bp->stats_blk = (void *) ((unsigned long) bp->status_blk +
  411. status_blk_size);
  412. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  413. return 0;
  414. alloc_mem_err:
  415. bnx2_free_mem(bp);
  416. return -ENOMEM;
  417. }
  418. static void
  419. bnx2_report_fw_link(struct bnx2 *bp)
  420. {
  421. u32 fw_link_status = 0;
  422. if (bp->link_up) {
  423. u32 bmsr;
  424. switch (bp->line_speed) {
  425. case SPEED_10:
  426. if (bp->duplex == DUPLEX_HALF)
  427. fw_link_status = BNX2_LINK_STATUS_10HALF;
  428. else
  429. fw_link_status = BNX2_LINK_STATUS_10FULL;
  430. break;
  431. case SPEED_100:
  432. if (bp->duplex == DUPLEX_HALF)
  433. fw_link_status = BNX2_LINK_STATUS_100HALF;
  434. else
  435. fw_link_status = BNX2_LINK_STATUS_100FULL;
  436. break;
  437. case SPEED_1000:
  438. if (bp->duplex == DUPLEX_HALF)
  439. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  440. else
  441. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  442. break;
  443. case SPEED_2500:
  444. if (bp->duplex == DUPLEX_HALF)
  445. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  446. else
  447. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  448. break;
  449. }
  450. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  451. if (bp->autoneg) {
  452. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  453. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  454. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  455. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  456. bp->phy_flags & PHY_PARALLEL_DETECT_FLAG)
  457. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  458. else
  459. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  460. }
  461. }
  462. else
  463. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  464. REG_WR_IND(bp, bp->shmem_base + BNX2_LINK_STATUS, fw_link_status);
  465. }
  466. static void
  467. bnx2_report_link(struct bnx2 *bp)
  468. {
  469. if (bp->link_up) {
  470. netif_carrier_on(bp->dev);
  471. printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
  472. printk("%d Mbps ", bp->line_speed);
  473. if (bp->duplex == DUPLEX_FULL)
  474. printk("full duplex");
  475. else
  476. printk("half duplex");
  477. if (bp->flow_ctrl) {
  478. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  479. printk(", receive ");
  480. if (bp->flow_ctrl & FLOW_CTRL_TX)
  481. printk("& transmit ");
  482. }
  483. else {
  484. printk(", transmit ");
  485. }
  486. printk("flow control ON");
  487. }
  488. printk("\n");
  489. }
  490. else {
  491. netif_carrier_off(bp->dev);
  492. printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
  493. }
  494. bnx2_report_fw_link(bp);
  495. }
  496. static void
  497. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  498. {
  499. u32 local_adv, remote_adv;
  500. bp->flow_ctrl = 0;
  501. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  502. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  503. if (bp->duplex == DUPLEX_FULL) {
  504. bp->flow_ctrl = bp->req_flow_ctrl;
  505. }
  506. return;
  507. }
  508. if (bp->duplex != DUPLEX_FULL) {
  509. return;
  510. }
  511. if ((bp->phy_flags & PHY_SERDES_FLAG) &&
  512. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  513. u32 val;
  514. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  515. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  516. bp->flow_ctrl |= FLOW_CTRL_TX;
  517. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  518. bp->flow_ctrl |= FLOW_CTRL_RX;
  519. return;
  520. }
  521. bnx2_read_phy(bp, MII_ADVERTISE, &local_adv);
  522. bnx2_read_phy(bp, MII_LPA, &remote_adv);
  523. if (bp->phy_flags & PHY_SERDES_FLAG) {
  524. u32 new_local_adv = 0;
  525. u32 new_remote_adv = 0;
  526. if (local_adv & ADVERTISE_1000XPAUSE)
  527. new_local_adv |= ADVERTISE_PAUSE_CAP;
  528. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  529. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  530. if (remote_adv & ADVERTISE_1000XPAUSE)
  531. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  532. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  533. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  534. local_adv = new_local_adv;
  535. remote_adv = new_remote_adv;
  536. }
  537. /* See Table 28B-3 of 802.3ab-1999 spec. */
  538. if (local_adv & ADVERTISE_PAUSE_CAP) {
  539. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  540. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  541. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  542. }
  543. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  544. bp->flow_ctrl = FLOW_CTRL_RX;
  545. }
  546. }
  547. else {
  548. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  549. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  550. }
  551. }
  552. }
  553. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  554. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  555. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  556. bp->flow_ctrl = FLOW_CTRL_TX;
  557. }
  558. }
  559. }
  560. static int
  561. bnx2_5708s_linkup(struct bnx2 *bp)
  562. {
  563. u32 val;
  564. bp->link_up = 1;
  565. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  566. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  567. case BCM5708S_1000X_STAT1_SPEED_10:
  568. bp->line_speed = SPEED_10;
  569. break;
  570. case BCM5708S_1000X_STAT1_SPEED_100:
  571. bp->line_speed = SPEED_100;
  572. break;
  573. case BCM5708S_1000X_STAT1_SPEED_1G:
  574. bp->line_speed = SPEED_1000;
  575. break;
  576. case BCM5708S_1000X_STAT1_SPEED_2G5:
  577. bp->line_speed = SPEED_2500;
  578. break;
  579. }
  580. if (val & BCM5708S_1000X_STAT1_FD)
  581. bp->duplex = DUPLEX_FULL;
  582. else
  583. bp->duplex = DUPLEX_HALF;
  584. return 0;
  585. }
  586. static int
  587. bnx2_5706s_linkup(struct bnx2 *bp)
  588. {
  589. u32 bmcr, local_adv, remote_adv, common;
  590. bp->link_up = 1;
  591. bp->line_speed = SPEED_1000;
  592. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  593. if (bmcr & BMCR_FULLDPLX) {
  594. bp->duplex = DUPLEX_FULL;
  595. }
  596. else {
  597. bp->duplex = DUPLEX_HALF;
  598. }
  599. if (!(bmcr & BMCR_ANENABLE)) {
  600. return 0;
  601. }
  602. bnx2_read_phy(bp, MII_ADVERTISE, &local_adv);
  603. bnx2_read_phy(bp, MII_LPA, &remote_adv);
  604. common = local_adv & remote_adv;
  605. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  606. if (common & ADVERTISE_1000XFULL) {
  607. bp->duplex = DUPLEX_FULL;
  608. }
  609. else {
  610. bp->duplex = DUPLEX_HALF;
  611. }
  612. }
  613. return 0;
  614. }
  615. static int
  616. bnx2_copper_linkup(struct bnx2 *bp)
  617. {
  618. u32 bmcr;
  619. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  620. if (bmcr & BMCR_ANENABLE) {
  621. u32 local_adv, remote_adv, common;
  622. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  623. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  624. common = local_adv & (remote_adv >> 2);
  625. if (common & ADVERTISE_1000FULL) {
  626. bp->line_speed = SPEED_1000;
  627. bp->duplex = DUPLEX_FULL;
  628. }
  629. else if (common & ADVERTISE_1000HALF) {
  630. bp->line_speed = SPEED_1000;
  631. bp->duplex = DUPLEX_HALF;
  632. }
  633. else {
  634. bnx2_read_phy(bp, MII_ADVERTISE, &local_adv);
  635. bnx2_read_phy(bp, MII_LPA, &remote_adv);
  636. common = local_adv & remote_adv;
  637. if (common & ADVERTISE_100FULL) {
  638. bp->line_speed = SPEED_100;
  639. bp->duplex = DUPLEX_FULL;
  640. }
  641. else if (common & ADVERTISE_100HALF) {
  642. bp->line_speed = SPEED_100;
  643. bp->duplex = DUPLEX_HALF;
  644. }
  645. else if (common & ADVERTISE_10FULL) {
  646. bp->line_speed = SPEED_10;
  647. bp->duplex = DUPLEX_FULL;
  648. }
  649. else if (common & ADVERTISE_10HALF) {
  650. bp->line_speed = SPEED_10;
  651. bp->duplex = DUPLEX_HALF;
  652. }
  653. else {
  654. bp->line_speed = 0;
  655. bp->link_up = 0;
  656. }
  657. }
  658. }
  659. else {
  660. if (bmcr & BMCR_SPEED100) {
  661. bp->line_speed = SPEED_100;
  662. }
  663. else {
  664. bp->line_speed = SPEED_10;
  665. }
  666. if (bmcr & BMCR_FULLDPLX) {
  667. bp->duplex = DUPLEX_FULL;
  668. }
  669. else {
  670. bp->duplex = DUPLEX_HALF;
  671. }
  672. }
  673. return 0;
  674. }
  675. static int
  676. bnx2_set_mac_link(struct bnx2 *bp)
  677. {
  678. u32 val;
  679. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  680. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  681. (bp->duplex == DUPLEX_HALF)) {
  682. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  683. }
  684. /* Configure the EMAC mode register. */
  685. val = REG_RD(bp, BNX2_EMAC_MODE);
  686. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  687. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  688. BNX2_EMAC_MODE_25G);
  689. if (bp->link_up) {
  690. switch (bp->line_speed) {
  691. case SPEED_10:
  692. if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  693. val |= BNX2_EMAC_MODE_PORT_MII_10;
  694. break;
  695. }
  696. /* fall through */
  697. case SPEED_100:
  698. val |= BNX2_EMAC_MODE_PORT_MII;
  699. break;
  700. case SPEED_2500:
  701. val |= BNX2_EMAC_MODE_25G;
  702. /* fall through */
  703. case SPEED_1000:
  704. val |= BNX2_EMAC_MODE_PORT_GMII;
  705. break;
  706. }
  707. }
  708. else {
  709. val |= BNX2_EMAC_MODE_PORT_GMII;
  710. }
  711. /* Set the MAC to operate in the appropriate duplex mode. */
  712. if (bp->duplex == DUPLEX_HALF)
  713. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  714. REG_WR(bp, BNX2_EMAC_MODE, val);
  715. /* Enable/disable rx PAUSE. */
  716. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  717. if (bp->flow_ctrl & FLOW_CTRL_RX)
  718. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  719. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  720. /* Enable/disable tx PAUSE. */
  721. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  722. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  723. if (bp->flow_ctrl & FLOW_CTRL_TX)
  724. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  725. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  726. /* Acknowledge the interrupt. */
  727. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  728. return 0;
  729. }
  730. static int
  731. bnx2_set_link(struct bnx2 *bp)
  732. {
  733. u32 bmsr;
  734. u8 link_up;
  735. if (bp->loopback == MAC_LOOPBACK) {
  736. bp->link_up = 1;
  737. return 0;
  738. }
  739. link_up = bp->link_up;
  740. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  741. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  742. if ((bp->phy_flags & PHY_SERDES_FLAG) &&
  743. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  744. u32 val;
  745. val = REG_RD(bp, BNX2_EMAC_STATUS);
  746. if (val & BNX2_EMAC_STATUS_LINK)
  747. bmsr |= BMSR_LSTATUS;
  748. else
  749. bmsr &= ~BMSR_LSTATUS;
  750. }
  751. if (bmsr & BMSR_LSTATUS) {
  752. bp->link_up = 1;
  753. if (bp->phy_flags & PHY_SERDES_FLAG) {
  754. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  755. bnx2_5706s_linkup(bp);
  756. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  757. bnx2_5708s_linkup(bp);
  758. }
  759. else {
  760. bnx2_copper_linkup(bp);
  761. }
  762. bnx2_resolve_flow_ctrl(bp);
  763. }
  764. else {
  765. if ((bp->phy_flags & PHY_SERDES_FLAG) &&
  766. (bp->autoneg & AUTONEG_SPEED)) {
  767. u32 bmcr;
  768. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  769. if (!(bmcr & BMCR_ANENABLE)) {
  770. bnx2_write_phy(bp, MII_BMCR, bmcr |
  771. BMCR_ANENABLE);
  772. }
  773. }
  774. bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
  775. bp->link_up = 0;
  776. }
  777. if (bp->link_up != link_up) {
  778. bnx2_report_link(bp);
  779. }
  780. bnx2_set_mac_link(bp);
  781. return 0;
  782. }
  783. static int
  784. bnx2_reset_phy(struct bnx2 *bp)
  785. {
  786. int i;
  787. u32 reg;
  788. bnx2_write_phy(bp, MII_BMCR, BMCR_RESET);
  789. #define PHY_RESET_MAX_WAIT 100
  790. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  791. udelay(10);
  792. bnx2_read_phy(bp, MII_BMCR, &reg);
  793. if (!(reg & BMCR_RESET)) {
  794. udelay(20);
  795. break;
  796. }
  797. }
  798. if (i == PHY_RESET_MAX_WAIT) {
  799. return -EBUSY;
  800. }
  801. return 0;
  802. }
  803. static u32
  804. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  805. {
  806. u32 adv = 0;
  807. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  808. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  809. if (bp->phy_flags & PHY_SERDES_FLAG) {
  810. adv = ADVERTISE_1000XPAUSE;
  811. }
  812. else {
  813. adv = ADVERTISE_PAUSE_CAP;
  814. }
  815. }
  816. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  817. if (bp->phy_flags & PHY_SERDES_FLAG) {
  818. adv = ADVERTISE_1000XPSE_ASYM;
  819. }
  820. else {
  821. adv = ADVERTISE_PAUSE_ASYM;
  822. }
  823. }
  824. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  825. if (bp->phy_flags & PHY_SERDES_FLAG) {
  826. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  827. }
  828. else {
  829. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  830. }
  831. }
  832. return adv;
  833. }
  834. static int
  835. bnx2_setup_serdes_phy(struct bnx2 *bp)
  836. {
  837. u32 adv, bmcr, up1;
  838. u32 new_adv = 0;
  839. if (!(bp->autoneg & AUTONEG_SPEED)) {
  840. u32 new_bmcr;
  841. int force_link_down = 0;
  842. if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  843. bnx2_read_phy(bp, BCM5708S_UP1, &up1);
  844. if (up1 & BCM5708S_UP1_2G5) {
  845. up1 &= ~BCM5708S_UP1_2G5;
  846. bnx2_write_phy(bp, BCM5708S_UP1, up1);
  847. force_link_down = 1;
  848. }
  849. }
  850. bnx2_read_phy(bp, MII_ADVERTISE, &adv);
  851. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  852. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  853. new_bmcr = bmcr & ~BMCR_ANENABLE;
  854. new_bmcr |= BMCR_SPEED1000;
  855. if (bp->req_duplex == DUPLEX_FULL) {
  856. adv |= ADVERTISE_1000XFULL;
  857. new_bmcr |= BMCR_FULLDPLX;
  858. }
  859. else {
  860. adv |= ADVERTISE_1000XHALF;
  861. new_bmcr &= ~BMCR_FULLDPLX;
  862. }
  863. if ((new_bmcr != bmcr) || (force_link_down)) {
  864. /* Force a link down visible on the other side */
  865. if (bp->link_up) {
  866. bnx2_write_phy(bp, MII_ADVERTISE, adv &
  867. ~(ADVERTISE_1000XFULL |
  868. ADVERTISE_1000XHALF));
  869. bnx2_write_phy(bp, MII_BMCR, bmcr |
  870. BMCR_ANRESTART | BMCR_ANENABLE);
  871. bp->link_up = 0;
  872. netif_carrier_off(bp->dev);
  873. bnx2_write_phy(bp, MII_BMCR, new_bmcr);
  874. }
  875. bnx2_write_phy(bp, MII_ADVERTISE, adv);
  876. bnx2_write_phy(bp, MII_BMCR, new_bmcr);
  877. }
  878. return 0;
  879. }
  880. if (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) {
  881. bnx2_read_phy(bp, BCM5708S_UP1, &up1);
  882. up1 |= BCM5708S_UP1_2G5;
  883. bnx2_write_phy(bp, BCM5708S_UP1, up1);
  884. }
  885. if (bp->advertising & ADVERTISED_1000baseT_Full)
  886. new_adv |= ADVERTISE_1000XFULL;
  887. new_adv |= bnx2_phy_get_pause_adv(bp);
  888. bnx2_read_phy(bp, MII_ADVERTISE, &adv);
  889. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  890. bp->serdes_an_pending = 0;
  891. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  892. /* Force a link down visible on the other side */
  893. if (bp->link_up) {
  894. int i;
  895. bnx2_write_phy(bp, MII_BMCR, BMCR_LOOPBACK);
  896. for (i = 0; i < 110; i++) {
  897. udelay(100);
  898. }
  899. }
  900. bnx2_write_phy(bp, MII_ADVERTISE, new_adv);
  901. bnx2_write_phy(bp, MII_BMCR, bmcr | BMCR_ANRESTART |
  902. BMCR_ANENABLE);
  903. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  904. /* Speed up link-up time when the link partner
  905. * does not autonegotiate which is very common
  906. * in blade servers. Some blade servers use
  907. * IPMI for kerboard input and it's important
  908. * to minimize link disruptions. Autoneg. involves
  909. * exchanging base pages plus 3 next pages and
  910. * normally completes in about 120 msec.
  911. */
  912. bp->current_interval = SERDES_AN_TIMEOUT;
  913. bp->serdes_an_pending = 1;
  914. mod_timer(&bp->timer, jiffies + bp->current_interval);
  915. }
  916. }
  917. return 0;
  918. }
  919. #define ETHTOOL_ALL_FIBRE_SPEED \
  920. (ADVERTISED_1000baseT_Full)
  921. #define ETHTOOL_ALL_COPPER_SPEED \
  922. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  923. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  924. ADVERTISED_1000baseT_Full)
  925. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  926. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  927. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  928. static int
  929. bnx2_setup_copper_phy(struct bnx2 *bp)
  930. {
  931. u32 bmcr;
  932. u32 new_bmcr;
  933. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  934. if (bp->autoneg & AUTONEG_SPEED) {
  935. u32 adv_reg, adv1000_reg;
  936. u32 new_adv_reg = 0;
  937. u32 new_adv1000_reg = 0;
  938. bnx2_read_phy(bp, MII_ADVERTISE, &adv_reg);
  939. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  940. ADVERTISE_PAUSE_ASYM);
  941. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  942. adv1000_reg &= PHY_ALL_1000_SPEED;
  943. if (bp->advertising & ADVERTISED_10baseT_Half)
  944. new_adv_reg |= ADVERTISE_10HALF;
  945. if (bp->advertising & ADVERTISED_10baseT_Full)
  946. new_adv_reg |= ADVERTISE_10FULL;
  947. if (bp->advertising & ADVERTISED_100baseT_Half)
  948. new_adv_reg |= ADVERTISE_100HALF;
  949. if (bp->advertising & ADVERTISED_100baseT_Full)
  950. new_adv_reg |= ADVERTISE_100FULL;
  951. if (bp->advertising & ADVERTISED_1000baseT_Full)
  952. new_adv1000_reg |= ADVERTISE_1000FULL;
  953. new_adv_reg |= ADVERTISE_CSMA;
  954. new_adv_reg |= bnx2_phy_get_pause_adv(bp);
  955. if ((adv1000_reg != new_adv1000_reg) ||
  956. (adv_reg != new_adv_reg) ||
  957. ((bmcr & BMCR_ANENABLE) == 0)) {
  958. bnx2_write_phy(bp, MII_ADVERTISE, new_adv_reg);
  959. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
  960. bnx2_write_phy(bp, MII_BMCR, BMCR_ANRESTART |
  961. BMCR_ANENABLE);
  962. }
  963. else if (bp->link_up) {
  964. /* Flow ctrl may have changed from auto to forced */
  965. /* or vice-versa. */
  966. bnx2_resolve_flow_ctrl(bp);
  967. bnx2_set_mac_link(bp);
  968. }
  969. return 0;
  970. }
  971. new_bmcr = 0;
  972. if (bp->req_line_speed == SPEED_100) {
  973. new_bmcr |= BMCR_SPEED100;
  974. }
  975. if (bp->req_duplex == DUPLEX_FULL) {
  976. new_bmcr |= BMCR_FULLDPLX;
  977. }
  978. if (new_bmcr != bmcr) {
  979. u32 bmsr;
  980. int i = 0;
  981. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  982. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  983. if (bmsr & BMSR_LSTATUS) {
  984. /* Force link down */
  985. bnx2_write_phy(bp, MII_BMCR, BMCR_LOOPBACK);
  986. do {
  987. udelay(100);
  988. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  989. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  990. i++;
  991. } while ((bmsr & BMSR_LSTATUS) && (i < 620));
  992. }
  993. bnx2_write_phy(bp, MII_BMCR, new_bmcr);
  994. /* Normally, the new speed is setup after the link has
  995. * gone down and up again. In some cases, link will not go
  996. * down so we need to set up the new speed here.
  997. */
  998. if (bmsr & BMSR_LSTATUS) {
  999. bp->line_speed = bp->req_line_speed;
  1000. bp->duplex = bp->req_duplex;
  1001. bnx2_resolve_flow_ctrl(bp);
  1002. bnx2_set_mac_link(bp);
  1003. }
  1004. }
  1005. return 0;
  1006. }
  1007. static int
  1008. bnx2_setup_phy(struct bnx2 *bp)
  1009. {
  1010. if (bp->loopback == MAC_LOOPBACK)
  1011. return 0;
  1012. if (bp->phy_flags & PHY_SERDES_FLAG) {
  1013. return (bnx2_setup_serdes_phy(bp));
  1014. }
  1015. else {
  1016. return (bnx2_setup_copper_phy(bp));
  1017. }
  1018. }
  1019. static int
  1020. bnx2_init_5708s_phy(struct bnx2 *bp)
  1021. {
  1022. u32 val;
  1023. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1024. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1025. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1026. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1027. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1028. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1029. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1030. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1031. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1032. if (bp->phy_flags & PHY_2_5G_CAPABLE_FLAG) {
  1033. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1034. val |= BCM5708S_UP1_2G5;
  1035. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1036. }
  1037. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1038. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1039. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1040. /* increase tx signal amplitude */
  1041. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1042. BCM5708S_BLK_ADDR_TX_MISC);
  1043. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1044. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1045. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1046. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1047. }
  1048. val = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_CONFIG) &
  1049. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1050. if (val) {
  1051. u32 is_backplane;
  1052. is_backplane = REG_RD_IND(bp, bp->shmem_base +
  1053. BNX2_SHARED_HW_CFG_CONFIG);
  1054. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1055. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1056. BCM5708S_BLK_ADDR_TX_MISC);
  1057. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1058. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1059. BCM5708S_BLK_ADDR_DIG);
  1060. }
  1061. }
  1062. return 0;
  1063. }
  1064. static int
  1065. bnx2_init_5706s_phy(struct bnx2 *bp)
  1066. {
  1067. bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
  1068. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  1069. REG_WR(bp, BNX2_MISC_UNUSED0, 0x300);
  1070. }
  1071. if (bp->dev->mtu > 1500) {
  1072. u32 val;
  1073. /* Set extended packet length bit */
  1074. bnx2_write_phy(bp, 0x18, 0x7);
  1075. bnx2_read_phy(bp, 0x18, &val);
  1076. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1077. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1078. bnx2_read_phy(bp, 0x1c, &val);
  1079. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1080. }
  1081. else {
  1082. u32 val;
  1083. bnx2_write_phy(bp, 0x18, 0x7);
  1084. bnx2_read_phy(bp, 0x18, &val);
  1085. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1086. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1087. bnx2_read_phy(bp, 0x1c, &val);
  1088. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1089. }
  1090. return 0;
  1091. }
  1092. static int
  1093. bnx2_init_copper_phy(struct bnx2 *bp)
  1094. {
  1095. u32 val;
  1096. bp->phy_flags |= PHY_CRC_FIX_FLAG;
  1097. if (bp->phy_flags & PHY_CRC_FIX_FLAG) {
  1098. bnx2_write_phy(bp, 0x18, 0x0c00);
  1099. bnx2_write_phy(bp, 0x17, 0x000a);
  1100. bnx2_write_phy(bp, 0x15, 0x310b);
  1101. bnx2_write_phy(bp, 0x17, 0x201f);
  1102. bnx2_write_phy(bp, 0x15, 0x9506);
  1103. bnx2_write_phy(bp, 0x17, 0x401f);
  1104. bnx2_write_phy(bp, 0x15, 0x14e2);
  1105. bnx2_write_phy(bp, 0x18, 0x0400);
  1106. }
  1107. if (bp->dev->mtu > 1500) {
  1108. /* Set extended packet length bit */
  1109. bnx2_write_phy(bp, 0x18, 0x7);
  1110. bnx2_read_phy(bp, 0x18, &val);
  1111. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1112. bnx2_read_phy(bp, 0x10, &val);
  1113. bnx2_write_phy(bp, 0x10, val | 0x1);
  1114. }
  1115. else {
  1116. bnx2_write_phy(bp, 0x18, 0x7);
  1117. bnx2_read_phy(bp, 0x18, &val);
  1118. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1119. bnx2_read_phy(bp, 0x10, &val);
  1120. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1121. }
  1122. /* ethernet@wirespeed */
  1123. bnx2_write_phy(bp, 0x18, 0x7007);
  1124. bnx2_read_phy(bp, 0x18, &val);
  1125. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  1126. return 0;
  1127. }
  1128. static int
  1129. bnx2_init_phy(struct bnx2 *bp)
  1130. {
  1131. u32 val;
  1132. int rc = 0;
  1133. bp->phy_flags &= ~PHY_INT_MODE_MASK_FLAG;
  1134. bp->phy_flags |= PHY_INT_MODE_LINK_READY_FLAG;
  1135. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  1136. bnx2_reset_phy(bp);
  1137. bnx2_read_phy(bp, MII_PHYSID1, &val);
  1138. bp->phy_id = val << 16;
  1139. bnx2_read_phy(bp, MII_PHYSID2, &val);
  1140. bp->phy_id |= val & 0xffff;
  1141. if (bp->phy_flags & PHY_SERDES_FLAG) {
  1142. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1143. rc = bnx2_init_5706s_phy(bp);
  1144. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1145. rc = bnx2_init_5708s_phy(bp);
  1146. }
  1147. else {
  1148. rc = bnx2_init_copper_phy(bp);
  1149. }
  1150. bnx2_setup_phy(bp);
  1151. return rc;
  1152. }
  1153. static int
  1154. bnx2_set_mac_loopback(struct bnx2 *bp)
  1155. {
  1156. u32 mac_mode;
  1157. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  1158. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  1159. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  1160. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  1161. bp->link_up = 1;
  1162. return 0;
  1163. }
  1164. static int bnx2_test_link(struct bnx2 *);
  1165. static int
  1166. bnx2_set_phy_loopback(struct bnx2 *bp)
  1167. {
  1168. u32 mac_mode;
  1169. int rc, i;
  1170. spin_lock_bh(&bp->phy_lock);
  1171. rc = bnx2_write_phy(bp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  1172. BMCR_SPEED1000);
  1173. spin_unlock_bh(&bp->phy_lock);
  1174. if (rc)
  1175. return rc;
  1176. for (i = 0; i < 10; i++) {
  1177. if (bnx2_test_link(bp) == 0)
  1178. break;
  1179. udelay(10);
  1180. }
  1181. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  1182. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1183. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1184. BNX2_EMAC_MODE_25G);
  1185. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  1186. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  1187. bp->link_up = 1;
  1188. return 0;
  1189. }
  1190. static int
  1191. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int silent)
  1192. {
  1193. int i;
  1194. u32 val;
  1195. bp->fw_wr_seq++;
  1196. msg_data |= bp->fw_wr_seq;
  1197. REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_MB, msg_data);
  1198. /* wait for an acknowledgement. */
  1199. for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
  1200. msleep(10);
  1201. val = REG_RD_IND(bp, bp->shmem_base + BNX2_FW_MB);
  1202. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  1203. break;
  1204. }
  1205. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  1206. return 0;
  1207. /* If we timed out, inform the firmware that this is the case. */
  1208. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  1209. if (!silent)
  1210. printk(KERN_ERR PFX "fw sync timeout, reset code = "
  1211. "%x\n", msg_data);
  1212. msg_data &= ~BNX2_DRV_MSG_CODE;
  1213. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  1214. REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_MB, msg_data);
  1215. return -EBUSY;
  1216. }
  1217. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  1218. return -EIO;
  1219. return 0;
  1220. }
  1221. static void
  1222. bnx2_init_context(struct bnx2 *bp)
  1223. {
  1224. u32 vcid;
  1225. vcid = 96;
  1226. while (vcid) {
  1227. u32 vcid_addr, pcid_addr, offset;
  1228. vcid--;
  1229. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  1230. u32 new_vcid;
  1231. vcid_addr = GET_PCID_ADDR(vcid);
  1232. if (vcid & 0x8) {
  1233. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  1234. }
  1235. else {
  1236. new_vcid = vcid;
  1237. }
  1238. pcid_addr = GET_PCID_ADDR(new_vcid);
  1239. }
  1240. else {
  1241. vcid_addr = GET_CID_ADDR(vcid);
  1242. pcid_addr = vcid_addr;
  1243. }
  1244. REG_WR(bp, BNX2_CTX_VIRT_ADDR, 0x00);
  1245. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  1246. /* Zero out the context. */
  1247. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4) {
  1248. CTX_WR(bp, 0x00, offset, 0);
  1249. }
  1250. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  1251. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  1252. }
  1253. }
  1254. static int
  1255. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  1256. {
  1257. u16 *good_mbuf;
  1258. u32 good_mbuf_cnt;
  1259. u32 val;
  1260. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  1261. if (good_mbuf == NULL) {
  1262. printk(KERN_ERR PFX "Failed to allocate memory in "
  1263. "bnx2_alloc_bad_rbuf\n");
  1264. return -ENOMEM;
  1265. }
  1266. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  1267. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  1268. good_mbuf_cnt = 0;
  1269. /* Allocate a bunch of mbufs and save the good ones in an array. */
  1270. val = REG_RD_IND(bp, BNX2_RBUF_STATUS1);
  1271. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  1272. REG_WR_IND(bp, BNX2_RBUF_COMMAND, BNX2_RBUF_COMMAND_ALLOC_REQ);
  1273. val = REG_RD_IND(bp, BNX2_RBUF_FW_BUF_ALLOC);
  1274. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  1275. /* The addresses with Bit 9 set are bad memory blocks. */
  1276. if (!(val & (1 << 9))) {
  1277. good_mbuf[good_mbuf_cnt] = (u16) val;
  1278. good_mbuf_cnt++;
  1279. }
  1280. val = REG_RD_IND(bp, BNX2_RBUF_STATUS1);
  1281. }
  1282. /* Free the good ones back to the mbuf pool thus discarding
  1283. * all the bad ones. */
  1284. while (good_mbuf_cnt) {
  1285. good_mbuf_cnt--;
  1286. val = good_mbuf[good_mbuf_cnt];
  1287. val = (val << 9) | val | 1;
  1288. REG_WR_IND(bp, BNX2_RBUF_FW_BUF_FREE, val);
  1289. }
  1290. kfree(good_mbuf);
  1291. return 0;
  1292. }
  1293. static void
  1294. bnx2_set_mac_addr(struct bnx2 *bp)
  1295. {
  1296. u32 val;
  1297. u8 *mac_addr = bp->dev->dev_addr;
  1298. val = (mac_addr[0] << 8) | mac_addr[1];
  1299. REG_WR(bp, BNX2_EMAC_MAC_MATCH0, val);
  1300. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  1301. (mac_addr[4] << 8) | mac_addr[5];
  1302. REG_WR(bp, BNX2_EMAC_MAC_MATCH1, val);
  1303. }
  1304. static inline int
  1305. bnx2_alloc_rx_skb(struct bnx2 *bp, u16 index)
  1306. {
  1307. struct sk_buff *skb;
  1308. struct sw_bd *rx_buf = &bp->rx_buf_ring[index];
  1309. dma_addr_t mapping;
  1310. struct rx_bd *rxbd = &bp->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  1311. unsigned long align;
  1312. skb = dev_alloc_skb(bp->rx_buf_size);
  1313. if (skb == NULL) {
  1314. return -ENOMEM;
  1315. }
  1316. if (unlikely((align = (unsigned long) skb->data & 0x7))) {
  1317. skb_reserve(skb, 8 - align);
  1318. }
  1319. skb->dev = bp->dev;
  1320. mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
  1321. PCI_DMA_FROMDEVICE);
  1322. rx_buf->skb = skb;
  1323. pci_unmap_addr_set(rx_buf, mapping, mapping);
  1324. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  1325. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  1326. bp->rx_prod_bseq += bp->rx_buf_use_size;
  1327. return 0;
  1328. }
  1329. static void
  1330. bnx2_phy_int(struct bnx2 *bp)
  1331. {
  1332. u32 new_link_state, old_link_state;
  1333. new_link_state = bp->status_blk->status_attn_bits &
  1334. STATUS_ATTN_BITS_LINK_STATE;
  1335. old_link_state = bp->status_blk->status_attn_bits_ack &
  1336. STATUS_ATTN_BITS_LINK_STATE;
  1337. if (new_link_state != old_link_state) {
  1338. if (new_link_state) {
  1339. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD,
  1340. STATUS_ATTN_BITS_LINK_STATE);
  1341. }
  1342. else {
  1343. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD,
  1344. STATUS_ATTN_BITS_LINK_STATE);
  1345. }
  1346. bnx2_set_link(bp);
  1347. }
  1348. }
  1349. static void
  1350. bnx2_tx_int(struct bnx2 *bp)
  1351. {
  1352. struct status_block *sblk = bp->status_blk;
  1353. u16 hw_cons, sw_cons, sw_ring_cons;
  1354. int tx_free_bd = 0;
  1355. hw_cons = bp->hw_tx_cons = sblk->status_tx_quick_consumer_index0;
  1356. if ((hw_cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT) {
  1357. hw_cons++;
  1358. }
  1359. sw_cons = bp->tx_cons;
  1360. while (sw_cons != hw_cons) {
  1361. struct sw_bd *tx_buf;
  1362. struct sk_buff *skb;
  1363. int i, last;
  1364. sw_ring_cons = TX_RING_IDX(sw_cons);
  1365. tx_buf = &bp->tx_buf_ring[sw_ring_cons];
  1366. skb = tx_buf->skb;
  1367. #ifdef BCM_TSO
  1368. /* partial BD completions possible with TSO packets */
  1369. if (skb_shinfo(skb)->tso_size) {
  1370. u16 last_idx, last_ring_idx;
  1371. last_idx = sw_cons +
  1372. skb_shinfo(skb)->nr_frags + 1;
  1373. last_ring_idx = sw_ring_cons +
  1374. skb_shinfo(skb)->nr_frags + 1;
  1375. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  1376. last_idx++;
  1377. }
  1378. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  1379. break;
  1380. }
  1381. }
  1382. #endif
  1383. pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
  1384. skb_headlen(skb), PCI_DMA_TODEVICE);
  1385. tx_buf->skb = NULL;
  1386. last = skb_shinfo(skb)->nr_frags;
  1387. for (i = 0; i < last; i++) {
  1388. sw_cons = NEXT_TX_BD(sw_cons);
  1389. pci_unmap_page(bp->pdev,
  1390. pci_unmap_addr(
  1391. &bp->tx_buf_ring[TX_RING_IDX(sw_cons)],
  1392. mapping),
  1393. skb_shinfo(skb)->frags[i].size,
  1394. PCI_DMA_TODEVICE);
  1395. }
  1396. sw_cons = NEXT_TX_BD(sw_cons);
  1397. tx_free_bd += last + 1;
  1398. dev_kfree_skb_irq(skb);
  1399. hw_cons = bp->hw_tx_cons =
  1400. sblk->status_tx_quick_consumer_index0;
  1401. if ((hw_cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT) {
  1402. hw_cons++;
  1403. }
  1404. }
  1405. bp->tx_cons = sw_cons;
  1406. if (unlikely(netif_queue_stopped(bp->dev))) {
  1407. spin_lock(&bp->tx_lock);
  1408. if ((netif_queue_stopped(bp->dev)) &&
  1409. (bnx2_tx_avail(bp) > MAX_SKB_FRAGS)) {
  1410. netif_wake_queue(bp->dev);
  1411. }
  1412. spin_unlock(&bp->tx_lock);
  1413. }
  1414. }
  1415. static inline void
  1416. bnx2_reuse_rx_skb(struct bnx2 *bp, struct sk_buff *skb,
  1417. u16 cons, u16 prod)
  1418. {
  1419. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  1420. struct rx_bd *cons_bd, *prod_bd;
  1421. cons_rx_buf = &bp->rx_buf_ring[cons];
  1422. prod_rx_buf = &bp->rx_buf_ring[prod];
  1423. pci_dma_sync_single_for_device(bp->pdev,
  1424. pci_unmap_addr(cons_rx_buf, mapping),
  1425. bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  1426. bp->rx_prod_bseq += bp->rx_buf_use_size;
  1427. prod_rx_buf->skb = skb;
  1428. if (cons == prod)
  1429. return;
  1430. pci_unmap_addr_set(prod_rx_buf, mapping,
  1431. pci_unmap_addr(cons_rx_buf, mapping));
  1432. cons_bd = &bp->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  1433. prod_bd = &bp->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  1434. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  1435. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  1436. }
  1437. static int
  1438. bnx2_rx_int(struct bnx2 *bp, int budget)
  1439. {
  1440. struct status_block *sblk = bp->status_blk;
  1441. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  1442. struct l2_fhdr *rx_hdr;
  1443. int rx_pkt = 0;
  1444. hw_cons = bp->hw_rx_cons = sblk->status_rx_quick_consumer_index0;
  1445. if ((hw_cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT) {
  1446. hw_cons++;
  1447. }
  1448. sw_cons = bp->rx_cons;
  1449. sw_prod = bp->rx_prod;
  1450. /* Memory barrier necessary as speculative reads of the rx
  1451. * buffer can be ahead of the index in the status block
  1452. */
  1453. rmb();
  1454. while (sw_cons != hw_cons) {
  1455. unsigned int len;
  1456. u32 status;
  1457. struct sw_bd *rx_buf;
  1458. struct sk_buff *skb;
  1459. dma_addr_t dma_addr;
  1460. sw_ring_cons = RX_RING_IDX(sw_cons);
  1461. sw_ring_prod = RX_RING_IDX(sw_prod);
  1462. rx_buf = &bp->rx_buf_ring[sw_ring_cons];
  1463. skb = rx_buf->skb;
  1464. rx_buf->skb = NULL;
  1465. dma_addr = pci_unmap_addr(rx_buf, mapping);
  1466. pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
  1467. bp->rx_offset + RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  1468. rx_hdr = (struct l2_fhdr *) skb->data;
  1469. len = rx_hdr->l2_fhdr_pkt_len - 4;
  1470. if ((status = rx_hdr->l2_fhdr_status) &
  1471. (L2_FHDR_ERRORS_BAD_CRC |
  1472. L2_FHDR_ERRORS_PHY_DECODE |
  1473. L2_FHDR_ERRORS_ALIGNMENT |
  1474. L2_FHDR_ERRORS_TOO_SHORT |
  1475. L2_FHDR_ERRORS_GIANT_FRAME)) {
  1476. goto reuse_rx;
  1477. }
  1478. /* Since we don't have a jumbo ring, copy small packets
  1479. * if mtu > 1500
  1480. */
  1481. if ((bp->dev->mtu > 1500) && (len <= RX_COPY_THRESH)) {
  1482. struct sk_buff *new_skb;
  1483. new_skb = dev_alloc_skb(len + 2);
  1484. if (new_skb == NULL)
  1485. goto reuse_rx;
  1486. /* aligned copy */
  1487. memcpy(new_skb->data,
  1488. skb->data + bp->rx_offset - 2,
  1489. len + 2);
  1490. skb_reserve(new_skb, 2);
  1491. skb_put(new_skb, len);
  1492. new_skb->dev = bp->dev;
  1493. bnx2_reuse_rx_skb(bp, skb,
  1494. sw_ring_cons, sw_ring_prod);
  1495. skb = new_skb;
  1496. }
  1497. else if (bnx2_alloc_rx_skb(bp, sw_ring_prod) == 0) {
  1498. pci_unmap_single(bp->pdev, dma_addr,
  1499. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  1500. skb_reserve(skb, bp->rx_offset);
  1501. skb_put(skb, len);
  1502. }
  1503. else {
  1504. reuse_rx:
  1505. bnx2_reuse_rx_skb(bp, skb,
  1506. sw_ring_cons, sw_ring_prod);
  1507. goto next_rx;
  1508. }
  1509. skb->protocol = eth_type_trans(skb, bp->dev);
  1510. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  1511. (ntohs(skb->protocol) != 0x8100)) {
  1512. dev_kfree_skb_irq(skb);
  1513. goto next_rx;
  1514. }
  1515. skb->ip_summed = CHECKSUM_NONE;
  1516. if (bp->rx_csum &&
  1517. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  1518. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  1519. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  1520. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  1521. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1522. }
  1523. #ifdef BCM_VLAN
  1524. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && (bp->vlgrp != 0)) {
  1525. vlan_hwaccel_receive_skb(skb, bp->vlgrp,
  1526. rx_hdr->l2_fhdr_vlan_tag);
  1527. }
  1528. else
  1529. #endif
  1530. netif_receive_skb(skb);
  1531. bp->dev->last_rx = jiffies;
  1532. rx_pkt++;
  1533. next_rx:
  1534. sw_cons = NEXT_RX_BD(sw_cons);
  1535. sw_prod = NEXT_RX_BD(sw_prod);
  1536. if ((rx_pkt == budget))
  1537. break;
  1538. /* Refresh hw_cons to see if there is new work */
  1539. if (sw_cons == hw_cons) {
  1540. hw_cons = bp->hw_rx_cons =
  1541. sblk->status_rx_quick_consumer_index0;
  1542. if ((hw_cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT)
  1543. hw_cons++;
  1544. rmb();
  1545. }
  1546. }
  1547. bp->rx_cons = sw_cons;
  1548. bp->rx_prod = sw_prod;
  1549. REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, sw_prod);
  1550. REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bp->rx_prod_bseq);
  1551. mmiowb();
  1552. return rx_pkt;
  1553. }
  1554. /* MSI ISR - The only difference between this and the INTx ISR
  1555. * is that the MSI interrupt is always serviced.
  1556. */
  1557. static irqreturn_t
  1558. bnx2_msi(int irq, void *dev_instance, struct pt_regs *regs)
  1559. {
  1560. struct net_device *dev = dev_instance;
  1561. struct bnx2 *bp = netdev_priv(dev);
  1562. prefetch(bp->status_blk);
  1563. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  1564. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  1565. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  1566. /* Return here if interrupt is disabled. */
  1567. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  1568. return IRQ_HANDLED;
  1569. netif_rx_schedule(dev);
  1570. return IRQ_HANDLED;
  1571. }
  1572. static irqreturn_t
  1573. bnx2_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  1574. {
  1575. struct net_device *dev = dev_instance;
  1576. struct bnx2 *bp = netdev_priv(dev);
  1577. /* When using INTx, it is possible for the interrupt to arrive
  1578. * at the CPU before the status block posted prior to the
  1579. * interrupt. Reading a register will flush the status block.
  1580. * When using MSI, the MSI message will always complete after
  1581. * the status block write.
  1582. */
  1583. if ((bp->status_blk->status_idx == bp->last_status_idx) &&
  1584. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  1585. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  1586. return IRQ_NONE;
  1587. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  1588. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  1589. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  1590. /* Return here if interrupt is shared and is disabled. */
  1591. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  1592. return IRQ_HANDLED;
  1593. netif_rx_schedule(dev);
  1594. return IRQ_HANDLED;
  1595. }
  1596. static inline int
  1597. bnx2_has_work(struct bnx2 *bp)
  1598. {
  1599. struct status_block *sblk = bp->status_blk;
  1600. if ((sblk->status_rx_quick_consumer_index0 != bp->hw_rx_cons) ||
  1601. (sblk->status_tx_quick_consumer_index0 != bp->hw_tx_cons))
  1602. return 1;
  1603. if (((sblk->status_attn_bits & STATUS_ATTN_BITS_LINK_STATE) != 0) !=
  1604. bp->link_up)
  1605. return 1;
  1606. return 0;
  1607. }
  1608. static int
  1609. bnx2_poll(struct net_device *dev, int *budget)
  1610. {
  1611. struct bnx2 *bp = netdev_priv(dev);
  1612. if ((bp->status_blk->status_attn_bits &
  1613. STATUS_ATTN_BITS_LINK_STATE) !=
  1614. (bp->status_blk->status_attn_bits_ack &
  1615. STATUS_ATTN_BITS_LINK_STATE)) {
  1616. spin_lock(&bp->phy_lock);
  1617. bnx2_phy_int(bp);
  1618. spin_unlock(&bp->phy_lock);
  1619. /* This is needed to take care of transient status
  1620. * during link changes.
  1621. */
  1622. REG_WR(bp, BNX2_HC_COMMAND,
  1623. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  1624. REG_RD(bp, BNX2_HC_COMMAND);
  1625. }
  1626. if (bp->status_blk->status_tx_quick_consumer_index0 != bp->hw_tx_cons)
  1627. bnx2_tx_int(bp);
  1628. if (bp->status_blk->status_rx_quick_consumer_index0 != bp->hw_rx_cons) {
  1629. int orig_budget = *budget;
  1630. int work_done;
  1631. if (orig_budget > dev->quota)
  1632. orig_budget = dev->quota;
  1633. work_done = bnx2_rx_int(bp, orig_budget);
  1634. *budget -= work_done;
  1635. dev->quota -= work_done;
  1636. }
  1637. bp->last_status_idx = bp->status_blk->status_idx;
  1638. rmb();
  1639. if (!bnx2_has_work(bp)) {
  1640. netif_rx_complete(dev);
  1641. if (likely(bp->flags & USING_MSI_FLAG)) {
  1642. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  1643. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  1644. bp->last_status_idx);
  1645. return 0;
  1646. }
  1647. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  1648. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  1649. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  1650. bp->last_status_idx);
  1651. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  1652. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  1653. bp->last_status_idx);
  1654. return 0;
  1655. }
  1656. return 1;
  1657. }
  1658. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  1659. * from set_multicast.
  1660. */
  1661. static void
  1662. bnx2_set_rx_mode(struct net_device *dev)
  1663. {
  1664. struct bnx2 *bp = netdev_priv(dev);
  1665. u32 rx_mode, sort_mode;
  1666. int i;
  1667. spin_lock_bh(&bp->phy_lock);
  1668. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  1669. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  1670. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  1671. #ifdef BCM_VLAN
  1672. if (!bp->vlgrp && !(bp->flags & ASF_ENABLE_FLAG))
  1673. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  1674. #else
  1675. if (!(bp->flags & ASF_ENABLE_FLAG))
  1676. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  1677. #endif
  1678. if (dev->flags & IFF_PROMISC) {
  1679. /* Promiscuous mode. */
  1680. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  1681. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN;
  1682. }
  1683. else if (dev->flags & IFF_ALLMULTI) {
  1684. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  1685. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  1686. 0xffffffff);
  1687. }
  1688. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  1689. }
  1690. else {
  1691. /* Accept one or more multicast(s). */
  1692. struct dev_mc_list *mclist;
  1693. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  1694. u32 regidx;
  1695. u32 bit;
  1696. u32 crc;
  1697. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  1698. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  1699. i++, mclist = mclist->next) {
  1700. crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
  1701. bit = crc & 0xff;
  1702. regidx = (bit & 0xe0) >> 5;
  1703. bit &= 0x1f;
  1704. mc_filter[regidx] |= (1 << bit);
  1705. }
  1706. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  1707. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  1708. mc_filter[i]);
  1709. }
  1710. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  1711. }
  1712. if (rx_mode != bp->rx_mode) {
  1713. bp->rx_mode = rx_mode;
  1714. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  1715. }
  1716. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  1717. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  1718. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  1719. spin_unlock_bh(&bp->phy_lock);
  1720. }
  1721. #define FW_BUF_SIZE 0x8000
  1722. static int
  1723. bnx2_gunzip_init(struct bnx2 *bp)
  1724. {
  1725. if ((bp->gunzip_buf = vmalloc(FW_BUF_SIZE)) == NULL)
  1726. goto gunzip_nomem1;
  1727. if ((bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL)) == NULL)
  1728. goto gunzip_nomem2;
  1729. bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(), GFP_KERNEL);
  1730. if (bp->strm->workspace == NULL)
  1731. goto gunzip_nomem3;
  1732. return 0;
  1733. gunzip_nomem3:
  1734. kfree(bp->strm);
  1735. bp->strm = NULL;
  1736. gunzip_nomem2:
  1737. vfree(bp->gunzip_buf);
  1738. bp->gunzip_buf = NULL;
  1739. gunzip_nomem1:
  1740. printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for "
  1741. "uncompression.\n", bp->dev->name);
  1742. return -ENOMEM;
  1743. }
  1744. static void
  1745. bnx2_gunzip_end(struct bnx2 *bp)
  1746. {
  1747. kfree(bp->strm->workspace);
  1748. kfree(bp->strm);
  1749. bp->strm = NULL;
  1750. if (bp->gunzip_buf) {
  1751. vfree(bp->gunzip_buf);
  1752. bp->gunzip_buf = NULL;
  1753. }
  1754. }
  1755. static int
  1756. bnx2_gunzip(struct bnx2 *bp, u8 *zbuf, int len, void **outbuf, int *outlen)
  1757. {
  1758. int n, rc;
  1759. /* check gzip header */
  1760. if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
  1761. return -EINVAL;
  1762. n = 10;
  1763. #define FNAME 0x8
  1764. if (zbuf[3] & FNAME)
  1765. while ((zbuf[n++] != 0) && (n < len));
  1766. bp->strm->next_in = zbuf + n;
  1767. bp->strm->avail_in = len - n;
  1768. bp->strm->next_out = bp->gunzip_buf;
  1769. bp->strm->avail_out = FW_BUF_SIZE;
  1770. rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
  1771. if (rc != Z_OK)
  1772. return rc;
  1773. rc = zlib_inflate(bp->strm, Z_FINISH);
  1774. *outlen = FW_BUF_SIZE - bp->strm->avail_out;
  1775. *outbuf = bp->gunzip_buf;
  1776. if ((rc != Z_OK) && (rc != Z_STREAM_END))
  1777. printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
  1778. bp->dev->name, bp->strm->msg);
  1779. zlib_inflateEnd(bp->strm);
  1780. if (rc == Z_STREAM_END)
  1781. return 0;
  1782. return rc;
  1783. }
  1784. static void
  1785. load_rv2p_fw(struct bnx2 *bp, u32 *rv2p_code, u32 rv2p_code_len,
  1786. u32 rv2p_proc)
  1787. {
  1788. int i;
  1789. u32 val;
  1790. for (i = 0; i < rv2p_code_len; i += 8) {
  1791. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, cpu_to_le32(*rv2p_code));
  1792. rv2p_code++;
  1793. REG_WR(bp, BNX2_RV2P_INSTR_LOW, cpu_to_le32(*rv2p_code));
  1794. rv2p_code++;
  1795. if (rv2p_proc == RV2P_PROC1) {
  1796. val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  1797. REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
  1798. }
  1799. else {
  1800. val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  1801. REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
  1802. }
  1803. }
  1804. /* Reset the processor, un-stall is done later. */
  1805. if (rv2p_proc == RV2P_PROC1) {
  1806. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  1807. }
  1808. else {
  1809. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  1810. }
  1811. }
  1812. static void
  1813. load_cpu_fw(struct bnx2 *bp, struct cpu_reg *cpu_reg, struct fw_info *fw)
  1814. {
  1815. u32 offset;
  1816. u32 val;
  1817. /* Halt the CPU. */
  1818. val = REG_RD_IND(bp, cpu_reg->mode);
  1819. val |= cpu_reg->mode_value_halt;
  1820. REG_WR_IND(bp, cpu_reg->mode, val);
  1821. REG_WR_IND(bp, cpu_reg->state, cpu_reg->state_value_clear);
  1822. /* Load the Text area. */
  1823. offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
  1824. if (fw->text) {
  1825. int j;
  1826. for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
  1827. REG_WR_IND(bp, offset, cpu_to_le32(fw->text[j]));
  1828. }
  1829. }
  1830. /* Load the Data area. */
  1831. offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
  1832. if (fw->data) {
  1833. int j;
  1834. for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
  1835. REG_WR_IND(bp, offset, fw->data[j]);
  1836. }
  1837. }
  1838. /* Load the SBSS area. */
  1839. offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
  1840. if (fw->sbss) {
  1841. int j;
  1842. for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
  1843. REG_WR_IND(bp, offset, fw->sbss[j]);
  1844. }
  1845. }
  1846. /* Load the BSS area. */
  1847. offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
  1848. if (fw->bss) {
  1849. int j;
  1850. for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
  1851. REG_WR_IND(bp, offset, fw->bss[j]);
  1852. }
  1853. }
  1854. /* Load the Read-Only area. */
  1855. offset = cpu_reg->spad_base +
  1856. (fw->rodata_addr - cpu_reg->mips_view_base);
  1857. if (fw->rodata) {
  1858. int j;
  1859. for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
  1860. REG_WR_IND(bp, offset, fw->rodata[j]);
  1861. }
  1862. }
  1863. /* Clear the pre-fetch instruction. */
  1864. REG_WR_IND(bp, cpu_reg->inst, 0);
  1865. REG_WR_IND(bp, cpu_reg->pc, fw->start_addr);
  1866. /* Start the CPU. */
  1867. val = REG_RD_IND(bp, cpu_reg->mode);
  1868. val &= ~cpu_reg->mode_value_halt;
  1869. REG_WR_IND(bp, cpu_reg->state, cpu_reg->state_value_clear);
  1870. REG_WR_IND(bp, cpu_reg->mode, val);
  1871. }
  1872. static int
  1873. bnx2_init_cpus(struct bnx2 *bp)
  1874. {
  1875. struct cpu_reg cpu_reg;
  1876. struct fw_info fw;
  1877. int rc = 0;
  1878. void *text;
  1879. u32 text_len;
  1880. if ((rc = bnx2_gunzip_init(bp)) != 0)
  1881. return rc;
  1882. /* Initialize the RV2P processor. */
  1883. rc = bnx2_gunzip(bp, bnx2_rv2p_proc1, sizeof(bnx2_rv2p_proc1), &text,
  1884. &text_len);
  1885. if (rc)
  1886. goto init_cpu_err;
  1887. load_rv2p_fw(bp, text, text_len, RV2P_PROC1);
  1888. rc = bnx2_gunzip(bp, bnx2_rv2p_proc2, sizeof(bnx2_rv2p_proc2), &text,
  1889. &text_len);
  1890. if (rc)
  1891. goto init_cpu_err;
  1892. load_rv2p_fw(bp, text, text_len, RV2P_PROC2);
  1893. /* Initialize the RX Processor. */
  1894. cpu_reg.mode = BNX2_RXP_CPU_MODE;
  1895. cpu_reg.mode_value_halt = BNX2_RXP_CPU_MODE_SOFT_HALT;
  1896. cpu_reg.mode_value_sstep = BNX2_RXP_CPU_MODE_STEP_ENA;
  1897. cpu_reg.state = BNX2_RXP_CPU_STATE;
  1898. cpu_reg.state_value_clear = 0xffffff;
  1899. cpu_reg.gpr0 = BNX2_RXP_CPU_REG_FILE;
  1900. cpu_reg.evmask = BNX2_RXP_CPU_EVENT_MASK;
  1901. cpu_reg.pc = BNX2_RXP_CPU_PROGRAM_COUNTER;
  1902. cpu_reg.inst = BNX2_RXP_CPU_INSTRUCTION;
  1903. cpu_reg.bp = BNX2_RXP_CPU_HW_BREAKPOINT;
  1904. cpu_reg.spad_base = BNX2_RXP_SCRATCH;
  1905. cpu_reg.mips_view_base = 0x8000000;
  1906. fw.ver_major = bnx2_RXP_b06FwReleaseMajor;
  1907. fw.ver_minor = bnx2_RXP_b06FwReleaseMinor;
  1908. fw.ver_fix = bnx2_RXP_b06FwReleaseFix;
  1909. fw.start_addr = bnx2_RXP_b06FwStartAddr;
  1910. fw.text_addr = bnx2_RXP_b06FwTextAddr;
  1911. fw.text_len = bnx2_RXP_b06FwTextLen;
  1912. fw.text_index = 0;
  1913. rc = bnx2_gunzip(bp, bnx2_RXP_b06FwText, sizeof(bnx2_RXP_b06FwText),
  1914. &text, &text_len);
  1915. if (rc)
  1916. goto init_cpu_err;
  1917. fw.text = text;
  1918. fw.data_addr = bnx2_RXP_b06FwDataAddr;
  1919. fw.data_len = bnx2_RXP_b06FwDataLen;
  1920. fw.data_index = 0;
  1921. fw.data = bnx2_RXP_b06FwData;
  1922. fw.sbss_addr = bnx2_RXP_b06FwSbssAddr;
  1923. fw.sbss_len = bnx2_RXP_b06FwSbssLen;
  1924. fw.sbss_index = 0;
  1925. fw.sbss = bnx2_RXP_b06FwSbss;
  1926. fw.bss_addr = bnx2_RXP_b06FwBssAddr;
  1927. fw.bss_len = bnx2_RXP_b06FwBssLen;
  1928. fw.bss_index = 0;
  1929. fw.bss = bnx2_RXP_b06FwBss;
  1930. fw.rodata_addr = bnx2_RXP_b06FwRodataAddr;
  1931. fw.rodata_len = bnx2_RXP_b06FwRodataLen;
  1932. fw.rodata_index = 0;
  1933. fw.rodata = bnx2_RXP_b06FwRodata;
  1934. load_cpu_fw(bp, &cpu_reg, &fw);
  1935. /* Initialize the TX Processor. */
  1936. cpu_reg.mode = BNX2_TXP_CPU_MODE;
  1937. cpu_reg.mode_value_halt = BNX2_TXP_CPU_MODE_SOFT_HALT;
  1938. cpu_reg.mode_value_sstep = BNX2_TXP_CPU_MODE_STEP_ENA;
  1939. cpu_reg.state = BNX2_TXP_CPU_STATE;
  1940. cpu_reg.state_value_clear = 0xffffff;
  1941. cpu_reg.gpr0 = BNX2_TXP_CPU_REG_FILE;
  1942. cpu_reg.evmask = BNX2_TXP_CPU_EVENT_MASK;
  1943. cpu_reg.pc = BNX2_TXP_CPU_PROGRAM_COUNTER;
  1944. cpu_reg.inst = BNX2_TXP_CPU_INSTRUCTION;
  1945. cpu_reg.bp = BNX2_TXP_CPU_HW_BREAKPOINT;
  1946. cpu_reg.spad_base = BNX2_TXP_SCRATCH;
  1947. cpu_reg.mips_view_base = 0x8000000;
  1948. fw.ver_major = bnx2_TXP_b06FwReleaseMajor;
  1949. fw.ver_minor = bnx2_TXP_b06FwReleaseMinor;
  1950. fw.ver_fix = bnx2_TXP_b06FwReleaseFix;
  1951. fw.start_addr = bnx2_TXP_b06FwStartAddr;
  1952. fw.text_addr = bnx2_TXP_b06FwTextAddr;
  1953. fw.text_len = bnx2_TXP_b06FwTextLen;
  1954. fw.text_index = 0;
  1955. rc = bnx2_gunzip(bp, bnx2_TXP_b06FwText, sizeof(bnx2_TXP_b06FwText),
  1956. &text, &text_len);
  1957. if (rc)
  1958. goto init_cpu_err;
  1959. fw.text = text;
  1960. fw.data_addr = bnx2_TXP_b06FwDataAddr;
  1961. fw.data_len = bnx2_TXP_b06FwDataLen;
  1962. fw.data_index = 0;
  1963. fw.data = bnx2_TXP_b06FwData;
  1964. fw.sbss_addr = bnx2_TXP_b06FwSbssAddr;
  1965. fw.sbss_len = bnx2_TXP_b06FwSbssLen;
  1966. fw.sbss_index = 0;
  1967. fw.sbss = bnx2_TXP_b06FwSbss;
  1968. fw.bss_addr = bnx2_TXP_b06FwBssAddr;
  1969. fw.bss_len = bnx2_TXP_b06FwBssLen;
  1970. fw.bss_index = 0;
  1971. fw.bss = bnx2_TXP_b06FwBss;
  1972. fw.rodata_addr = bnx2_TXP_b06FwRodataAddr;
  1973. fw.rodata_len = bnx2_TXP_b06FwRodataLen;
  1974. fw.rodata_index = 0;
  1975. fw.rodata = bnx2_TXP_b06FwRodata;
  1976. load_cpu_fw(bp, &cpu_reg, &fw);
  1977. /* Initialize the TX Patch-up Processor. */
  1978. cpu_reg.mode = BNX2_TPAT_CPU_MODE;
  1979. cpu_reg.mode_value_halt = BNX2_TPAT_CPU_MODE_SOFT_HALT;
  1980. cpu_reg.mode_value_sstep = BNX2_TPAT_CPU_MODE_STEP_ENA;
  1981. cpu_reg.state = BNX2_TPAT_CPU_STATE;
  1982. cpu_reg.state_value_clear = 0xffffff;
  1983. cpu_reg.gpr0 = BNX2_TPAT_CPU_REG_FILE;
  1984. cpu_reg.evmask = BNX2_TPAT_CPU_EVENT_MASK;
  1985. cpu_reg.pc = BNX2_TPAT_CPU_PROGRAM_COUNTER;
  1986. cpu_reg.inst = BNX2_TPAT_CPU_INSTRUCTION;
  1987. cpu_reg.bp = BNX2_TPAT_CPU_HW_BREAKPOINT;
  1988. cpu_reg.spad_base = BNX2_TPAT_SCRATCH;
  1989. cpu_reg.mips_view_base = 0x8000000;
  1990. fw.ver_major = bnx2_TPAT_b06FwReleaseMajor;
  1991. fw.ver_minor = bnx2_TPAT_b06FwReleaseMinor;
  1992. fw.ver_fix = bnx2_TPAT_b06FwReleaseFix;
  1993. fw.start_addr = bnx2_TPAT_b06FwStartAddr;
  1994. fw.text_addr = bnx2_TPAT_b06FwTextAddr;
  1995. fw.text_len = bnx2_TPAT_b06FwTextLen;
  1996. fw.text_index = 0;
  1997. rc = bnx2_gunzip(bp, bnx2_TPAT_b06FwText, sizeof(bnx2_TPAT_b06FwText),
  1998. &text, &text_len);
  1999. if (rc)
  2000. goto init_cpu_err;
  2001. fw.text = text;
  2002. fw.data_addr = bnx2_TPAT_b06FwDataAddr;
  2003. fw.data_len = bnx2_TPAT_b06FwDataLen;
  2004. fw.data_index = 0;
  2005. fw.data = bnx2_TPAT_b06FwData;
  2006. fw.sbss_addr = bnx2_TPAT_b06FwSbssAddr;
  2007. fw.sbss_len = bnx2_TPAT_b06FwSbssLen;
  2008. fw.sbss_index = 0;
  2009. fw.sbss = bnx2_TPAT_b06FwSbss;
  2010. fw.bss_addr = bnx2_TPAT_b06FwBssAddr;
  2011. fw.bss_len = bnx2_TPAT_b06FwBssLen;
  2012. fw.bss_index = 0;
  2013. fw.bss = bnx2_TPAT_b06FwBss;
  2014. fw.rodata_addr = bnx2_TPAT_b06FwRodataAddr;
  2015. fw.rodata_len = bnx2_TPAT_b06FwRodataLen;
  2016. fw.rodata_index = 0;
  2017. fw.rodata = bnx2_TPAT_b06FwRodata;
  2018. load_cpu_fw(bp, &cpu_reg, &fw);
  2019. /* Initialize the Completion Processor. */
  2020. cpu_reg.mode = BNX2_COM_CPU_MODE;
  2021. cpu_reg.mode_value_halt = BNX2_COM_CPU_MODE_SOFT_HALT;
  2022. cpu_reg.mode_value_sstep = BNX2_COM_CPU_MODE_STEP_ENA;
  2023. cpu_reg.state = BNX2_COM_CPU_STATE;
  2024. cpu_reg.state_value_clear = 0xffffff;
  2025. cpu_reg.gpr0 = BNX2_COM_CPU_REG_FILE;
  2026. cpu_reg.evmask = BNX2_COM_CPU_EVENT_MASK;
  2027. cpu_reg.pc = BNX2_COM_CPU_PROGRAM_COUNTER;
  2028. cpu_reg.inst = BNX2_COM_CPU_INSTRUCTION;
  2029. cpu_reg.bp = BNX2_COM_CPU_HW_BREAKPOINT;
  2030. cpu_reg.spad_base = BNX2_COM_SCRATCH;
  2031. cpu_reg.mips_view_base = 0x8000000;
  2032. fw.ver_major = bnx2_COM_b06FwReleaseMajor;
  2033. fw.ver_minor = bnx2_COM_b06FwReleaseMinor;
  2034. fw.ver_fix = bnx2_COM_b06FwReleaseFix;
  2035. fw.start_addr = bnx2_COM_b06FwStartAddr;
  2036. fw.text_addr = bnx2_COM_b06FwTextAddr;
  2037. fw.text_len = bnx2_COM_b06FwTextLen;
  2038. fw.text_index = 0;
  2039. rc = bnx2_gunzip(bp, bnx2_COM_b06FwText, sizeof(bnx2_COM_b06FwText),
  2040. &text, &text_len);
  2041. if (rc)
  2042. goto init_cpu_err;
  2043. fw.text = text;
  2044. fw.data_addr = bnx2_COM_b06FwDataAddr;
  2045. fw.data_len = bnx2_COM_b06FwDataLen;
  2046. fw.data_index = 0;
  2047. fw.data = bnx2_COM_b06FwData;
  2048. fw.sbss_addr = bnx2_COM_b06FwSbssAddr;
  2049. fw.sbss_len = bnx2_COM_b06FwSbssLen;
  2050. fw.sbss_index = 0;
  2051. fw.sbss = bnx2_COM_b06FwSbss;
  2052. fw.bss_addr = bnx2_COM_b06FwBssAddr;
  2053. fw.bss_len = bnx2_COM_b06FwBssLen;
  2054. fw.bss_index = 0;
  2055. fw.bss = bnx2_COM_b06FwBss;
  2056. fw.rodata_addr = bnx2_COM_b06FwRodataAddr;
  2057. fw.rodata_len = bnx2_COM_b06FwRodataLen;
  2058. fw.rodata_index = 0;
  2059. fw.rodata = bnx2_COM_b06FwRodata;
  2060. load_cpu_fw(bp, &cpu_reg, &fw);
  2061. init_cpu_err:
  2062. bnx2_gunzip_end(bp);
  2063. return rc;
  2064. }
  2065. static int
  2066. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  2067. {
  2068. u16 pmcsr;
  2069. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  2070. switch (state) {
  2071. case PCI_D0: {
  2072. u32 val;
  2073. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  2074. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  2075. PCI_PM_CTRL_PME_STATUS);
  2076. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  2077. /* delay required during transition out of D3hot */
  2078. msleep(20);
  2079. val = REG_RD(bp, BNX2_EMAC_MODE);
  2080. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  2081. val &= ~BNX2_EMAC_MODE_MPKT;
  2082. REG_WR(bp, BNX2_EMAC_MODE, val);
  2083. val = REG_RD(bp, BNX2_RPM_CONFIG);
  2084. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  2085. REG_WR(bp, BNX2_RPM_CONFIG, val);
  2086. break;
  2087. }
  2088. case PCI_D3hot: {
  2089. int i;
  2090. u32 val, wol_msg;
  2091. if (bp->wol) {
  2092. u32 advertising;
  2093. u8 autoneg;
  2094. autoneg = bp->autoneg;
  2095. advertising = bp->advertising;
  2096. bp->autoneg = AUTONEG_SPEED;
  2097. bp->advertising = ADVERTISED_10baseT_Half |
  2098. ADVERTISED_10baseT_Full |
  2099. ADVERTISED_100baseT_Half |
  2100. ADVERTISED_100baseT_Full |
  2101. ADVERTISED_Autoneg;
  2102. bnx2_setup_copper_phy(bp);
  2103. bp->autoneg = autoneg;
  2104. bp->advertising = advertising;
  2105. bnx2_set_mac_addr(bp);
  2106. val = REG_RD(bp, BNX2_EMAC_MODE);
  2107. /* Enable port mode. */
  2108. val &= ~BNX2_EMAC_MODE_PORT;
  2109. val |= BNX2_EMAC_MODE_PORT_MII |
  2110. BNX2_EMAC_MODE_MPKT_RCVD |
  2111. BNX2_EMAC_MODE_ACPI_RCVD |
  2112. BNX2_EMAC_MODE_MPKT;
  2113. REG_WR(bp, BNX2_EMAC_MODE, val);
  2114. /* receive all multicast */
  2115. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2116. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2117. 0xffffffff);
  2118. }
  2119. REG_WR(bp, BNX2_EMAC_RX_MODE,
  2120. BNX2_EMAC_RX_MODE_SORT_MODE);
  2121. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  2122. BNX2_RPM_SORT_USER0_MC_EN;
  2123. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  2124. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  2125. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  2126. BNX2_RPM_SORT_USER0_ENA);
  2127. /* Need to enable EMAC and RPM for WOL. */
  2128. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2129. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  2130. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  2131. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  2132. val = REG_RD(bp, BNX2_RPM_CONFIG);
  2133. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  2134. REG_WR(bp, BNX2_RPM_CONFIG, val);
  2135. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  2136. }
  2137. else {
  2138. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  2139. }
  2140. if (!(bp->flags & NO_WOL_FLAG))
  2141. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 0);
  2142. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  2143. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  2144. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  2145. if (bp->wol)
  2146. pmcsr |= 3;
  2147. }
  2148. else {
  2149. pmcsr |= 3;
  2150. }
  2151. if (bp->wol) {
  2152. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  2153. }
  2154. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  2155. pmcsr);
  2156. /* No more memory access after this point until
  2157. * device is brought back to D0.
  2158. */
  2159. udelay(50);
  2160. break;
  2161. }
  2162. default:
  2163. return -EINVAL;
  2164. }
  2165. return 0;
  2166. }
  2167. static int
  2168. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  2169. {
  2170. u32 val;
  2171. int j;
  2172. /* Request access to the flash interface. */
  2173. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  2174. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2175. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  2176. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  2177. break;
  2178. udelay(5);
  2179. }
  2180. if (j >= NVRAM_TIMEOUT_COUNT)
  2181. return -EBUSY;
  2182. return 0;
  2183. }
  2184. static int
  2185. bnx2_release_nvram_lock(struct bnx2 *bp)
  2186. {
  2187. int j;
  2188. u32 val;
  2189. /* Relinquish nvram interface. */
  2190. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  2191. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2192. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  2193. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  2194. break;
  2195. udelay(5);
  2196. }
  2197. if (j >= NVRAM_TIMEOUT_COUNT)
  2198. return -EBUSY;
  2199. return 0;
  2200. }
  2201. static int
  2202. bnx2_enable_nvram_write(struct bnx2 *bp)
  2203. {
  2204. u32 val;
  2205. val = REG_RD(bp, BNX2_MISC_CFG);
  2206. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  2207. if (!bp->flash_info->buffered) {
  2208. int j;
  2209. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  2210. REG_WR(bp, BNX2_NVM_COMMAND,
  2211. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  2212. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2213. udelay(5);
  2214. val = REG_RD(bp, BNX2_NVM_COMMAND);
  2215. if (val & BNX2_NVM_COMMAND_DONE)
  2216. break;
  2217. }
  2218. if (j >= NVRAM_TIMEOUT_COUNT)
  2219. return -EBUSY;
  2220. }
  2221. return 0;
  2222. }
  2223. static void
  2224. bnx2_disable_nvram_write(struct bnx2 *bp)
  2225. {
  2226. u32 val;
  2227. val = REG_RD(bp, BNX2_MISC_CFG);
  2228. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  2229. }
  2230. static void
  2231. bnx2_enable_nvram_access(struct bnx2 *bp)
  2232. {
  2233. u32 val;
  2234. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  2235. /* Enable both bits, even on read. */
  2236. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  2237. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  2238. }
  2239. static void
  2240. bnx2_disable_nvram_access(struct bnx2 *bp)
  2241. {
  2242. u32 val;
  2243. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  2244. /* Disable both bits, even after read. */
  2245. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  2246. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  2247. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  2248. }
  2249. static int
  2250. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  2251. {
  2252. u32 cmd;
  2253. int j;
  2254. if (bp->flash_info->buffered)
  2255. /* Buffered flash, no erase needed */
  2256. return 0;
  2257. /* Build an erase command */
  2258. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  2259. BNX2_NVM_COMMAND_DOIT;
  2260. /* Need to clear DONE bit separately. */
  2261. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  2262. /* Address of the NVRAM to read from. */
  2263. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  2264. /* Issue an erase command. */
  2265. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  2266. /* Wait for completion. */
  2267. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2268. u32 val;
  2269. udelay(5);
  2270. val = REG_RD(bp, BNX2_NVM_COMMAND);
  2271. if (val & BNX2_NVM_COMMAND_DONE)
  2272. break;
  2273. }
  2274. if (j >= NVRAM_TIMEOUT_COUNT)
  2275. return -EBUSY;
  2276. return 0;
  2277. }
  2278. static int
  2279. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  2280. {
  2281. u32 cmd;
  2282. int j;
  2283. /* Build the command word. */
  2284. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  2285. /* Calculate an offset of a buffered flash. */
  2286. if (bp->flash_info->buffered) {
  2287. offset = ((offset / bp->flash_info->page_size) <<
  2288. bp->flash_info->page_bits) +
  2289. (offset % bp->flash_info->page_size);
  2290. }
  2291. /* Need to clear DONE bit separately. */
  2292. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  2293. /* Address of the NVRAM to read from. */
  2294. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  2295. /* Issue a read command. */
  2296. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  2297. /* Wait for completion. */
  2298. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2299. u32 val;
  2300. udelay(5);
  2301. val = REG_RD(bp, BNX2_NVM_COMMAND);
  2302. if (val & BNX2_NVM_COMMAND_DONE) {
  2303. val = REG_RD(bp, BNX2_NVM_READ);
  2304. val = be32_to_cpu(val);
  2305. memcpy(ret_val, &val, 4);
  2306. break;
  2307. }
  2308. }
  2309. if (j >= NVRAM_TIMEOUT_COUNT)
  2310. return -EBUSY;
  2311. return 0;
  2312. }
  2313. static int
  2314. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  2315. {
  2316. u32 cmd, val32;
  2317. int j;
  2318. /* Build the command word. */
  2319. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  2320. /* Calculate an offset of a buffered flash. */
  2321. if (bp->flash_info->buffered) {
  2322. offset = ((offset / bp->flash_info->page_size) <<
  2323. bp->flash_info->page_bits) +
  2324. (offset % bp->flash_info->page_size);
  2325. }
  2326. /* Need to clear DONE bit separately. */
  2327. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  2328. memcpy(&val32, val, 4);
  2329. val32 = cpu_to_be32(val32);
  2330. /* Write the data. */
  2331. REG_WR(bp, BNX2_NVM_WRITE, val32);
  2332. /* Address of the NVRAM to write to. */
  2333. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  2334. /* Issue the write command. */
  2335. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  2336. /* Wait for completion. */
  2337. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  2338. udelay(5);
  2339. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  2340. break;
  2341. }
  2342. if (j >= NVRAM_TIMEOUT_COUNT)
  2343. return -EBUSY;
  2344. return 0;
  2345. }
  2346. static int
  2347. bnx2_init_nvram(struct bnx2 *bp)
  2348. {
  2349. u32 val;
  2350. int j, entry_count, rc;
  2351. struct flash_spec *flash;
  2352. /* Determine the selected interface. */
  2353. val = REG_RD(bp, BNX2_NVM_CFG1);
  2354. entry_count = sizeof(flash_table) / sizeof(struct flash_spec);
  2355. rc = 0;
  2356. if (val & 0x40000000) {
  2357. /* Flash interface has been reconfigured */
  2358. for (j = 0, flash = &flash_table[0]; j < entry_count;
  2359. j++, flash++) {
  2360. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  2361. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  2362. bp->flash_info = flash;
  2363. break;
  2364. }
  2365. }
  2366. }
  2367. else {
  2368. u32 mask;
  2369. /* Not yet been reconfigured */
  2370. if (val & (1 << 23))
  2371. mask = FLASH_BACKUP_STRAP_MASK;
  2372. else
  2373. mask = FLASH_STRAP_MASK;
  2374. for (j = 0, flash = &flash_table[0]; j < entry_count;
  2375. j++, flash++) {
  2376. if ((val & mask) == (flash->strapping & mask)) {
  2377. bp->flash_info = flash;
  2378. /* Request access to the flash interface. */
  2379. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  2380. return rc;
  2381. /* Enable access to flash interface */
  2382. bnx2_enable_nvram_access(bp);
  2383. /* Reconfigure the flash interface */
  2384. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  2385. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  2386. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  2387. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  2388. /* Disable access to flash interface */
  2389. bnx2_disable_nvram_access(bp);
  2390. bnx2_release_nvram_lock(bp);
  2391. break;
  2392. }
  2393. }
  2394. } /* if (val & 0x40000000) */
  2395. if (j == entry_count) {
  2396. bp->flash_info = NULL;
  2397. printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
  2398. return -ENODEV;
  2399. }
  2400. val = REG_RD_IND(bp, bp->shmem_base + BNX2_SHARED_HW_CFG_CONFIG2);
  2401. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  2402. if (val)
  2403. bp->flash_size = val;
  2404. else
  2405. bp->flash_size = bp->flash_info->total_size;
  2406. return rc;
  2407. }
  2408. static int
  2409. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  2410. int buf_size)
  2411. {
  2412. int rc = 0;
  2413. u32 cmd_flags, offset32, len32, extra;
  2414. if (buf_size == 0)
  2415. return 0;
  2416. /* Request access to the flash interface. */
  2417. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  2418. return rc;
  2419. /* Enable access to flash interface */
  2420. bnx2_enable_nvram_access(bp);
  2421. len32 = buf_size;
  2422. offset32 = offset;
  2423. extra = 0;
  2424. cmd_flags = 0;
  2425. if (offset32 & 3) {
  2426. u8 buf[4];
  2427. u32 pre_len;
  2428. offset32 &= ~3;
  2429. pre_len = 4 - (offset & 3);
  2430. if (pre_len >= len32) {
  2431. pre_len = len32;
  2432. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  2433. BNX2_NVM_COMMAND_LAST;
  2434. }
  2435. else {
  2436. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  2437. }
  2438. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  2439. if (rc)
  2440. return rc;
  2441. memcpy(ret_buf, buf + (offset & 3), pre_len);
  2442. offset32 += 4;
  2443. ret_buf += pre_len;
  2444. len32 -= pre_len;
  2445. }
  2446. if (len32 & 3) {
  2447. extra = 4 - (len32 & 3);
  2448. len32 = (len32 + 4) & ~3;
  2449. }
  2450. if (len32 == 4) {
  2451. u8 buf[4];
  2452. if (cmd_flags)
  2453. cmd_flags = BNX2_NVM_COMMAND_LAST;
  2454. else
  2455. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  2456. BNX2_NVM_COMMAND_LAST;
  2457. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  2458. memcpy(ret_buf, buf, 4 - extra);
  2459. }
  2460. else if (len32 > 0) {
  2461. u8 buf[4];
  2462. /* Read the first word. */
  2463. if (cmd_flags)
  2464. cmd_flags = 0;
  2465. else
  2466. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  2467. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  2468. /* Advance to the next dword. */
  2469. offset32 += 4;
  2470. ret_buf += 4;
  2471. len32 -= 4;
  2472. while (len32 > 4 && rc == 0) {
  2473. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  2474. /* Advance to the next dword. */
  2475. offset32 += 4;
  2476. ret_buf += 4;
  2477. len32 -= 4;
  2478. }
  2479. if (rc)
  2480. return rc;
  2481. cmd_flags = BNX2_NVM_COMMAND_LAST;
  2482. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  2483. memcpy(ret_buf, buf, 4 - extra);
  2484. }
  2485. /* Disable access to flash interface */
  2486. bnx2_disable_nvram_access(bp);
  2487. bnx2_release_nvram_lock(bp);
  2488. return rc;
  2489. }
  2490. static int
  2491. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  2492. int buf_size)
  2493. {
  2494. u32 written, offset32, len32;
  2495. u8 *buf, start[4], end[4], *flash_buffer = NULL;
  2496. int rc = 0;
  2497. int align_start, align_end;
  2498. buf = data_buf;
  2499. offset32 = offset;
  2500. len32 = buf_size;
  2501. align_start = align_end = 0;
  2502. if ((align_start = (offset32 & 3))) {
  2503. offset32 &= ~3;
  2504. len32 += align_start;
  2505. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  2506. return rc;
  2507. }
  2508. if (len32 & 3) {
  2509. if ((len32 > 4) || !align_start) {
  2510. align_end = 4 - (len32 & 3);
  2511. len32 += align_end;
  2512. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4,
  2513. end, 4))) {
  2514. return rc;
  2515. }
  2516. }
  2517. }
  2518. if (align_start || align_end) {
  2519. buf = kmalloc(len32, GFP_KERNEL);
  2520. if (buf == 0)
  2521. return -ENOMEM;
  2522. if (align_start) {
  2523. memcpy(buf, start, 4);
  2524. }
  2525. if (align_end) {
  2526. memcpy(buf + len32 - 4, end, 4);
  2527. }
  2528. memcpy(buf + align_start, data_buf, buf_size);
  2529. }
  2530. if (bp->flash_info->buffered == 0) {
  2531. flash_buffer = kmalloc(264, GFP_KERNEL);
  2532. if (flash_buffer == NULL) {
  2533. rc = -ENOMEM;
  2534. goto nvram_write_end;
  2535. }
  2536. }
  2537. written = 0;
  2538. while ((written < len32) && (rc == 0)) {
  2539. u32 page_start, page_end, data_start, data_end;
  2540. u32 addr, cmd_flags;
  2541. int i;
  2542. /* Find the page_start addr */
  2543. page_start = offset32 + written;
  2544. page_start -= (page_start % bp->flash_info->page_size);
  2545. /* Find the page_end addr */
  2546. page_end = page_start + bp->flash_info->page_size;
  2547. /* Find the data_start addr */
  2548. data_start = (written == 0) ? offset32 : page_start;
  2549. /* Find the data_end addr */
  2550. data_end = (page_end > offset32 + len32) ?
  2551. (offset32 + len32) : page_end;
  2552. /* Request access to the flash interface. */
  2553. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  2554. goto nvram_write_end;
  2555. /* Enable access to flash interface */
  2556. bnx2_enable_nvram_access(bp);
  2557. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  2558. if (bp->flash_info->buffered == 0) {
  2559. int j;
  2560. /* Read the whole page into the buffer
  2561. * (non-buffer flash only) */
  2562. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  2563. if (j == (bp->flash_info->page_size - 4)) {
  2564. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  2565. }
  2566. rc = bnx2_nvram_read_dword(bp,
  2567. page_start + j,
  2568. &flash_buffer[j],
  2569. cmd_flags);
  2570. if (rc)
  2571. goto nvram_write_end;
  2572. cmd_flags = 0;
  2573. }
  2574. }
  2575. /* Enable writes to flash interface (unlock write-protect) */
  2576. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  2577. goto nvram_write_end;
  2578. /* Erase the page */
  2579. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  2580. goto nvram_write_end;
  2581. /* Re-enable the write again for the actual write */
  2582. bnx2_enable_nvram_write(bp);
  2583. /* Loop to write back the buffer data from page_start to
  2584. * data_start */
  2585. i = 0;
  2586. if (bp->flash_info->buffered == 0) {
  2587. for (addr = page_start; addr < data_start;
  2588. addr += 4, i += 4) {
  2589. rc = bnx2_nvram_write_dword(bp, addr,
  2590. &flash_buffer[i], cmd_flags);
  2591. if (rc != 0)
  2592. goto nvram_write_end;
  2593. cmd_flags = 0;
  2594. }
  2595. }
  2596. /* Loop to write the new data from data_start to data_end */
  2597. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  2598. if ((addr == page_end - 4) ||
  2599. ((bp->flash_info->buffered) &&
  2600. (addr == data_end - 4))) {
  2601. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  2602. }
  2603. rc = bnx2_nvram_write_dword(bp, addr, buf,
  2604. cmd_flags);
  2605. if (rc != 0)
  2606. goto nvram_write_end;
  2607. cmd_flags = 0;
  2608. buf += 4;
  2609. }
  2610. /* Loop to write back the buffer data from data_end
  2611. * to page_end */
  2612. if (bp->flash_info->buffered == 0) {
  2613. for (addr = data_end; addr < page_end;
  2614. addr += 4, i += 4) {
  2615. if (addr == page_end-4) {
  2616. cmd_flags = BNX2_NVM_COMMAND_LAST;
  2617. }
  2618. rc = bnx2_nvram_write_dword(bp, addr,
  2619. &flash_buffer[i], cmd_flags);
  2620. if (rc != 0)
  2621. goto nvram_write_end;
  2622. cmd_flags = 0;
  2623. }
  2624. }
  2625. /* Disable writes to flash interface (lock write-protect) */
  2626. bnx2_disable_nvram_write(bp);
  2627. /* Disable access to flash interface */
  2628. bnx2_disable_nvram_access(bp);
  2629. bnx2_release_nvram_lock(bp);
  2630. /* Increment written */
  2631. written += data_end - data_start;
  2632. }
  2633. nvram_write_end:
  2634. if (bp->flash_info->buffered == 0)
  2635. kfree(flash_buffer);
  2636. if (align_start || align_end)
  2637. kfree(buf);
  2638. return rc;
  2639. }
  2640. static int
  2641. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  2642. {
  2643. u32 val;
  2644. int i, rc = 0;
  2645. /* Wait for the current PCI transaction to complete before
  2646. * issuing a reset. */
  2647. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  2648. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  2649. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  2650. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  2651. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  2652. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  2653. udelay(5);
  2654. /* Wait for the firmware to tell us it is ok to issue a reset. */
  2655. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1);
  2656. /* Deposit a driver reset signature so the firmware knows that
  2657. * this is a soft reset. */
  2658. REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_RESET_SIGNATURE,
  2659. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  2660. /* Do a dummy read to force the chip to complete all current transaction
  2661. * before we issue a reset. */
  2662. val = REG_RD(bp, BNX2_MISC_ID);
  2663. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  2664. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  2665. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  2666. /* Chip reset. */
  2667. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  2668. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  2669. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  2670. msleep(15);
  2671. /* Reset takes approximate 30 usec */
  2672. for (i = 0; i < 10; i++) {
  2673. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  2674. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  2675. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0) {
  2676. break;
  2677. }
  2678. udelay(10);
  2679. }
  2680. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  2681. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  2682. printk(KERN_ERR PFX "Chip reset did not complete\n");
  2683. return -EBUSY;
  2684. }
  2685. /* Make sure byte swapping is properly configured. */
  2686. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  2687. if (val != 0x01020304) {
  2688. printk(KERN_ERR PFX "Chip not in correct endian mode\n");
  2689. return -ENODEV;
  2690. }
  2691. /* Wait for the firmware to finish its initialization. */
  2692. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 0);
  2693. if (rc)
  2694. return rc;
  2695. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2696. /* Adjust the voltage regular to two steps lower. The default
  2697. * of this register is 0x0000000e. */
  2698. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  2699. /* Remove bad rbuf memory from the free pool. */
  2700. rc = bnx2_alloc_bad_rbuf(bp);
  2701. }
  2702. return rc;
  2703. }
  2704. static int
  2705. bnx2_init_chip(struct bnx2 *bp)
  2706. {
  2707. u32 val;
  2708. int rc;
  2709. /* Make sure the interrupt is not active. */
  2710. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2711. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  2712. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  2713. #ifdef __BIG_ENDIAN
  2714. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  2715. #endif
  2716. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  2717. DMA_READ_CHANS << 12 |
  2718. DMA_WRITE_CHANS << 16;
  2719. val |= (0x2 << 20) | (1 << 11);
  2720. if ((bp->flags & PCIX_FLAG) && (bp->bus_speed_mhz == 133))
  2721. val |= (1 << 23);
  2722. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  2723. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & PCIX_FLAG))
  2724. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  2725. REG_WR(bp, BNX2_DMA_CONFIG, val);
  2726. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2727. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  2728. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  2729. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  2730. }
  2731. if (bp->flags & PCIX_FLAG) {
  2732. u16 val16;
  2733. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  2734. &val16);
  2735. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  2736. val16 & ~PCI_X_CMD_ERO);
  2737. }
  2738. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2739. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  2740. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  2741. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  2742. /* Initialize context mapping and zero out the quick contexts. The
  2743. * context block must have already been enabled. */
  2744. bnx2_init_context(bp);
  2745. if ((rc = bnx2_init_cpus(bp)) != 0)
  2746. return rc;
  2747. bnx2_init_nvram(bp);
  2748. bnx2_set_mac_addr(bp);
  2749. val = REG_RD(bp, BNX2_MQ_CONFIG);
  2750. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  2751. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  2752. REG_WR(bp, BNX2_MQ_CONFIG, val);
  2753. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  2754. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  2755. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  2756. val = (BCM_PAGE_BITS - 8) << 24;
  2757. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  2758. /* Configure page size. */
  2759. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  2760. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  2761. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  2762. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  2763. val = bp->mac_addr[0] +
  2764. (bp->mac_addr[1] << 8) +
  2765. (bp->mac_addr[2] << 16) +
  2766. bp->mac_addr[3] +
  2767. (bp->mac_addr[4] << 8) +
  2768. (bp->mac_addr[5] << 16);
  2769. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  2770. /* Program the MTU. Also include 4 bytes for CRC32. */
  2771. val = bp->dev->mtu + ETH_HLEN + 4;
  2772. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  2773. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  2774. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  2775. bp->last_status_idx = 0;
  2776. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  2777. /* Set up how to generate a link change interrupt. */
  2778. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2779. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  2780. (u64) bp->status_blk_mapping & 0xffffffff);
  2781. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  2782. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  2783. (u64) bp->stats_blk_mapping & 0xffffffff);
  2784. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  2785. (u64) bp->stats_blk_mapping >> 32);
  2786. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  2787. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  2788. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  2789. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  2790. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  2791. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  2792. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  2793. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  2794. REG_WR(bp, BNX2_HC_COM_TICKS,
  2795. (bp->com_ticks_int << 16) | bp->com_ticks);
  2796. REG_WR(bp, BNX2_HC_CMD_TICKS,
  2797. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  2798. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks & 0xffff00);
  2799. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  2800. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  2801. REG_WR(bp, BNX2_HC_CONFIG, BNX2_HC_CONFIG_COLLECT_STATS);
  2802. else {
  2803. REG_WR(bp, BNX2_HC_CONFIG, BNX2_HC_CONFIG_RX_TMR_MODE |
  2804. BNX2_HC_CONFIG_TX_TMR_MODE |
  2805. BNX2_HC_CONFIG_COLLECT_STATS);
  2806. }
  2807. /* Clear internal stats counters. */
  2808. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  2809. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_BITS_LINK_STATE);
  2810. if (REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_FEATURE) &
  2811. BNX2_PORT_FEATURE_ASF_ENABLED)
  2812. bp->flags |= ASF_ENABLE_FLAG;
  2813. /* Initialize the receive filter. */
  2814. bnx2_set_rx_mode(bp->dev);
  2815. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  2816. 0);
  2817. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, 0x5ffffff);
  2818. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  2819. udelay(20);
  2820. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  2821. return rc;
  2822. }
  2823. static void
  2824. bnx2_init_tx_ring(struct bnx2 *bp)
  2825. {
  2826. struct tx_bd *txbd;
  2827. u32 val;
  2828. txbd = &bp->tx_desc_ring[MAX_TX_DESC_CNT];
  2829. txbd->tx_bd_haddr_hi = (u64) bp->tx_desc_mapping >> 32;
  2830. txbd->tx_bd_haddr_lo = (u64) bp->tx_desc_mapping & 0xffffffff;
  2831. bp->tx_prod = 0;
  2832. bp->tx_cons = 0;
  2833. bp->hw_tx_cons = 0;
  2834. bp->tx_prod_bseq = 0;
  2835. val = BNX2_L2CTX_TYPE_TYPE_L2;
  2836. val |= BNX2_L2CTX_TYPE_SIZE_L2;
  2837. CTX_WR(bp, GET_CID_ADDR(TX_CID), BNX2_L2CTX_TYPE, val);
  2838. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2;
  2839. val |= 8 << 16;
  2840. CTX_WR(bp, GET_CID_ADDR(TX_CID), BNX2_L2CTX_CMD_TYPE, val);
  2841. val = (u64) bp->tx_desc_mapping >> 32;
  2842. CTX_WR(bp, GET_CID_ADDR(TX_CID), BNX2_L2CTX_TBDR_BHADDR_HI, val);
  2843. val = (u64) bp->tx_desc_mapping & 0xffffffff;
  2844. CTX_WR(bp, GET_CID_ADDR(TX_CID), BNX2_L2CTX_TBDR_BHADDR_LO, val);
  2845. }
  2846. static void
  2847. bnx2_init_rx_ring(struct bnx2 *bp)
  2848. {
  2849. struct rx_bd *rxbd;
  2850. int i;
  2851. u16 prod, ring_prod;
  2852. u32 val;
  2853. /* 8 for CRC and VLAN */
  2854. bp->rx_buf_use_size = bp->dev->mtu + ETH_HLEN + bp->rx_offset + 8;
  2855. /* 8 for alignment */
  2856. bp->rx_buf_size = bp->rx_buf_use_size + 8;
  2857. ring_prod = prod = bp->rx_prod = 0;
  2858. bp->rx_cons = 0;
  2859. bp->hw_rx_cons = 0;
  2860. bp->rx_prod_bseq = 0;
  2861. for (i = 0; i < bp->rx_max_ring; i++) {
  2862. int j;
  2863. rxbd = &bp->rx_desc_ring[i][0];
  2864. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  2865. rxbd->rx_bd_len = bp->rx_buf_use_size;
  2866. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  2867. }
  2868. if (i == (bp->rx_max_ring - 1))
  2869. j = 0;
  2870. else
  2871. j = i + 1;
  2872. rxbd->rx_bd_haddr_hi = (u64) bp->rx_desc_mapping[j] >> 32;
  2873. rxbd->rx_bd_haddr_lo = (u64) bp->rx_desc_mapping[j] &
  2874. 0xffffffff;
  2875. }
  2876. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  2877. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  2878. val |= 0x02 << 8;
  2879. CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_CTX_TYPE, val);
  2880. val = (u64) bp->rx_desc_mapping[0] >> 32;
  2881. CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_NX_BDHADDR_HI, val);
  2882. val = (u64) bp->rx_desc_mapping[0] & 0xffffffff;
  2883. CTX_WR(bp, GET_CID_ADDR(RX_CID), BNX2_L2CTX_NX_BDHADDR_LO, val);
  2884. for (i = 0; i < bp->rx_ring_size; i++) {
  2885. if (bnx2_alloc_rx_skb(bp, ring_prod) < 0) {
  2886. break;
  2887. }
  2888. prod = NEXT_RX_BD(prod);
  2889. ring_prod = RX_RING_IDX(prod);
  2890. }
  2891. bp->rx_prod = prod;
  2892. REG_WR16(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BDIDX, prod);
  2893. REG_WR(bp, MB_RX_CID_ADDR + BNX2_L2CTX_HOST_BSEQ, bp->rx_prod_bseq);
  2894. }
  2895. static void
  2896. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  2897. {
  2898. u32 num_rings, max;
  2899. bp->rx_ring_size = size;
  2900. num_rings = 1;
  2901. while (size > MAX_RX_DESC_CNT) {
  2902. size -= MAX_RX_DESC_CNT;
  2903. num_rings++;
  2904. }
  2905. /* round to next power of 2 */
  2906. max = MAX_RX_RINGS;
  2907. while ((max & num_rings) == 0)
  2908. max >>= 1;
  2909. if (num_rings != max)
  2910. max <<= 1;
  2911. bp->rx_max_ring = max;
  2912. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  2913. }
  2914. static void
  2915. bnx2_free_tx_skbs(struct bnx2 *bp)
  2916. {
  2917. int i;
  2918. if (bp->tx_buf_ring == NULL)
  2919. return;
  2920. for (i = 0; i < TX_DESC_CNT; ) {
  2921. struct sw_bd *tx_buf = &bp->tx_buf_ring[i];
  2922. struct sk_buff *skb = tx_buf->skb;
  2923. int j, last;
  2924. if (skb == NULL) {
  2925. i++;
  2926. continue;
  2927. }
  2928. pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
  2929. skb_headlen(skb), PCI_DMA_TODEVICE);
  2930. tx_buf->skb = NULL;
  2931. last = skb_shinfo(skb)->nr_frags;
  2932. for (j = 0; j < last; j++) {
  2933. tx_buf = &bp->tx_buf_ring[i + j + 1];
  2934. pci_unmap_page(bp->pdev,
  2935. pci_unmap_addr(tx_buf, mapping),
  2936. skb_shinfo(skb)->frags[j].size,
  2937. PCI_DMA_TODEVICE);
  2938. }
  2939. dev_kfree_skb_any(skb);
  2940. i += j + 1;
  2941. }
  2942. }
  2943. static void
  2944. bnx2_free_rx_skbs(struct bnx2 *bp)
  2945. {
  2946. int i;
  2947. if (bp->rx_buf_ring == NULL)
  2948. return;
  2949. for (i = 0; i < bp->rx_max_ring_idx; i++) {
  2950. struct sw_bd *rx_buf = &bp->rx_buf_ring[i];
  2951. struct sk_buff *skb = rx_buf->skb;
  2952. if (skb == NULL)
  2953. continue;
  2954. pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
  2955. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  2956. rx_buf->skb = NULL;
  2957. dev_kfree_skb_any(skb);
  2958. }
  2959. }
  2960. static void
  2961. bnx2_free_skbs(struct bnx2 *bp)
  2962. {
  2963. bnx2_free_tx_skbs(bp);
  2964. bnx2_free_rx_skbs(bp);
  2965. }
  2966. static int
  2967. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  2968. {
  2969. int rc;
  2970. rc = bnx2_reset_chip(bp, reset_code);
  2971. bnx2_free_skbs(bp);
  2972. if (rc)
  2973. return rc;
  2974. if ((rc = bnx2_init_chip(bp)) != 0)
  2975. return rc;
  2976. bnx2_init_tx_ring(bp);
  2977. bnx2_init_rx_ring(bp);
  2978. return 0;
  2979. }
  2980. static int
  2981. bnx2_init_nic(struct bnx2 *bp)
  2982. {
  2983. int rc;
  2984. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  2985. return rc;
  2986. bnx2_init_phy(bp);
  2987. bnx2_set_link(bp);
  2988. return 0;
  2989. }
  2990. static int
  2991. bnx2_test_registers(struct bnx2 *bp)
  2992. {
  2993. int ret;
  2994. int i;
  2995. static const struct {
  2996. u16 offset;
  2997. u16 flags;
  2998. u32 rw_mask;
  2999. u32 ro_mask;
  3000. } reg_tbl[] = {
  3001. { 0x006c, 0, 0x00000000, 0x0000003f },
  3002. { 0x0090, 0, 0xffffffff, 0x00000000 },
  3003. { 0x0094, 0, 0x00000000, 0x00000000 },
  3004. { 0x0404, 0, 0x00003f00, 0x00000000 },
  3005. { 0x0418, 0, 0x00000000, 0xffffffff },
  3006. { 0x041c, 0, 0x00000000, 0xffffffff },
  3007. { 0x0420, 0, 0x00000000, 0x80ffffff },
  3008. { 0x0424, 0, 0x00000000, 0x00000000 },
  3009. { 0x0428, 0, 0x00000000, 0x00000001 },
  3010. { 0x0450, 0, 0x00000000, 0x0000ffff },
  3011. { 0x0454, 0, 0x00000000, 0xffffffff },
  3012. { 0x0458, 0, 0x00000000, 0xffffffff },
  3013. { 0x0808, 0, 0x00000000, 0xffffffff },
  3014. { 0x0854, 0, 0x00000000, 0xffffffff },
  3015. { 0x0868, 0, 0x00000000, 0x77777777 },
  3016. { 0x086c, 0, 0x00000000, 0x77777777 },
  3017. { 0x0870, 0, 0x00000000, 0x77777777 },
  3018. { 0x0874, 0, 0x00000000, 0x77777777 },
  3019. { 0x0c00, 0, 0x00000000, 0x00000001 },
  3020. { 0x0c04, 0, 0x00000000, 0x03ff0001 },
  3021. { 0x0c08, 0, 0x0f0ff073, 0x00000000 },
  3022. { 0x1000, 0, 0x00000000, 0x00000001 },
  3023. { 0x1004, 0, 0x00000000, 0x000f0001 },
  3024. { 0x1408, 0, 0x01c00800, 0x00000000 },
  3025. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  3026. { 0x14a8, 0, 0x00000000, 0x000001ff },
  3027. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  3028. { 0x14b0, 0, 0x00000002, 0x00000001 },
  3029. { 0x14b8, 0, 0x00000000, 0x00000000 },
  3030. { 0x14c0, 0, 0x00000000, 0x00000009 },
  3031. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  3032. { 0x14cc, 0, 0x00000000, 0x00000001 },
  3033. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  3034. { 0x1800, 0, 0x00000000, 0x00000001 },
  3035. { 0x1804, 0, 0x00000000, 0x00000003 },
  3036. { 0x2800, 0, 0x00000000, 0x00000001 },
  3037. { 0x2804, 0, 0x00000000, 0x00003f01 },
  3038. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  3039. { 0x2810, 0, 0xffff0000, 0x00000000 },
  3040. { 0x2814, 0, 0xffff0000, 0x00000000 },
  3041. { 0x2818, 0, 0xffff0000, 0x00000000 },
  3042. { 0x281c, 0, 0xffff0000, 0x00000000 },
  3043. { 0x2834, 0, 0xffffffff, 0x00000000 },
  3044. { 0x2840, 0, 0x00000000, 0xffffffff },
  3045. { 0x2844, 0, 0x00000000, 0xffffffff },
  3046. { 0x2848, 0, 0xffffffff, 0x00000000 },
  3047. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  3048. { 0x2c00, 0, 0x00000000, 0x00000011 },
  3049. { 0x2c04, 0, 0x00000000, 0x00030007 },
  3050. { 0x3c00, 0, 0x00000000, 0x00000001 },
  3051. { 0x3c04, 0, 0x00000000, 0x00070000 },
  3052. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  3053. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  3054. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  3055. { 0x3c14, 0, 0x00000000, 0xffffffff },
  3056. { 0x3c18, 0, 0x00000000, 0xffffffff },
  3057. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  3058. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  3059. { 0x5004, 0, 0x00000000, 0x0000007f },
  3060. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  3061. { 0x500c, 0, 0xf800f800, 0x07ff07ff },
  3062. { 0x5c00, 0, 0x00000000, 0x00000001 },
  3063. { 0x5c04, 0, 0x00000000, 0x0003000f },
  3064. { 0x5c08, 0, 0x00000003, 0x00000000 },
  3065. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  3066. { 0x5c10, 0, 0x00000000, 0xffffffff },
  3067. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  3068. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  3069. { 0x5c88, 0, 0x00000000, 0x00077373 },
  3070. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  3071. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  3072. { 0x680c, 0, 0xffffffff, 0x00000000 },
  3073. { 0x6810, 0, 0xffffffff, 0x00000000 },
  3074. { 0x6814, 0, 0xffffffff, 0x00000000 },
  3075. { 0x6818, 0, 0xffffffff, 0x00000000 },
  3076. { 0x681c, 0, 0xffffffff, 0x00000000 },
  3077. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  3078. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  3079. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  3080. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  3081. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  3082. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  3083. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  3084. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  3085. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  3086. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  3087. { 0x684c, 0, 0xffffffff, 0x00000000 },
  3088. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  3089. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  3090. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  3091. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  3092. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  3093. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  3094. { 0xffff, 0, 0x00000000, 0x00000000 },
  3095. };
  3096. ret = 0;
  3097. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  3098. u32 offset, rw_mask, ro_mask, save_val, val;
  3099. offset = (u32) reg_tbl[i].offset;
  3100. rw_mask = reg_tbl[i].rw_mask;
  3101. ro_mask = reg_tbl[i].ro_mask;
  3102. save_val = readl(bp->regview + offset);
  3103. writel(0, bp->regview + offset);
  3104. val = readl(bp->regview + offset);
  3105. if ((val & rw_mask) != 0) {
  3106. goto reg_test_err;
  3107. }
  3108. if ((val & ro_mask) != (save_val & ro_mask)) {
  3109. goto reg_test_err;
  3110. }
  3111. writel(0xffffffff, bp->regview + offset);
  3112. val = readl(bp->regview + offset);
  3113. if ((val & rw_mask) != rw_mask) {
  3114. goto reg_test_err;
  3115. }
  3116. if ((val & ro_mask) != (save_val & ro_mask)) {
  3117. goto reg_test_err;
  3118. }
  3119. writel(save_val, bp->regview + offset);
  3120. continue;
  3121. reg_test_err:
  3122. writel(save_val, bp->regview + offset);
  3123. ret = -ENODEV;
  3124. break;
  3125. }
  3126. return ret;
  3127. }
  3128. static int
  3129. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  3130. {
  3131. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  3132. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  3133. int i;
  3134. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  3135. u32 offset;
  3136. for (offset = 0; offset < size; offset += 4) {
  3137. REG_WR_IND(bp, start + offset, test_pattern[i]);
  3138. if (REG_RD_IND(bp, start + offset) !=
  3139. test_pattern[i]) {
  3140. return -ENODEV;
  3141. }
  3142. }
  3143. }
  3144. return 0;
  3145. }
  3146. static int
  3147. bnx2_test_memory(struct bnx2 *bp)
  3148. {
  3149. int ret = 0;
  3150. int i;
  3151. static const struct {
  3152. u32 offset;
  3153. u32 len;
  3154. } mem_tbl[] = {
  3155. { 0x60000, 0x4000 },
  3156. { 0xa0000, 0x3000 },
  3157. { 0xe0000, 0x4000 },
  3158. { 0x120000, 0x4000 },
  3159. { 0x1a0000, 0x4000 },
  3160. { 0x160000, 0x4000 },
  3161. { 0xffffffff, 0 },
  3162. };
  3163. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  3164. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  3165. mem_tbl[i].len)) != 0) {
  3166. return ret;
  3167. }
  3168. }
  3169. return ret;
  3170. }
  3171. #define BNX2_MAC_LOOPBACK 0
  3172. #define BNX2_PHY_LOOPBACK 1
  3173. static int
  3174. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  3175. {
  3176. unsigned int pkt_size, num_pkts, i;
  3177. struct sk_buff *skb, *rx_skb;
  3178. unsigned char *packet;
  3179. u16 rx_start_idx, rx_idx;
  3180. dma_addr_t map;
  3181. struct tx_bd *txbd;
  3182. struct sw_bd *rx_buf;
  3183. struct l2_fhdr *rx_hdr;
  3184. int ret = -ENODEV;
  3185. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  3186. bp->loopback = MAC_LOOPBACK;
  3187. bnx2_set_mac_loopback(bp);
  3188. }
  3189. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  3190. bp->loopback = 0;
  3191. bnx2_set_phy_loopback(bp);
  3192. }
  3193. else
  3194. return -EINVAL;
  3195. pkt_size = 1514;
  3196. skb = dev_alloc_skb(pkt_size);
  3197. if (!skb)
  3198. return -ENOMEM;
  3199. packet = skb_put(skb, pkt_size);
  3200. memcpy(packet, bp->mac_addr, 6);
  3201. memset(packet + 6, 0x0, 8);
  3202. for (i = 14; i < pkt_size; i++)
  3203. packet[i] = (unsigned char) (i & 0xff);
  3204. map = pci_map_single(bp->pdev, skb->data, pkt_size,
  3205. PCI_DMA_TODEVICE);
  3206. REG_WR(bp, BNX2_HC_COMMAND,
  3207. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  3208. REG_RD(bp, BNX2_HC_COMMAND);
  3209. udelay(5);
  3210. rx_start_idx = bp->status_blk->status_rx_quick_consumer_index0;
  3211. num_pkts = 0;
  3212. txbd = &bp->tx_desc_ring[TX_RING_IDX(bp->tx_prod)];
  3213. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  3214. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  3215. txbd->tx_bd_mss_nbytes = pkt_size;
  3216. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  3217. num_pkts++;
  3218. bp->tx_prod = NEXT_TX_BD(bp->tx_prod);
  3219. bp->tx_prod_bseq += pkt_size;
  3220. REG_WR16(bp, MB_TX_CID_ADDR + BNX2_L2CTX_TX_HOST_BIDX, bp->tx_prod);
  3221. REG_WR(bp, MB_TX_CID_ADDR + BNX2_L2CTX_TX_HOST_BSEQ, bp->tx_prod_bseq);
  3222. udelay(100);
  3223. REG_WR(bp, BNX2_HC_COMMAND,
  3224. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  3225. REG_RD(bp, BNX2_HC_COMMAND);
  3226. udelay(5);
  3227. pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
  3228. dev_kfree_skb_irq(skb);
  3229. if (bp->status_blk->status_tx_quick_consumer_index0 != bp->tx_prod) {
  3230. goto loopback_test_done;
  3231. }
  3232. rx_idx = bp->status_blk->status_rx_quick_consumer_index0;
  3233. if (rx_idx != rx_start_idx + num_pkts) {
  3234. goto loopback_test_done;
  3235. }
  3236. rx_buf = &bp->rx_buf_ring[rx_start_idx];
  3237. rx_skb = rx_buf->skb;
  3238. rx_hdr = (struct l2_fhdr *) rx_skb->data;
  3239. skb_reserve(rx_skb, bp->rx_offset);
  3240. pci_dma_sync_single_for_cpu(bp->pdev,
  3241. pci_unmap_addr(rx_buf, mapping),
  3242. bp->rx_buf_size, PCI_DMA_FROMDEVICE);
  3243. if (rx_hdr->l2_fhdr_status &
  3244. (L2_FHDR_ERRORS_BAD_CRC |
  3245. L2_FHDR_ERRORS_PHY_DECODE |
  3246. L2_FHDR_ERRORS_ALIGNMENT |
  3247. L2_FHDR_ERRORS_TOO_SHORT |
  3248. L2_FHDR_ERRORS_GIANT_FRAME)) {
  3249. goto loopback_test_done;
  3250. }
  3251. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  3252. goto loopback_test_done;
  3253. }
  3254. for (i = 14; i < pkt_size; i++) {
  3255. if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
  3256. goto loopback_test_done;
  3257. }
  3258. }
  3259. ret = 0;
  3260. loopback_test_done:
  3261. bp->loopback = 0;
  3262. return ret;
  3263. }
  3264. #define BNX2_MAC_LOOPBACK_FAILED 1
  3265. #define BNX2_PHY_LOOPBACK_FAILED 2
  3266. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  3267. BNX2_PHY_LOOPBACK_FAILED)
  3268. static int
  3269. bnx2_test_loopback(struct bnx2 *bp)
  3270. {
  3271. int rc = 0;
  3272. if (!netif_running(bp->dev))
  3273. return BNX2_LOOPBACK_FAILED;
  3274. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  3275. spin_lock_bh(&bp->phy_lock);
  3276. bnx2_init_phy(bp);
  3277. spin_unlock_bh(&bp->phy_lock);
  3278. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  3279. rc |= BNX2_MAC_LOOPBACK_FAILED;
  3280. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  3281. rc |= BNX2_PHY_LOOPBACK_FAILED;
  3282. return rc;
  3283. }
  3284. #define NVRAM_SIZE 0x200
  3285. #define CRC32_RESIDUAL 0xdebb20e3
  3286. static int
  3287. bnx2_test_nvram(struct bnx2 *bp)
  3288. {
  3289. u32 buf[NVRAM_SIZE / 4];
  3290. u8 *data = (u8 *) buf;
  3291. int rc = 0;
  3292. u32 magic, csum;
  3293. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  3294. goto test_nvram_done;
  3295. magic = be32_to_cpu(buf[0]);
  3296. if (magic != 0x669955aa) {
  3297. rc = -ENODEV;
  3298. goto test_nvram_done;
  3299. }
  3300. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  3301. goto test_nvram_done;
  3302. csum = ether_crc_le(0x100, data);
  3303. if (csum != CRC32_RESIDUAL) {
  3304. rc = -ENODEV;
  3305. goto test_nvram_done;
  3306. }
  3307. csum = ether_crc_le(0x100, data + 0x100);
  3308. if (csum != CRC32_RESIDUAL) {
  3309. rc = -ENODEV;
  3310. }
  3311. test_nvram_done:
  3312. return rc;
  3313. }
  3314. static int
  3315. bnx2_test_link(struct bnx2 *bp)
  3316. {
  3317. u32 bmsr;
  3318. spin_lock_bh(&bp->phy_lock);
  3319. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  3320. bnx2_read_phy(bp, MII_BMSR, &bmsr);
  3321. spin_unlock_bh(&bp->phy_lock);
  3322. if (bmsr & BMSR_LSTATUS) {
  3323. return 0;
  3324. }
  3325. return -ENODEV;
  3326. }
  3327. static int
  3328. bnx2_test_intr(struct bnx2 *bp)
  3329. {
  3330. int i;
  3331. u16 status_idx;
  3332. if (!netif_running(bp->dev))
  3333. return -ENODEV;
  3334. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  3335. /* This register is not touched during run-time. */
  3336. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  3337. REG_RD(bp, BNX2_HC_COMMAND);
  3338. for (i = 0; i < 10; i++) {
  3339. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  3340. status_idx) {
  3341. break;
  3342. }
  3343. msleep_interruptible(10);
  3344. }
  3345. if (i < 10)
  3346. return 0;
  3347. return -ENODEV;
  3348. }
  3349. static void
  3350. bnx2_timer(unsigned long data)
  3351. {
  3352. struct bnx2 *bp = (struct bnx2 *) data;
  3353. u32 msg;
  3354. if (!netif_running(bp->dev))
  3355. return;
  3356. if (atomic_read(&bp->intr_sem) != 0)
  3357. goto bnx2_restart_timer;
  3358. msg = (u32) ++bp->fw_drv_pulse_wr_seq;
  3359. REG_WR_IND(bp, bp->shmem_base + BNX2_DRV_PULSE_MB, msg);
  3360. bp->stats_blk->stat_FwRxDrop = REG_RD_IND(bp, BNX2_FW_RX_DROP_COUNT);
  3361. if ((bp->phy_flags & PHY_SERDES_FLAG) &&
  3362. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  3363. spin_lock(&bp->phy_lock);
  3364. if (bp->serdes_an_pending) {
  3365. bp->serdes_an_pending--;
  3366. }
  3367. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  3368. u32 bmcr;
  3369. bp->current_interval = bp->timer_interval;
  3370. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  3371. if (bmcr & BMCR_ANENABLE) {
  3372. u32 phy1, phy2;
  3373. bnx2_write_phy(bp, 0x1c, 0x7c00);
  3374. bnx2_read_phy(bp, 0x1c, &phy1);
  3375. bnx2_write_phy(bp, 0x17, 0x0f01);
  3376. bnx2_read_phy(bp, 0x15, &phy2);
  3377. bnx2_write_phy(bp, 0x17, 0x0f01);
  3378. bnx2_read_phy(bp, 0x15, &phy2);
  3379. if ((phy1 & 0x10) && /* SIGNAL DETECT */
  3380. !(phy2 & 0x20)) { /* no CONFIG */
  3381. bmcr &= ~BMCR_ANENABLE;
  3382. bmcr |= BMCR_SPEED1000 |
  3383. BMCR_FULLDPLX;
  3384. bnx2_write_phy(bp, MII_BMCR, bmcr);
  3385. bp->phy_flags |=
  3386. PHY_PARALLEL_DETECT_FLAG;
  3387. }
  3388. }
  3389. }
  3390. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  3391. (bp->phy_flags & PHY_PARALLEL_DETECT_FLAG)) {
  3392. u32 phy2;
  3393. bnx2_write_phy(bp, 0x17, 0x0f01);
  3394. bnx2_read_phy(bp, 0x15, &phy2);
  3395. if (phy2 & 0x20) {
  3396. u32 bmcr;
  3397. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  3398. bmcr |= BMCR_ANENABLE;
  3399. bnx2_write_phy(bp, MII_BMCR, bmcr);
  3400. bp->phy_flags &= ~PHY_PARALLEL_DETECT_FLAG;
  3401. }
  3402. }
  3403. else
  3404. bp->current_interval = bp->timer_interval;
  3405. spin_unlock(&bp->phy_lock);
  3406. }
  3407. bnx2_restart_timer:
  3408. mod_timer(&bp->timer, jiffies + bp->current_interval);
  3409. }
  3410. /* Called with rtnl_lock */
  3411. static int
  3412. bnx2_open(struct net_device *dev)
  3413. {
  3414. struct bnx2 *bp = netdev_priv(dev);
  3415. int rc;
  3416. bnx2_set_power_state(bp, PCI_D0);
  3417. bnx2_disable_int(bp);
  3418. rc = bnx2_alloc_mem(bp);
  3419. if (rc)
  3420. return rc;
  3421. if ((CHIP_ID(bp) != CHIP_ID_5706_A0) &&
  3422. (CHIP_ID(bp) != CHIP_ID_5706_A1) &&
  3423. !disable_msi) {
  3424. if (pci_enable_msi(bp->pdev) == 0) {
  3425. bp->flags |= USING_MSI_FLAG;
  3426. rc = request_irq(bp->pdev->irq, bnx2_msi, 0, dev->name,
  3427. dev);
  3428. }
  3429. else {
  3430. rc = request_irq(bp->pdev->irq, bnx2_interrupt,
  3431. SA_SHIRQ, dev->name, dev);
  3432. }
  3433. }
  3434. else {
  3435. rc = request_irq(bp->pdev->irq, bnx2_interrupt, SA_SHIRQ,
  3436. dev->name, dev);
  3437. }
  3438. if (rc) {
  3439. bnx2_free_mem(bp);
  3440. return rc;
  3441. }
  3442. rc = bnx2_init_nic(bp);
  3443. if (rc) {
  3444. free_irq(bp->pdev->irq, dev);
  3445. if (bp->flags & USING_MSI_FLAG) {
  3446. pci_disable_msi(bp->pdev);
  3447. bp->flags &= ~USING_MSI_FLAG;
  3448. }
  3449. bnx2_free_skbs(bp);
  3450. bnx2_free_mem(bp);
  3451. return rc;
  3452. }
  3453. mod_timer(&bp->timer, jiffies + bp->current_interval);
  3454. atomic_set(&bp->intr_sem, 0);
  3455. bnx2_enable_int(bp);
  3456. if (bp->flags & USING_MSI_FLAG) {
  3457. /* Test MSI to make sure it is working
  3458. * If MSI test fails, go back to INTx mode
  3459. */
  3460. if (bnx2_test_intr(bp) != 0) {
  3461. printk(KERN_WARNING PFX "%s: No interrupt was generated"
  3462. " using MSI, switching to INTx mode. Please"
  3463. " report this failure to the PCI maintainer"
  3464. " and include system chipset information.\n",
  3465. bp->dev->name);
  3466. bnx2_disable_int(bp);
  3467. free_irq(bp->pdev->irq, dev);
  3468. pci_disable_msi(bp->pdev);
  3469. bp->flags &= ~USING_MSI_FLAG;
  3470. rc = bnx2_init_nic(bp);
  3471. if (!rc) {
  3472. rc = request_irq(bp->pdev->irq, bnx2_interrupt,
  3473. SA_SHIRQ, dev->name, dev);
  3474. }
  3475. if (rc) {
  3476. bnx2_free_skbs(bp);
  3477. bnx2_free_mem(bp);
  3478. del_timer_sync(&bp->timer);
  3479. return rc;
  3480. }
  3481. bnx2_enable_int(bp);
  3482. }
  3483. }
  3484. if (bp->flags & USING_MSI_FLAG) {
  3485. printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
  3486. }
  3487. netif_start_queue(dev);
  3488. return 0;
  3489. }
  3490. static void
  3491. bnx2_reset_task(void *data)
  3492. {
  3493. struct bnx2 *bp = data;
  3494. if (!netif_running(bp->dev))
  3495. return;
  3496. bp->in_reset_task = 1;
  3497. bnx2_netif_stop(bp);
  3498. bnx2_init_nic(bp);
  3499. atomic_set(&bp->intr_sem, 1);
  3500. bnx2_netif_start(bp);
  3501. bp->in_reset_task = 0;
  3502. }
  3503. static void
  3504. bnx2_tx_timeout(struct net_device *dev)
  3505. {
  3506. struct bnx2 *bp = netdev_priv(dev);
  3507. /* This allows the netif to be shutdown gracefully before resetting */
  3508. schedule_work(&bp->reset_task);
  3509. }
  3510. #ifdef BCM_VLAN
  3511. /* Called with rtnl_lock */
  3512. static void
  3513. bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
  3514. {
  3515. struct bnx2 *bp = netdev_priv(dev);
  3516. bnx2_netif_stop(bp);
  3517. bp->vlgrp = vlgrp;
  3518. bnx2_set_rx_mode(dev);
  3519. bnx2_netif_start(bp);
  3520. }
  3521. /* Called with rtnl_lock */
  3522. static void
  3523. bnx2_vlan_rx_kill_vid(struct net_device *dev, uint16_t vid)
  3524. {
  3525. struct bnx2 *bp = netdev_priv(dev);
  3526. bnx2_netif_stop(bp);
  3527. if (bp->vlgrp)
  3528. bp->vlgrp->vlan_devices[vid] = NULL;
  3529. bnx2_set_rx_mode(dev);
  3530. bnx2_netif_start(bp);
  3531. }
  3532. #endif
  3533. /* Called with netif_tx_lock.
  3534. * hard_start_xmit is pseudo-lockless - a lock is only required when
  3535. * the tx queue is full. This way, we get the benefit of lockless
  3536. * operations most of the time without the complexities to handle
  3537. * netif_stop_queue/wake_queue race conditions.
  3538. */
  3539. static int
  3540. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3541. {
  3542. struct bnx2 *bp = netdev_priv(dev);
  3543. dma_addr_t mapping;
  3544. struct tx_bd *txbd;
  3545. struct sw_bd *tx_buf;
  3546. u32 len, vlan_tag_flags, last_frag, mss;
  3547. u16 prod, ring_prod;
  3548. int i;
  3549. if (unlikely(bnx2_tx_avail(bp) < (skb_shinfo(skb)->nr_frags + 1))) {
  3550. netif_stop_queue(dev);
  3551. printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
  3552. dev->name);
  3553. return NETDEV_TX_BUSY;
  3554. }
  3555. len = skb_headlen(skb);
  3556. prod = bp->tx_prod;
  3557. ring_prod = TX_RING_IDX(prod);
  3558. vlan_tag_flags = 0;
  3559. if (skb->ip_summed == CHECKSUM_HW) {
  3560. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  3561. }
  3562. if (bp->vlgrp != 0 && vlan_tx_tag_present(skb)) {
  3563. vlan_tag_flags |=
  3564. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  3565. }
  3566. #ifdef BCM_TSO
  3567. if ((mss = skb_shinfo(skb)->tso_size) &&
  3568. (skb->len > (bp->dev->mtu + ETH_HLEN))) {
  3569. u32 tcp_opt_len, ip_tcp_len;
  3570. if (skb_header_cloned(skb) &&
  3571. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3572. dev_kfree_skb(skb);
  3573. return NETDEV_TX_OK;
  3574. }
  3575. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3576. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  3577. tcp_opt_len = 0;
  3578. if (skb->h.th->doff > 5) {
  3579. tcp_opt_len = (skb->h.th->doff - 5) << 2;
  3580. }
  3581. ip_tcp_len = (skb->nh.iph->ihl << 2) + sizeof(struct tcphdr);
  3582. skb->nh.iph->check = 0;
  3583. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3584. skb->h.th->check =
  3585. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3586. skb->nh.iph->daddr,
  3587. 0, IPPROTO_TCP, 0);
  3588. if (tcp_opt_len || (skb->nh.iph->ihl > 5)) {
  3589. vlan_tag_flags |= ((skb->nh.iph->ihl - 5) +
  3590. (tcp_opt_len >> 2)) << 8;
  3591. }
  3592. }
  3593. else
  3594. #endif
  3595. {
  3596. mss = 0;
  3597. }
  3598. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3599. tx_buf = &bp->tx_buf_ring[ring_prod];
  3600. tx_buf->skb = skb;
  3601. pci_unmap_addr_set(tx_buf, mapping, mapping);
  3602. txbd = &bp->tx_desc_ring[ring_prod];
  3603. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  3604. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  3605. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  3606. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  3607. last_frag = skb_shinfo(skb)->nr_frags;
  3608. for (i = 0; i < last_frag; i++) {
  3609. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3610. prod = NEXT_TX_BD(prod);
  3611. ring_prod = TX_RING_IDX(prod);
  3612. txbd = &bp->tx_desc_ring[ring_prod];
  3613. len = frag->size;
  3614. mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
  3615. len, PCI_DMA_TODEVICE);
  3616. pci_unmap_addr_set(&bp->tx_buf_ring[ring_prod],
  3617. mapping, mapping);
  3618. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  3619. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  3620. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  3621. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  3622. }
  3623. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  3624. prod = NEXT_TX_BD(prod);
  3625. bp->tx_prod_bseq += skb->len;
  3626. REG_WR16(bp, MB_TX_CID_ADDR + BNX2_L2CTX_TX_HOST_BIDX, prod);
  3627. REG_WR(bp, MB_TX_CID_ADDR + BNX2_L2CTX_TX_HOST_BSEQ, bp->tx_prod_bseq);
  3628. mmiowb();
  3629. bp->tx_prod = prod;
  3630. dev->trans_start = jiffies;
  3631. if (unlikely(bnx2_tx_avail(bp) <= MAX_SKB_FRAGS)) {
  3632. spin_lock(&bp->tx_lock);
  3633. netif_stop_queue(dev);
  3634. if (bnx2_tx_avail(bp) > MAX_SKB_FRAGS)
  3635. netif_wake_queue(dev);
  3636. spin_unlock(&bp->tx_lock);
  3637. }
  3638. return NETDEV_TX_OK;
  3639. }
  3640. /* Called with rtnl_lock */
  3641. static int
  3642. bnx2_close(struct net_device *dev)
  3643. {
  3644. struct bnx2 *bp = netdev_priv(dev);
  3645. u32 reset_code;
  3646. /* Calling flush_scheduled_work() may deadlock because
  3647. * linkwatch_event() may be on the workqueue and it will try to get
  3648. * the rtnl_lock which we are holding.
  3649. */
  3650. while (bp->in_reset_task)
  3651. msleep(1);
  3652. bnx2_netif_stop(bp);
  3653. del_timer_sync(&bp->timer);
  3654. if (bp->flags & NO_WOL_FLAG)
  3655. reset_code = BNX2_DRV_MSG_CODE_UNLOAD;
  3656. else if (bp->wol)
  3657. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3658. else
  3659. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3660. bnx2_reset_chip(bp, reset_code);
  3661. free_irq(bp->pdev->irq, dev);
  3662. if (bp->flags & USING_MSI_FLAG) {
  3663. pci_disable_msi(bp->pdev);
  3664. bp->flags &= ~USING_MSI_FLAG;
  3665. }
  3666. bnx2_free_skbs(bp);
  3667. bnx2_free_mem(bp);
  3668. bp->link_up = 0;
  3669. netif_carrier_off(bp->dev);
  3670. bnx2_set_power_state(bp, PCI_D3hot);
  3671. return 0;
  3672. }
  3673. #define GET_NET_STATS64(ctr) \
  3674. (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
  3675. (unsigned long) (ctr##_lo)
  3676. #define GET_NET_STATS32(ctr) \
  3677. (ctr##_lo)
  3678. #if (BITS_PER_LONG == 64)
  3679. #define GET_NET_STATS GET_NET_STATS64
  3680. #else
  3681. #define GET_NET_STATS GET_NET_STATS32
  3682. #endif
  3683. static struct net_device_stats *
  3684. bnx2_get_stats(struct net_device *dev)
  3685. {
  3686. struct bnx2 *bp = netdev_priv(dev);
  3687. struct statistics_block *stats_blk = bp->stats_blk;
  3688. struct net_device_stats *net_stats = &bp->net_stats;
  3689. if (bp->stats_blk == NULL) {
  3690. return net_stats;
  3691. }
  3692. net_stats->rx_packets =
  3693. GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
  3694. GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
  3695. GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
  3696. net_stats->tx_packets =
  3697. GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
  3698. GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
  3699. GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
  3700. net_stats->rx_bytes =
  3701. GET_NET_STATS(stats_blk->stat_IfHCInOctets);
  3702. net_stats->tx_bytes =
  3703. GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
  3704. net_stats->multicast =
  3705. GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
  3706. net_stats->collisions =
  3707. (unsigned long) stats_blk->stat_EtherStatsCollisions;
  3708. net_stats->rx_length_errors =
  3709. (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
  3710. stats_blk->stat_EtherStatsOverrsizePkts);
  3711. net_stats->rx_over_errors =
  3712. (unsigned long) stats_blk->stat_IfInMBUFDiscards;
  3713. net_stats->rx_frame_errors =
  3714. (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
  3715. net_stats->rx_crc_errors =
  3716. (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
  3717. net_stats->rx_errors = net_stats->rx_length_errors +
  3718. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  3719. net_stats->rx_crc_errors;
  3720. net_stats->tx_aborted_errors =
  3721. (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
  3722. stats_blk->stat_Dot3StatsLateCollisions);
  3723. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  3724. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  3725. net_stats->tx_carrier_errors = 0;
  3726. else {
  3727. net_stats->tx_carrier_errors =
  3728. (unsigned long)
  3729. stats_blk->stat_Dot3StatsCarrierSenseErrors;
  3730. }
  3731. net_stats->tx_errors =
  3732. (unsigned long)
  3733. stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
  3734. +
  3735. net_stats->tx_aborted_errors +
  3736. net_stats->tx_carrier_errors;
  3737. net_stats->rx_missed_errors =
  3738. (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
  3739. stats_blk->stat_FwRxDrop);
  3740. return net_stats;
  3741. }
  3742. /* All ethtool functions called with rtnl_lock */
  3743. static int
  3744. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  3745. {
  3746. struct bnx2 *bp = netdev_priv(dev);
  3747. cmd->supported = SUPPORTED_Autoneg;
  3748. if (bp->phy_flags & PHY_SERDES_FLAG) {
  3749. cmd->supported |= SUPPORTED_1000baseT_Full |
  3750. SUPPORTED_FIBRE;
  3751. cmd->port = PORT_FIBRE;
  3752. }
  3753. else {
  3754. cmd->supported |= SUPPORTED_10baseT_Half |
  3755. SUPPORTED_10baseT_Full |
  3756. SUPPORTED_100baseT_Half |
  3757. SUPPORTED_100baseT_Full |
  3758. SUPPORTED_1000baseT_Full |
  3759. SUPPORTED_TP;
  3760. cmd->port = PORT_TP;
  3761. }
  3762. cmd->advertising = bp->advertising;
  3763. if (bp->autoneg & AUTONEG_SPEED) {
  3764. cmd->autoneg = AUTONEG_ENABLE;
  3765. }
  3766. else {
  3767. cmd->autoneg = AUTONEG_DISABLE;
  3768. }
  3769. if (netif_carrier_ok(dev)) {
  3770. cmd->speed = bp->line_speed;
  3771. cmd->duplex = bp->duplex;
  3772. }
  3773. else {
  3774. cmd->speed = -1;
  3775. cmd->duplex = -1;
  3776. }
  3777. cmd->transceiver = XCVR_INTERNAL;
  3778. cmd->phy_address = bp->phy_addr;
  3779. return 0;
  3780. }
  3781. static int
  3782. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  3783. {
  3784. struct bnx2 *bp = netdev_priv(dev);
  3785. u8 autoneg = bp->autoneg;
  3786. u8 req_duplex = bp->req_duplex;
  3787. u16 req_line_speed = bp->req_line_speed;
  3788. u32 advertising = bp->advertising;
  3789. if (cmd->autoneg == AUTONEG_ENABLE) {
  3790. autoneg |= AUTONEG_SPEED;
  3791. cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
  3792. /* allow advertising 1 speed */
  3793. if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
  3794. (cmd->advertising == ADVERTISED_10baseT_Full) ||
  3795. (cmd->advertising == ADVERTISED_100baseT_Half) ||
  3796. (cmd->advertising == ADVERTISED_100baseT_Full)) {
  3797. if (bp->phy_flags & PHY_SERDES_FLAG)
  3798. return -EINVAL;
  3799. advertising = cmd->advertising;
  3800. }
  3801. else if (cmd->advertising == ADVERTISED_1000baseT_Full) {
  3802. advertising = cmd->advertising;
  3803. }
  3804. else if (cmd->advertising == ADVERTISED_1000baseT_Half) {
  3805. return -EINVAL;
  3806. }
  3807. else {
  3808. if (bp->phy_flags & PHY_SERDES_FLAG) {
  3809. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  3810. }
  3811. else {
  3812. advertising = ETHTOOL_ALL_COPPER_SPEED;
  3813. }
  3814. }
  3815. advertising |= ADVERTISED_Autoneg;
  3816. }
  3817. else {
  3818. if (bp->phy_flags & PHY_SERDES_FLAG) {
  3819. if ((cmd->speed != SPEED_1000) ||
  3820. (cmd->duplex != DUPLEX_FULL)) {
  3821. return -EINVAL;
  3822. }
  3823. }
  3824. else if (cmd->speed == SPEED_1000) {
  3825. return -EINVAL;
  3826. }
  3827. autoneg &= ~AUTONEG_SPEED;
  3828. req_line_speed = cmd->speed;
  3829. req_duplex = cmd->duplex;
  3830. advertising = 0;
  3831. }
  3832. bp->autoneg = autoneg;
  3833. bp->advertising = advertising;
  3834. bp->req_line_speed = req_line_speed;
  3835. bp->req_duplex = req_duplex;
  3836. spin_lock_bh(&bp->phy_lock);
  3837. bnx2_setup_phy(bp);
  3838. spin_unlock_bh(&bp->phy_lock);
  3839. return 0;
  3840. }
  3841. static void
  3842. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3843. {
  3844. struct bnx2 *bp = netdev_priv(dev);
  3845. strcpy(info->driver, DRV_MODULE_NAME);
  3846. strcpy(info->version, DRV_MODULE_VERSION);
  3847. strcpy(info->bus_info, pci_name(bp->pdev));
  3848. info->fw_version[0] = ((bp->fw_ver & 0xff000000) >> 24) + '0';
  3849. info->fw_version[2] = ((bp->fw_ver & 0xff0000) >> 16) + '0';
  3850. info->fw_version[4] = ((bp->fw_ver & 0xff00) >> 8) + '0';
  3851. info->fw_version[1] = info->fw_version[3] = '.';
  3852. info->fw_version[5] = 0;
  3853. }
  3854. #define BNX2_REGDUMP_LEN (32 * 1024)
  3855. static int
  3856. bnx2_get_regs_len(struct net_device *dev)
  3857. {
  3858. return BNX2_REGDUMP_LEN;
  3859. }
  3860. static void
  3861. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  3862. {
  3863. u32 *p = _p, i, offset;
  3864. u8 *orig_p = _p;
  3865. struct bnx2 *bp = netdev_priv(dev);
  3866. u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
  3867. 0x0800, 0x0880, 0x0c00, 0x0c10,
  3868. 0x0c30, 0x0d08, 0x1000, 0x101c,
  3869. 0x1040, 0x1048, 0x1080, 0x10a4,
  3870. 0x1400, 0x1490, 0x1498, 0x14f0,
  3871. 0x1500, 0x155c, 0x1580, 0x15dc,
  3872. 0x1600, 0x1658, 0x1680, 0x16d8,
  3873. 0x1800, 0x1820, 0x1840, 0x1854,
  3874. 0x1880, 0x1894, 0x1900, 0x1984,
  3875. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  3876. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  3877. 0x2000, 0x2030, 0x23c0, 0x2400,
  3878. 0x2800, 0x2820, 0x2830, 0x2850,
  3879. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  3880. 0x3c00, 0x3c94, 0x4000, 0x4010,
  3881. 0x4080, 0x4090, 0x43c0, 0x4458,
  3882. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  3883. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  3884. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  3885. 0x5fc0, 0x6000, 0x6400, 0x6428,
  3886. 0x6800, 0x6848, 0x684c, 0x6860,
  3887. 0x6888, 0x6910, 0x8000 };
  3888. regs->version = 0;
  3889. memset(p, 0, BNX2_REGDUMP_LEN);
  3890. if (!netif_running(bp->dev))
  3891. return;
  3892. i = 0;
  3893. offset = reg_boundaries[0];
  3894. p += offset;
  3895. while (offset < BNX2_REGDUMP_LEN) {
  3896. *p++ = REG_RD(bp, offset);
  3897. offset += 4;
  3898. if (offset == reg_boundaries[i + 1]) {
  3899. offset = reg_boundaries[i + 2];
  3900. p = (u32 *) (orig_p + offset);
  3901. i += 2;
  3902. }
  3903. }
  3904. }
  3905. static void
  3906. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  3907. {
  3908. struct bnx2 *bp = netdev_priv(dev);
  3909. if (bp->flags & NO_WOL_FLAG) {
  3910. wol->supported = 0;
  3911. wol->wolopts = 0;
  3912. }
  3913. else {
  3914. wol->supported = WAKE_MAGIC;
  3915. if (bp->wol)
  3916. wol->wolopts = WAKE_MAGIC;
  3917. else
  3918. wol->wolopts = 0;
  3919. }
  3920. memset(&wol->sopass, 0, sizeof(wol->sopass));
  3921. }
  3922. static int
  3923. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  3924. {
  3925. struct bnx2 *bp = netdev_priv(dev);
  3926. if (wol->wolopts & ~WAKE_MAGIC)
  3927. return -EINVAL;
  3928. if (wol->wolopts & WAKE_MAGIC) {
  3929. if (bp->flags & NO_WOL_FLAG)
  3930. return -EINVAL;
  3931. bp->wol = 1;
  3932. }
  3933. else {
  3934. bp->wol = 0;
  3935. }
  3936. return 0;
  3937. }
  3938. static int
  3939. bnx2_nway_reset(struct net_device *dev)
  3940. {
  3941. struct bnx2 *bp = netdev_priv(dev);
  3942. u32 bmcr;
  3943. if (!(bp->autoneg & AUTONEG_SPEED)) {
  3944. return -EINVAL;
  3945. }
  3946. spin_lock_bh(&bp->phy_lock);
  3947. /* Force a link down visible on the other side */
  3948. if (bp->phy_flags & PHY_SERDES_FLAG) {
  3949. bnx2_write_phy(bp, MII_BMCR, BMCR_LOOPBACK);
  3950. spin_unlock_bh(&bp->phy_lock);
  3951. msleep(20);
  3952. spin_lock_bh(&bp->phy_lock);
  3953. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  3954. bp->current_interval = SERDES_AN_TIMEOUT;
  3955. bp->serdes_an_pending = 1;
  3956. mod_timer(&bp->timer, jiffies + bp->current_interval);
  3957. }
  3958. }
  3959. bnx2_read_phy(bp, MII_BMCR, &bmcr);
  3960. bmcr &= ~BMCR_LOOPBACK;
  3961. bnx2_write_phy(bp, MII_BMCR, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  3962. spin_unlock_bh(&bp->phy_lock);
  3963. return 0;
  3964. }
  3965. static int
  3966. bnx2_get_eeprom_len(struct net_device *dev)
  3967. {
  3968. struct bnx2 *bp = netdev_priv(dev);
  3969. if (bp->flash_info == NULL)
  3970. return 0;
  3971. return (int) bp->flash_size;
  3972. }
  3973. static int
  3974. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3975. u8 *eebuf)
  3976. {
  3977. struct bnx2 *bp = netdev_priv(dev);
  3978. int rc;
  3979. /* parameters already validated in ethtool_get_eeprom */
  3980. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  3981. return rc;
  3982. }
  3983. static int
  3984. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3985. u8 *eebuf)
  3986. {
  3987. struct bnx2 *bp = netdev_priv(dev);
  3988. int rc;
  3989. /* parameters already validated in ethtool_set_eeprom */
  3990. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  3991. return rc;
  3992. }
  3993. static int
  3994. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  3995. {
  3996. struct bnx2 *bp = netdev_priv(dev);
  3997. memset(coal, 0, sizeof(struct ethtool_coalesce));
  3998. coal->rx_coalesce_usecs = bp->rx_ticks;
  3999. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  4000. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  4001. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  4002. coal->tx_coalesce_usecs = bp->tx_ticks;
  4003. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  4004. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  4005. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  4006. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  4007. return 0;
  4008. }
  4009. static int
  4010. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  4011. {
  4012. struct bnx2 *bp = netdev_priv(dev);
  4013. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  4014. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  4015. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  4016. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  4017. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  4018. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  4019. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  4020. if (bp->rx_quick_cons_trip_int > 0xff)
  4021. bp->rx_quick_cons_trip_int = 0xff;
  4022. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  4023. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  4024. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  4025. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  4026. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  4027. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  4028. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  4029. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  4030. 0xff;
  4031. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  4032. if (bp->stats_ticks > 0xffff00) bp->stats_ticks = 0xffff00;
  4033. bp->stats_ticks &= 0xffff00;
  4034. if (netif_running(bp->dev)) {
  4035. bnx2_netif_stop(bp);
  4036. bnx2_init_nic(bp);
  4037. bnx2_netif_start(bp);
  4038. }
  4039. return 0;
  4040. }
  4041. static void
  4042. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  4043. {
  4044. struct bnx2 *bp = netdev_priv(dev);
  4045. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  4046. ering->rx_mini_max_pending = 0;
  4047. ering->rx_jumbo_max_pending = 0;
  4048. ering->rx_pending = bp->rx_ring_size;
  4049. ering->rx_mini_pending = 0;
  4050. ering->rx_jumbo_pending = 0;
  4051. ering->tx_max_pending = MAX_TX_DESC_CNT;
  4052. ering->tx_pending = bp->tx_ring_size;
  4053. }
  4054. static int
  4055. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  4056. {
  4057. struct bnx2 *bp = netdev_priv(dev);
  4058. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  4059. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  4060. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  4061. return -EINVAL;
  4062. }
  4063. if (netif_running(bp->dev)) {
  4064. bnx2_netif_stop(bp);
  4065. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  4066. bnx2_free_skbs(bp);
  4067. bnx2_free_mem(bp);
  4068. }
  4069. bnx2_set_rx_ring_size(bp, ering->rx_pending);
  4070. bp->tx_ring_size = ering->tx_pending;
  4071. if (netif_running(bp->dev)) {
  4072. int rc;
  4073. rc = bnx2_alloc_mem(bp);
  4074. if (rc)
  4075. return rc;
  4076. bnx2_init_nic(bp);
  4077. bnx2_netif_start(bp);
  4078. }
  4079. return 0;
  4080. }
  4081. static void
  4082. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  4083. {
  4084. struct bnx2 *bp = netdev_priv(dev);
  4085. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  4086. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  4087. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  4088. }
  4089. static int
  4090. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  4091. {
  4092. struct bnx2 *bp = netdev_priv(dev);
  4093. bp->req_flow_ctrl = 0;
  4094. if (epause->rx_pause)
  4095. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  4096. if (epause->tx_pause)
  4097. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  4098. if (epause->autoneg) {
  4099. bp->autoneg |= AUTONEG_FLOW_CTRL;
  4100. }
  4101. else {
  4102. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  4103. }
  4104. spin_lock_bh(&bp->phy_lock);
  4105. bnx2_setup_phy(bp);
  4106. spin_unlock_bh(&bp->phy_lock);
  4107. return 0;
  4108. }
  4109. static u32
  4110. bnx2_get_rx_csum(struct net_device *dev)
  4111. {
  4112. struct bnx2 *bp = netdev_priv(dev);
  4113. return bp->rx_csum;
  4114. }
  4115. static int
  4116. bnx2_set_rx_csum(struct net_device *dev, u32 data)
  4117. {
  4118. struct bnx2 *bp = netdev_priv(dev);
  4119. bp->rx_csum = data;
  4120. return 0;
  4121. }
  4122. #define BNX2_NUM_STATS 46
  4123. static struct {
  4124. char string[ETH_GSTRING_LEN];
  4125. } bnx2_stats_str_arr[BNX2_NUM_STATS] = {
  4126. { "rx_bytes" },
  4127. { "rx_error_bytes" },
  4128. { "tx_bytes" },
  4129. { "tx_error_bytes" },
  4130. { "rx_ucast_packets" },
  4131. { "rx_mcast_packets" },
  4132. { "rx_bcast_packets" },
  4133. { "tx_ucast_packets" },
  4134. { "tx_mcast_packets" },
  4135. { "tx_bcast_packets" },
  4136. { "tx_mac_errors" },
  4137. { "tx_carrier_errors" },
  4138. { "rx_crc_errors" },
  4139. { "rx_align_errors" },
  4140. { "tx_single_collisions" },
  4141. { "tx_multi_collisions" },
  4142. { "tx_deferred" },
  4143. { "tx_excess_collisions" },
  4144. { "tx_late_collisions" },
  4145. { "tx_total_collisions" },
  4146. { "rx_fragments" },
  4147. { "rx_jabbers" },
  4148. { "rx_undersize_packets" },
  4149. { "rx_oversize_packets" },
  4150. { "rx_64_byte_packets" },
  4151. { "rx_65_to_127_byte_packets" },
  4152. { "rx_128_to_255_byte_packets" },
  4153. { "rx_256_to_511_byte_packets" },
  4154. { "rx_512_to_1023_byte_packets" },
  4155. { "rx_1024_to_1522_byte_packets" },
  4156. { "rx_1523_to_9022_byte_packets" },
  4157. { "tx_64_byte_packets" },
  4158. { "tx_65_to_127_byte_packets" },
  4159. { "tx_128_to_255_byte_packets" },
  4160. { "tx_256_to_511_byte_packets" },
  4161. { "tx_512_to_1023_byte_packets" },
  4162. { "tx_1024_to_1522_byte_packets" },
  4163. { "tx_1523_to_9022_byte_packets" },
  4164. { "rx_xon_frames" },
  4165. { "rx_xoff_frames" },
  4166. { "tx_xon_frames" },
  4167. { "tx_xoff_frames" },
  4168. { "rx_mac_ctrl_frames" },
  4169. { "rx_filtered_packets" },
  4170. { "rx_discards" },
  4171. { "rx_fw_discards" },
  4172. };
  4173. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  4174. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  4175. STATS_OFFSET32(stat_IfHCInOctets_hi),
  4176. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  4177. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  4178. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  4179. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  4180. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  4181. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  4182. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  4183. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  4184. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  4185. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  4186. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  4187. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  4188. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  4189. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  4190. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  4191. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  4192. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  4193. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  4194. STATS_OFFSET32(stat_EtherStatsCollisions),
  4195. STATS_OFFSET32(stat_EtherStatsFragments),
  4196. STATS_OFFSET32(stat_EtherStatsJabbers),
  4197. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  4198. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  4199. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  4200. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  4201. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  4202. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  4203. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  4204. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  4205. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  4206. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  4207. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  4208. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  4209. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  4210. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  4211. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  4212. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  4213. STATS_OFFSET32(stat_XonPauseFramesReceived),
  4214. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  4215. STATS_OFFSET32(stat_OutXonSent),
  4216. STATS_OFFSET32(stat_OutXoffSent),
  4217. STATS_OFFSET32(stat_MacControlFramesReceived),
  4218. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  4219. STATS_OFFSET32(stat_IfInMBUFDiscards),
  4220. STATS_OFFSET32(stat_FwRxDrop),
  4221. };
  4222. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  4223. * skipped because of errata.
  4224. */
  4225. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  4226. 8,0,8,8,8,8,8,8,8,8,
  4227. 4,0,4,4,4,4,4,4,4,4,
  4228. 4,4,4,4,4,4,4,4,4,4,
  4229. 4,4,4,4,4,4,4,4,4,4,
  4230. 4,4,4,4,4,4,
  4231. };
  4232. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  4233. 8,0,8,8,8,8,8,8,8,8,
  4234. 4,4,4,4,4,4,4,4,4,4,
  4235. 4,4,4,4,4,4,4,4,4,4,
  4236. 4,4,4,4,4,4,4,4,4,4,
  4237. 4,4,4,4,4,4,
  4238. };
  4239. #define BNX2_NUM_TESTS 6
  4240. static struct {
  4241. char string[ETH_GSTRING_LEN];
  4242. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  4243. { "register_test (offline)" },
  4244. { "memory_test (offline)" },
  4245. { "loopback_test (offline)" },
  4246. { "nvram_test (online)" },
  4247. { "interrupt_test (online)" },
  4248. { "link_test (online)" },
  4249. };
  4250. static int
  4251. bnx2_self_test_count(struct net_device *dev)
  4252. {
  4253. return BNX2_NUM_TESTS;
  4254. }
  4255. static void
  4256. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  4257. {
  4258. struct bnx2 *bp = netdev_priv(dev);
  4259. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  4260. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  4261. bnx2_netif_stop(bp);
  4262. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  4263. bnx2_free_skbs(bp);
  4264. if (bnx2_test_registers(bp) != 0) {
  4265. buf[0] = 1;
  4266. etest->flags |= ETH_TEST_FL_FAILED;
  4267. }
  4268. if (bnx2_test_memory(bp) != 0) {
  4269. buf[1] = 1;
  4270. etest->flags |= ETH_TEST_FL_FAILED;
  4271. }
  4272. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  4273. etest->flags |= ETH_TEST_FL_FAILED;
  4274. if (!netif_running(bp->dev)) {
  4275. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  4276. }
  4277. else {
  4278. bnx2_init_nic(bp);
  4279. bnx2_netif_start(bp);
  4280. }
  4281. /* wait for link up */
  4282. msleep_interruptible(3000);
  4283. if ((!bp->link_up) && !(bp->phy_flags & PHY_SERDES_FLAG))
  4284. msleep_interruptible(4000);
  4285. }
  4286. if (bnx2_test_nvram(bp) != 0) {
  4287. buf[3] = 1;
  4288. etest->flags |= ETH_TEST_FL_FAILED;
  4289. }
  4290. if (bnx2_test_intr(bp) != 0) {
  4291. buf[4] = 1;
  4292. etest->flags |= ETH_TEST_FL_FAILED;
  4293. }
  4294. if (bnx2_test_link(bp) != 0) {
  4295. buf[5] = 1;
  4296. etest->flags |= ETH_TEST_FL_FAILED;
  4297. }
  4298. }
  4299. static void
  4300. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  4301. {
  4302. switch (stringset) {
  4303. case ETH_SS_STATS:
  4304. memcpy(buf, bnx2_stats_str_arr,
  4305. sizeof(bnx2_stats_str_arr));
  4306. break;
  4307. case ETH_SS_TEST:
  4308. memcpy(buf, bnx2_tests_str_arr,
  4309. sizeof(bnx2_tests_str_arr));
  4310. break;
  4311. }
  4312. }
  4313. static int
  4314. bnx2_get_stats_count(struct net_device *dev)
  4315. {
  4316. return BNX2_NUM_STATS;
  4317. }
  4318. static void
  4319. bnx2_get_ethtool_stats(struct net_device *dev,
  4320. struct ethtool_stats *stats, u64 *buf)
  4321. {
  4322. struct bnx2 *bp = netdev_priv(dev);
  4323. int i;
  4324. u32 *hw_stats = (u32 *) bp->stats_blk;
  4325. u8 *stats_len_arr = NULL;
  4326. if (hw_stats == NULL) {
  4327. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  4328. return;
  4329. }
  4330. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  4331. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  4332. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  4333. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  4334. stats_len_arr = bnx2_5706_stats_len_arr;
  4335. else
  4336. stats_len_arr = bnx2_5708_stats_len_arr;
  4337. for (i = 0; i < BNX2_NUM_STATS; i++) {
  4338. if (stats_len_arr[i] == 0) {
  4339. /* skip this counter */
  4340. buf[i] = 0;
  4341. continue;
  4342. }
  4343. if (stats_len_arr[i] == 4) {
  4344. /* 4-byte counter */
  4345. buf[i] = (u64)
  4346. *(hw_stats + bnx2_stats_offset_arr[i]);
  4347. continue;
  4348. }
  4349. /* 8-byte counter */
  4350. buf[i] = (((u64) *(hw_stats +
  4351. bnx2_stats_offset_arr[i])) << 32) +
  4352. *(hw_stats + bnx2_stats_offset_arr[i] + 1);
  4353. }
  4354. }
  4355. static int
  4356. bnx2_phys_id(struct net_device *dev, u32 data)
  4357. {
  4358. struct bnx2 *bp = netdev_priv(dev);
  4359. int i;
  4360. u32 save;
  4361. if (data == 0)
  4362. data = 2;
  4363. save = REG_RD(bp, BNX2_MISC_CFG);
  4364. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  4365. for (i = 0; i < (data * 2); i++) {
  4366. if ((i % 2) == 0) {
  4367. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  4368. }
  4369. else {
  4370. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  4371. BNX2_EMAC_LED_1000MB_OVERRIDE |
  4372. BNX2_EMAC_LED_100MB_OVERRIDE |
  4373. BNX2_EMAC_LED_10MB_OVERRIDE |
  4374. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  4375. BNX2_EMAC_LED_TRAFFIC);
  4376. }
  4377. msleep_interruptible(500);
  4378. if (signal_pending(current))
  4379. break;
  4380. }
  4381. REG_WR(bp, BNX2_EMAC_LED, 0);
  4382. REG_WR(bp, BNX2_MISC_CFG, save);
  4383. return 0;
  4384. }
  4385. static struct ethtool_ops bnx2_ethtool_ops = {
  4386. .get_settings = bnx2_get_settings,
  4387. .set_settings = bnx2_set_settings,
  4388. .get_drvinfo = bnx2_get_drvinfo,
  4389. .get_regs_len = bnx2_get_regs_len,
  4390. .get_regs = bnx2_get_regs,
  4391. .get_wol = bnx2_get_wol,
  4392. .set_wol = bnx2_set_wol,
  4393. .nway_reset = bnx2_nway_reset,
  4394. .get_link = ethtool_op_get_link,
  4395. .get_eeprom_len = bnx2_get_eeprom_len,
  4396. .get_eeprom = bnx2_get_eeprom,
  4397. .set_eeprom = bnx2_set_eeprom,
  4398. .get_coalesce = bnx2_get_coalesce,
  4399. .set_coalesce = bnx2_set_coalesce,
  4400. .get_ringparam = bnx2_get_ringparam,
  4401. .set_ringparam = bnx2_set_ringparam,
  4402. .get_pauseparam = bnx2_get_pauseparam,
  4403. .set_pauseparam = bnx2_set_pauseparam,
  4404. .get_rx_csum = bnx2_get_rx_csum,
  4405. .set_rx_csum = bnx2_set_rx_csum,
  4406. .get_tx_csum = ethtool_op_get_tx_csum,
  4407. .set_tx_csum = ethtool_op_set_tx_csum,
  4408. .get_sg = ethtool_op_get_sg,
  4409. .set_sg = ethtool_op_set_sg,
  4410. #ifdef BCM_TSO
  4411. .get_tso = ethtool_op_get_tso,
  4412. .set_tso = ethtool_op_set_tso,
  4413. #endif
  4414. .self_test_count = bnx2_self_test_count,
  4415. .self_test = bnx2_self_test,
  4416. .get_strings = bnx2_get_strings,
  4417. .phys_id = bnx2_phys_id,
  4418. .get_stats_count = bnx2_get_stats_count,
  4419. .get_ethtool_stats = bnx2_get_ethtool_stats,
  4420. .get_perm_addr = ethtool_op_get_perm_addr,
  4421. };
  4422. /* Called with rtnl_lock */
  4423. static int
  4424. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  4425. {
  4426. struct mii_ioctl_data *data = if_mii(ifr);
  4427. struct bnx2 *bp = netdev_priv(dev);
  4428. int err;
  4429. switch(cmd) {
  4430. case SIOCGMIIPHY:
  4431. data->phy_id = bp->phy_addr;
  4432. /* fallthru */
  4433. case SIOCGMIIREG: {
  4434. u32 mii_regval;
  4435. spin_lock_bh(&bp->phy_lock);
  4436. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  4437. spin_unlock_bh(&bp->phy_lock);
  4438. data->val_out = mii_regval;
  4439. return err;
  4440. }
  4441. case SIOCSMIIREG:
  4442. if (!capable(CAP_NET_ADMIN))
  4443. return -EPERM;
  4444. spin_lock_bh(&bp->phy_lock);
  4445. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  4446. spin_unlock_bh(&bp->phy_lock);
  4447. return err;
  4448. default:
  4449. /* do nothing */
  4450. break;
  4451. }
  4452. return -EOPNOTSUPP;
  4453. }
  4454. /* Called with rtnl_lock */
  4455. static int
  4456. bnx2_change_mac_addr(struct net_device *dev, void *p)
  4457. {
  4458. struct sockaddr *addr = p;
  4459. struct bnx2 *bp = netdev_priv(dev);
  4460. if (!is_valid_ether_addr(addr->sa_data))
  4461. return -EINVAL;
  4462. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4463. if (netif_running(dev))
  4464. bnx2_set_mac_addr(bp);
  4465. return 0;
  4466. }
  4467. /* Called with rtnl_lock */
  4468. static int
  4469. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  4470. {
  4471. struct bnx2 *bp = netdev_priv(dev);
  4472. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  4473. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  4474. return -EINVAL;
  4475. dev->mtu = new_mtu;
  4476. if (netif_running(dev)) {
  4477. bnx2_netif_stop(bp);
  4478. bnx2_init_nic(bp);
  4479. bnx2_netif_start(bp);
  4480. }
  4481. return 0;
  4482. }
  4483. #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
  4484. static void
  4485. poll_bnx2(struct net_device *dev)
  4486. {
  4487. struct bnx2 *bp = netdev_priv(dev);
  4488. disable_irq(bp->pdev->irq);
  4489. bnx2_interrupt(bp->pdev->irq, dev, NULL);
  4490. enable_irq(bp->pdev->irq);
  4491. }
  4492. #endif
  4493. static int __devinit
  4494. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  4495. {
  4496. struct bnx2 *bp;
  4497. unsigned long mem_len;
  4498. int rc;
  4499. u32 reg;
  4500. SET_MODULE_OWNER(dev);
  4501. SET_NETDEV_DEV(dev, &pdev->dev);
  4502. bp = netdev_priv(dev);
  4503. bp->flags = 0;
  4504. bp->phy_flags = 0;
  4505. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  4506. rc = pci_enable_device(pdev);
  4507. if (rc) {
  4508. printk(KERN_ERR PFX "Cannot enable PCI device, aborting.");
  4509. goto err_out;
  4510. }
  4511. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  4512. printk(KERN_ERR PFX "Cannot find PCI device base address, "
  4513. "aborting.\n");
  4514. rc = -ENODEV;
  4515. goto err_out_disable;
  4516. }
  4517. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  4518. if (rc) {
  4519. printk(KERN_ERR PFX "Cannot obtain PCI resources, aborting.\n");
  4520. goto err_out_disable;
  4521. }
  4522. pci_set_master(pdev);
  4523. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  4524. if (bp->pm_cap == 0) {
  4525. printk(KERN_ERR PFX "Cannot find power management capability, "
  4526. "aborting.\n");
  4527. rc = -EIO;
  4528. goto err_out_release;
  4529. }
  4530. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  4531. if (bp->pcix_cap == 0) {
  4532. printk(KERN_ERR PFX "Cannot find PCIX capability, aborting.\n");
  4533. rc = -EIO;
  4534. goto err_out_release;
  4535. }
  4536. if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
  4537. bp->flags |= USING_DAC_FLAG;
  4538. if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
  4539. printk(KERN_ERR PFX "pci_set_consistent_dma_mask "
  4540. "failed, aborting.\n");
  4541. rc = -EIO;
  4542. goto err_out_release;
  4543. }
  4544. }
  4545. else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
  4546. printk(KERN_ERR PFX "System does not support DMA, aborting.\n");
  4547. rc = -EIO;
  4548. goto err_out_release;
  4549. }
  4550. bp->dev = dev;
  4551. bp->pdev = pdev;
  4552. spin_lock_init(&bp->phy_lock);
  4553. spin_lock_init(&bp->tx_lock);
  4554. INIT_WORK(&bp->reset_task, bnx2_reset_task, bp);
  4555. dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
  4556. mem_len = MB_GET_CID_ADDR(17);
  4557. dev->mem_end = dev->mem_start + mem_len;
  4558. dev->irq = pdev->irq;
  4559. bp->regview = ioremap_nocache(dev->base_addr, mem_len);
  4560. if (!bp->regview) {
  4561. printk(KERN_ERR PFX "Cannot map register space, aborting.\n");
  4562. rc = -ENOMEM;
  4563. goto err_out_release;
  4564. }
  4565. /* Configure byte swap and enable write to the reg_window registers.
  4566. * Rely on CPU to do target byte swapping on big endian systems
  4567. * The chip's target access swapping will not swap all accesses
  4568. */
  4569. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
  4570. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  4571. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  4572. bnx2_set_power_state(bp, PCI_D0);
  4573. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  4574. /* Get bus information. */
  4575. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  4576. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  4577. u32 clkreg;
  4578. bp->flags |= PCIX_FLAG;
  4579. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  4580. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  4581. switch (clkreg) {
  4582. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  4583. bp->bus_speed_mhz = 133;
  4584. break;
  4585. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  4586. bp->bus_speed_mhz = 100;
  4587. break;
  4588. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  4589. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  4590. bp->bus_speed_mhz = 66;
  4591. break;
  4592. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  4593. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  4594. bp->bus_speed_mhz = 50;
  4595. break;
  4596. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  4597. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  4598. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  4599. bp->bus_speed_mhz = 33;
  4600. break;
  4601. }
  4602. }
  4603. else {
  4604. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  4605. bp->bus_speed_mhz = 66;
  4606. else
  4607. bp->bus_speed_mhz = 33;
  4608. }
  4609. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  4610. bp->flags |= PCI_32BIT_FLAG;
  4611. /* 5706A0 may falsely detect SERR and PERR. */
  4612. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  4613. reg = REG_RD(bp, PCI_COMMAND);
  4614. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  4615. REG_WR(bp, PCI_COMMAND, reg);
  4616. }
  4617. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  4618. !(bp->flags & PCIX_FLAG)) {
  4619. printk(KERN_ERR PFX "5706 A1 can only be used in a PCIX bus, "
  4620. "aborting.\n");
  4621. goto err_out_unmap;
  4622. }
  4623. bnx2_init_nvram(bp);
  4624. reg = REG_RD_IND(bp, BNX2_SHM_HDR_SIGNATURE);
  4625. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  4626. BNX2_SHM_HDR_SIGNATURE_SIG)
  4627. bp->shmem_base = REG_RD_IND(bp, BNX2_SHM_HDR_ADDR_0);
  4628. else
  4629. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  4630. /* Get the permanent MAC address. First we need to make sure the
  4631. * firmware is actually running.
  4632. */
  4633. reg = REG_RD_IND(bp, bp->shmem_base + BNX2_DEV_INFO_SIGNATURE);
  4634. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  4635. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  4636. printk(KERN_ERR PFX "Firmware not running, aborting.\n");
  4637. rc = -ENODEV;
  4638. goto err_out_unmap;
  4639. }
  4640. bp->fw_ver = REG_RD_IND(bp, bp->shmem_base + BNX2_DEV_INFO_BC_REV);
  4641. reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_MAC_UPPER);
  4642. bp->mac_addr[0] = (u8) (reg >> 8);
  4643. bp->mac_addr[1] = (u8) reg;
  4644. reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_MAC_LOWER);
  4645. bp->mac_addr[2] = (u8) (reg >> 24);
  4646. bp->mac_addr[3] = (u8) (reg >> 16);
  4647. bp->mac_addr[4] = (u8) (reg >> 8);
  4648. bp->mac_addr[5] = (u8) reg;
  4649. bp->tx_ring_size = MAX_TX_DESC_CNT;
  4650. bnx2_set_rx_ring_size(bp, 100);
  4651. bp->rx_csum = 1;
  4652. bp->rx_offset = sizeof(struct l2_fhdr) + 2;
  4653. bp->tx_quick_cons_trip_int = 20;
  4654. bp->tx_quick_cons_trip = 20;
  4655. bp->tx_ticks_int = 80;
  4656. bp->tx_ticks = 80;
  4657. bp->rx_quick_cons_trip_int = 6;
  4658. bp->rx_quick_cons_trip = 6;
  4659. bp->rx_ticks_int = 18;
  4660. bp->rx_ticks = 18;
  4661. bp->stats_ticks = 1000000 & 0xffff00;
  4662. bp->timer_interval = HZ;
  4663. bp->current_interval = HZ;
  4664. bp->phy_addr = 1;
  4665. /* Disable WOL support if we are running on a SERDES chip. */
  4666. if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT) {
  4667. bp->phy_flags |= PHY_SERDES_FLAG;
  4668. bp->flags |= NO_WOL_FLAG;
  4669. if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  4670. bp->phy_addr = 2;
  4671. reg = REG_RD_IND(bp, bp->shmem_base +
  4672. BNX2_SHARED_HW_CFG_CONFIG);
  4673. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  4674. bp->phy_flags |= PHY_2_5G_CAPABLE_FLAG;
  4675. }
  4676. }
  4677. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  4678. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  4679. (CHIP_ID(bp) == CHIP_ID_5708_B1))
  4680. bp->flags |= NO_WOL_FLAG;
  4681. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  4682. bp->tx_quick_cons_trip_int =
  4683. bp->tx_quick_cons_trip;
  4684. bp->tx_ticks_int = bp->tx_ticks;
  4685. bp->rx_quick_cons_trip_int =
  4686. bp->rx_quick_cons_trip;
  4687. bp->rx_ticks_int = bp->rx_ticks;
  4688. bp->comp_prod_trip_int = bp->comp_prod_trip;
  4689. bp->com_ticks_int = bp->com_ticks;
  4690. bp->cmd_ticks_int = bp->cmd_ticks;
  4691. }
  4692. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  4693. bp->req_line_speed = 0;
  4694. if (bp->phy_flags & PHY_SERDES_FLAG) {
  4695. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  4696. reg = REG_RD_IND(bp, bp->shmem_base + BNX2_PORT_HW_CFG_CONFIG);
  4697. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  4698. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  4699. bp->autoneg = 0;
  4700. bp->req_line_speed = bp->line_speed = SPEED_1000;
  4701. bp->req_duplex = DUPLEX_FULL;
  4702. }
  4703. }
  4704. else {
  4705. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  4706. }
  4707. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  4708. init_timer(&bp->timer);
  4709. bp->timer.expires = RUN_AT(bp->timer_interval);
  4710. bp->timer.data = (unsigned long) bp;
  4711. bp->timer.function = bnx2_timer;
  4712. return 0;
  4713. err_out_unmap:
  4714. if (bp->regview) {
  4715. iounmap(bp->regview);
  4716. bp->regview = NULL;
  4717. }
  4718. err_out_release:
  4719. pci_release_regions(pdev);
  4720. err_out_disable:
  4721. pci_disable_device(pdev);
  4722. pci_set_drvdata(pdev, NULL);
  4723. err_out:
  4724. return rc;
  4725. }
  4726. static int __devinit
  4727. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  4728. {
  4729. static int version_printed = 0;
  4730. struct net_device *dev = NULL;
  4731. struct bnx2 *bp;
  4732. int rc, i;
  4733. if (version_printed++ == 0)
  4734. printk(KERN_INFO "%s", version);
  4735. /* dev zeroed in init_etherdev */
  4736. dev = alloc_etherdev(sizeof(*bp));
  4737. if (!dev)
  4738. return -ENOMEM;
  4739. rc = bnx2_init_board(pdev, dev);
  4740. if (rc < 0) {
  4741. free_netdev(dev);
  4742. return rc;
  4743. }
  4744. dev->open = bnx2_open;
  4745. dev->hard_start_xmit = bnx2_start_xmit;
  4746. dev->stop = bnx2_close;
  4747. dev->get_stats = bnx2_get_stats;
  4748. dev->set_multicast_list = bnx2_set_rx_mode;
  4749. dev->do_ioctl = bnx2_ioctl;
  4750. dev->set_mac_address = bnx2_change_mac_addr;
  4751. dev->change_mtu = bnx2_change_mtu;
  4752. dev->tx_timeout = bnx2_tx_timeout;
  4753. dev->watchdog_timeo = TX_TIMEOUT;
  4754. #ifdef BCM_VLAN
  4755. dev->vlan_rx_register = bnx2_vlan_rx_register;
  4756. dev->vlan_rx_kill_vid = bnx2_vlan_rx_kill_vid;
  4757. #endif
  4758. dev->poll = bnx2_poll;
  4759. dev->ethtool_ops = &bnx2_ethtool_ops;
  4760. dev->weight = 64;
  4761. bp = netdev_priv(dev);
  4762. #if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
  4763. dev->poll_controller = poll_bnx2;
  4764. #endif
  4765. if ((rc = register_netdev(dev))) {
  4766. printk(KERN_ERR PFX "Cannot register net device\n");
  4767. if (bp->regview)
  4768. iounmap(bp->regview);
  4769. pci_release_regions(pdev);
  4770. pci_disable_device(pdev);
  4771. pci_set_drvdata(pdev, NULL);
  4772. free_netdev(dev);
  4773. return rc;
  4774. }
  4775. pci_set_drvdata(pdev, dev);
  4776. memcpy(dev->dev_addr, bp->mac_addr, 6);
  4777. memcpy(dev->perm_addr, bp->mac_addr, 6);
  4778. bp->name = board_info[ent->driver_data].name,
  4779. printk(KERN_INFO "%s: %s (%c%d) PCI%s %s %dMHz found at mem %lx, "
  4780. "IRQ %d, ",
  4781. dev->name,
  4782. bp->name,
  4783. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  4784. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  4785. ((bp->flags & PCIX_FLAG) ? "-X" : ""),
  4786. ((bp->flags & PCI_32BIT_FLAG) ? "32-bit" : "64-bit"),
  4787. bp->bus_speed_mhz,
  4788. dev->base_addr,
  4789. bp->pdev->irq);
  4790. printk("node addr ");
  4791. for (i = 0; i < 6; i++)
  4792. printk("%2.2x", dev->dev_addr[i]);
  4793. printk("\n");
  4794. dev->features |= NETIF_F_SG;
  4795. if (bp->flags & USING_DAC_FLAG)
  4796. dev->features |= NETIF_F_HIGHDMA;
  4797. dev->features |= NETIF_F_IP_CSUM;
  4798. #ifdef BCM_VLAN
  4799. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  4800. #endif
  4801. #ifdef BCM_TSO
  4802. dev->features |= NETIF_F_TSO;
  4803. #endif
  4804. netif_carrier_off(bp->dev);
  4805. return 0;
  4806. }
  4807. static void __devexit
  4808. bnx2_remove_one(struct pci_dev *pdev)
  4809. {
  4810. struct net_device *dev = pci_get_drvdata(pdev);
  4811. struct bnx2 *bp = netdev_priv(dev);
  4812. flush_scheduled_work();
  4813. unregister_netdev(dev);
  4814. if (bp->regview)
  4815. iounmap(bp->regview);
  4816. free_netdev(dev);
  4817. pci_release_regions(pdev);
  4818. pci_disable_device(pdev);
  4819. pci_set_drvdata(pdev, NULL);
  4820. }
  4821. static int
  4822. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  4823. {
  4824. struct net_device *dev = pci_get_drvdata(pdev);
  4825. struct bnx2 *bp = netdev_priv(dev);
  4826. u32 reset_code;
  4827. if (!netif_running(dev))
  4828. return 0;
  4829. flush_scheduled_work();
  4830. bnx2_netif_stop(bp);
  4831. netif_device_detach(dev);
  4832. del_timer_sync(&bp->timer);
  4833. if (bp->flags & NO_WOL_FLAG)
  4834. reset_code = BNX2_DRV_MSG_CODE_UNLOAD;
  4835. else if (bp->wol)
  4836. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4837. else
  4838. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4839. bnx2_reset_chip(bp, reset_code);
  4840. bnx2_free_skbs(bp);
  4841. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  4842. return 0;
  4843. }
  4844. static int
  4845. bnx2_resume(struct pci_dev *pdev)
  4846. {
  4847. struct net_device *dev = pci_get_drvdata(pdev);
  4848. struct bnx2 *bp = netdev_priv(dev);
  4849. if (!netif_running(dev))
  4850. return 0;
  4851. bnx2_set_power_state(bp, PCI_D0);
  4852. netif_device_attach(dev);
  4853. bnx2_init_nic(bp);
  4854. bnx2_netif_start(bp);
  4855. return 0;
  4856. }
  4857. static struct pci_driver bnx2_pci_driver = {
  4858. .name = DRV_MODULE_NAME,
  4859. .id_table = bnx2_pci_tbl,
  4860. .probe = bnx2_init_one,
  4861. .remove = __devexit_p(bnx2_remove_one),
  4862. .suspend = bnx2_suspend,
  4863. .resume = bnx2_resume,
  4864. };
  4865. static int __init bnx2_init(void)
  4866. {
  4867. return pci_module_init(&bnx2_pci_driver);
  4868. }
  4869. static void __exit bnx2_cleanup(void)
  4870. {
  4871. pci_unregister_driver(&bnx2_pci_driver);
  4872. }
  4873. module_init(bnx2_init);
  4874. module_exit(bnx2_cleanup);