adm8211.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069
  1. /*
  2. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  3. *
  4. * Copyright (c) 2003, Jouni Malinen <j@w1.fi>
  5. * Copyright (c) 2004-2007, Michael Wu <flamingice@sourmilk.net>
  6. * Some parts copyright (c) 2003 by David Young <dyoung@pobox.com>
  7. * and used with permission.
  8. *
  9. * Much thanks to Infineon-ADMtek for their support of this driver.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation. See README and COPYING for
  14. * more details.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/if.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/pci.h>
  21. #include <linux/delay.h>
  22. #include <linux/crc32.h>
  23. #include <linux/eeprom_93cx6.h>
  24. #include <net/mac80211.h>
  25. #include "adm8211.h"
  26. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  27. MODULE_AUTHOR("Jouni Malinen <j@w1.fi>");
  28. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  29. MODULE_SUPPORTED_DEVICE("ADM8211");
  30. MODULE_LICENSE("GPL");
  31. static unsigned int tx_ring_size __read_mostly = 16;
  32. static unsigned int rx_ring_size __read_mostly = 16;
  33. module_param(tx_ring_size, uint, 0);
  34. module_param(rx_ring_size, uint, 0);
  35. static const char version[] = KERN_INFO "adm8211: "
  36. "Copyright 2003, Jouni Malinen <j@w1.fi>; "
  37. "Copyright 2004-2007, Michael Wu <flamingice@sourmilk.net>\n";
  38. static struct pci_device_id adm8211_pci_id_table[] __devinitdata = {
  39. /* ADMtek ADM8211 */
  40. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  41. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  42. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  43. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  44. { 0 }
  45. };
  46. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  47. {
  48. struct adm8211_priv *priv = eeprom->data;
  49. u32 reg = ADM8211_CSR_READ(SPR);
  50. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  51. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  52. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  53. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  54. }
  55. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  56. {
  57. struct adm8211_priv *priv = eeprom->data;
  58. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  59. if (eeprom->reg_data_in)
  60. reg |= ADM8211_SPR_SDI;
  61. if (eeprom->reg_data_out)
  62. reg |= ADM8211_SPR_SDO;
  63. if (eeprom->reg_data_clock)
  64. reg |= ADM8211_SPR_SCLK;
  65. if (eeprom->reg_chip_select)
  66. reg |= ADM8211_SPR_SCS;
  67. ADM8211_CSR_WRITE(SPR, reg);
  68. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  69. }
  70. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  71. {
  72. struct adm8211_priv *priv = dev->priv;
  73. unsigned int words, i;
  74. struct ieee80211_chan_range chan_range;
  75. u16 cr49;
  76. struct eeprom_93cx6 eeprom = {
  77. .data = priv,
  78. .register_read = adm8211_eeprom_register_read,
  79. .register_write = adm8211_eeprom_register_write
  80. };
  81. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  82. /* 256 * 16-bit = 512 bytes */
  83. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  84. words = 256;
  85. } else {
  86. /* 64 * 16-bit = 128 bytes */
  87. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  88. words = 64;
  89. }
  90. priv->eeprom_len = words * 2;
  91. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  92. if (!priv->eeprom)
  93. return -ENOMEM;
  94. eeprom_93cx6_multiread(&eeprom, 0, (__le16 __force *)priv->eeprom, words);
  95. cr49 = le16_to_cpu(priv->eeprom->cr49);
  96. priv->rf_type = (cr49 >> 3) & 0x7;
  97. switch (priv->rf_type) {
  98. case ADM8211_TYPE_INTERSIL:
  99. case ADM8211_TYPE_RFMD:
  100. case ADM8211_TYPE_MARVEL:
  101. case ADM8211_TYPE_AIROHA:
  102. case ADM8211_TYPE_ADMTEK:
  103. break;
  104. default:
  105. if (priv->revid < ADM8211_REV_CA)
  106. priv->rf_type = ADM8211_TYPE_RFMD;
  107. else
  108. priv->rf_type = ADM8211_TYPE_AIROHA;
  109. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  110. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  111. }
  112. priv->bbp_type = cr49 & 0x7;
  113. switch (priv->bbp_type) {
  114. case ADM8211_TYPE_INTERSIL:
  115. case ADM8211_TYPE_RFMD:
  116. case ADM8211_TYPE_MARVEL:
  117. case ADM8211_TYPE_AIROHA:
  118. case ADM8211_TYPE_ADMTEK:
  119. break;
  120. default:
  121. if (priv->revid < ADM8211_REV_CA)
  122. priv->bbp_type = ADM8211_TYPE_RFMD;
  123. else
  124. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  125. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  126. pci_name(priv->pdev), cr49 >> 3);
  127. }
  128. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  129. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  130. pci_name(priv->pdev), priv->eeprom->country_code);
  131. chan_range = cranges[2];
  132. } else
  133. chan_range = cranges[priv->eeprom->country_code];
  134. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  135. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  136. priv->modes[0].num_channels = chan_range.max - chan_range.min + 1;
  137. priv->modes[0].channels = priv->channels;
  138. memcpy(priv->channels, adm8211_channels, sizeof(adm8211_channels));
  139. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  140. if (i >= chan_range.min && i <= chan_range.max)
  141. priv->channels[i - 1].flag =
  142. IEEE80211_CHAN_W_SCAN |
  143. IEEE80211_CHAN_W_ACTIVE_SCAN |
  144. IEEE80211_CHAN_W_IBSS;
  145. switch (priv->eeprom->specific_bbptype) {
  146. case ADM8211_BBP_RFMD3000:
  147. case ADM8211_BBP_RFMD3002:
  148. case ADM8211_BBP_ADM8011:
  149. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  150. break;
  151. default:
  152. if (priv->revid < ADM8211_REV_CA)
  153. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  154. else
  155. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  156. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  157. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  158. }
  159. switch (priv->eeprom->specific_rftype) {
  160. case ADM8211_RFMD2948:
  161. case ADM8211_RFMD2958:
  162. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  163. case ADM8211_MAX2820:
  164. case ADM8211_AL2210L:
  165. priv->transceiver_type = priv->eeprom->specific_rftype;
  166. break;
  167. default:
  168. if (priv->revid == ADM8211_REV_BA)
  169. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  170. else if (priv->revid == ADM8211_REV_CA)
  171. priv->transceiver_type = ADM8211_AL2210L;
  172. else if (priv->revid == ADM8211_REV_AB)
  173. priv->transceiver_type = ADM8211_RFMD2948;
  174. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  175. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  176. break;
  177. }
  178. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  179. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  180. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  181. return 0;
  182. }
  183. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  184. u32 addr, u32 data)
  185. {
  186. struct adm8211_priv *priv = dev->priv;
  187. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  188. (priv->revid < ADM8211_REV_BA ?
  189. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  190. ADM8211_CSR_READ(WEPCTL);
  191. msleep(1);
  192. ADM8211_CSR_WRITE(WESK, data);
  193. ADM8211_CSR_READ(WESK);
  194. msleep(1);
  195. }
  196. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  197. unsigned int addr, u8 *buf,
  198. unsigned int len)
  199. {
  200. struct adm8211_priv *priv = dev->priv;
  201. u32 reg = ADM8211_CSR_READ(WEPCTL);
  202. unsigned int i;
  203. if (priv->revid < ADM8211_REV_BA) {
  204. for (i = 0; i < len; i += 2) {
  205. u16 val = buf[i] | (buf[i + 1] << 8);
  206. adm8211_write_sram(dev, addr + i / 2, val);
  207. }
  208. } else {
  209. for (i = 0; i < len; i += 4) {
  210. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  211. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  212. adm8211_write_sram(dev, addr + i / 4, val);
  213. }
  214. }
  215. ADM8211_CSR_WRITE(WEPCTL, reg);
  216. }
  217. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  218. {
  219. struct adm8211_priv *priv = dev->priv;
  220. u32 reg = ADM8211_CSR_READ(WEPCTL);
  221. unsigned int addr;
  222. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  223. adm8211_write_sram(dev, addr, 0);
  224. ADM8211_CSR_WRITE(WEPCTL, reg);
  225. }
  226. static int adm8211_get_stats(struct ieee80211_hw *dev,
  227. struct ieee80211_low_level_stats *stats)
  228. {
  229. struct adm8211_priv *priv = dev->priv;
  230. memcpy(stats, &priv->stats, sizeof(*stats));
  231. return 0;
  232. }
  233. static int adm8211_get_tx_stats(struct ieee80211_hw *dev,
  234. struct ieee80211_tx_queue_stats *stats)
  235. {
  236. struct adm8211_priv *priv = dev->priv;
  237. struct ieee80211_tx_queue_stats_data *data = &stats->data[0];
  238. data->len = priv->cur_tx - priv->dirty_tx;
  239. data->limit = priv->tx_ring_size - 2;
  240. data->count = priv->dirty_tx;
  241. return 0;
  242. }
  243. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  244. {
  245. struct adm8211_priv *priv = dev->priv;
  246. unsigned int dirty_tx;
  247. spin_lock(&priv->lock);
  248. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  249. unsigned int entry = dirty_tx % priv->tx_ring_size;
  250. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  251. struct adm8211_tx_ring_info *info;
  252. struct sk_buff *skb;
  253. if (status & TDES0_CONTROL_OWN ||
  254. !(status & TDES0_CONTROL_DONE))
  255. break;
  256. info = &priv->tx_buffers[entry];
  257. skb = info->skb;
  258. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  259. pci_unmap_single(priv->pdev, info->mapping,
  260. info->skb->len, PCI_DMA_TODEVICE);
  261. if (info->tx_control.flags & IEEE80211_TXCTL_REQ_TX_STATUS) {
  262. struct ieee80211_tx_status tx_status = {{0}};
  263. struct ieee80211_hdr *hdr;
  264. size_t hdrlen = info->hdrlen;
  265. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  266. hdr = (struct ieee80211_hdr *)skb_push(skb, hdrlen);
  267. memcpy(hdr, skb->cb, hdrlen);
  268. memcpy(&tx_status.control, &info->tx_control,
  269. sizeof(tx_status.control));
  270. if (!(status & TDES0_STATUS_ES))
  271. tx_status.flags |= IEEE80211_TX_STATUS_ACK;
  272. ieee80211_tx_status_irqsafe(dev, skb, &tx_status);
  273. } else
  274. dev_kfree_skb_irq(skb);
  275. info->skb = NULL;
  276. }
  277. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  278. ieee80211_wake_queue(dev, 0);
  279. priv->dirty_tx = dirty_tx;
  280. spin_unlock(&priv->lock);
  281. }
  282. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  283. {
  284. struct adm8211_priv *priv = dev->priv;
  285. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  286. u32 status;
  287. unsigned int pktlen;
  288. struct sk_buff *skb, *newskb;
  289. unsigned int limit = priv->rx_ring_size;
  290. static const u8 rate_tbl[] = {10, 20, 55, 110, 220};
  291. u8 rssi, rate;
  292. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  293. if (!limit--)
  294. break;
  295. status = le32_to_cpu(priv->rx_ring[entry].status);
  296. rate = (status & RDES0_STATUS_RXDR) >> 12;
  297. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  298. RDES1_STATUS_RSSI;
  299. pktlen = status & RDES0_STATUS_FL;
  300. if (pktlen > RX_PKT_SIZE) {
  301. if (net_ratelimit())
  302. printk(KERN_DEBUG "%s: frame too long (%d)\n",
  303. wiphy_name(dev->wiphy), pktlen);
  304. pktlen = RX_PKT_SIZE;
  305. }
  306. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  307. skb = NULL; /* old buffer will be reused */
  308. /* TODO: update RX error stats */
  309. /* TODO: check RDES0_STATUS_CRC*E */
  310. } else if (pktlen < RX_COPY_BREAK) {
  311. skb = dev_alloc_skb(pktlen);
  312. if (skb) {
  313. pci_dma_sync_single_for_cpu(
  314. priv->pdev,
  315. priv->rx_buffers[entry].mapping,
  316. pktlen, PCI_DMA_FROMDEVICE);
  317. memcpy(skb_put(skb, pktlen),
  318. skb_tail_pointer(priv->rx_buffers[entry].skb),
  319. pktlen);
  320. pci_dma_sync_single_for_device(
  321. priv->pdev,
  322. priv->rx_buffers[entry].mapping,
  323. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  324. }
  325. } else {
  326. newskb = dev_alloc_skb(RX_PKT_SIZE);
  327. if (newskb) {
  328. skb = priv->rx_buffers[entry].skb;
  329. skb_put(skb, pktlen);
  330. pci_unmap_single(
  331. priv->pdev,
  332. priv->rx_buffers[entry].mapping,
  333. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  334. priv->rx_buffers[entry].skb = newskb;
  335. priv->rx_buffers[entry].mapping =
  336. pci_map_single(priv->pdev,
  337. skb_tail_pointer(newskb),
  338. RX_PKT_SIZE,
  339. PCI_DMA_FROMDEVICE);
  340. } else {
  341. skb = NULL;
  342. /* TODO: update rx dropped stats */
  343. }
  344. priv->rx_ring[entry].buffer1 =
  345. cpu_to_le32(priv->rx_buffers[entry].mapping);
  346. }
  347. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  348. RDES0_STATUS_SQL);
  349. priv->rx_ring[entry].length =
  350. cpu_to_le32(RX_PKT_SIZE |
  351. (entry == priv->rx_ring_size - 1 ?
  352. RDES1_CONTROL_RER : 0));
  353. if (skb) {
  354. struct ieee80211_rx_status rx_status = {0};
  355. if (priv->revid < ADM8211_REV_CA)
  356. rx_status.ssi = rssi;
  357. else
  358. rx_status.ssi = 100 - rssi;
  359. if (rate <= 4)
  360. rx_status.rate = rate_tbl[rate];
  361. rx_status.channel = priv->channel;
  362. rx_status.freq = adm8211_channels[priv->channel - 1].freq;
  363. rx_status.phymode = MODE_IEEE80211B;
  364. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  365. }
  366. entry = (++priv->cur_rx) % priv->rx_ring_size;
  367. }
  368. /* TODO: check LPC and update stats? */
  369. }
  370. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  371. {
  372. #define ADM8211_INT(x) \
  373. do { \
  374. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  375. printk(KERN_DEBUG "%s: " #x "\n", wiphy_name(dev->wiphy)); \
  376. } while (0)
  377. struct ieee80211_hw *dev = dev_id;
  378. struct adm8211_priv *priv = dev->priv;
  379. u32 stsr = ADM8211_CSR_READ(STSR);
  380. ADM8211_CSR_WRITE(STSR, stsr);
  381. if (stsr == 0xffffffff)
  382. return IRQ_HANDLED;
  383. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  384. return IRQ_HANDLED;
  385. if (stsr & ADM8211_STSR_RCI)
  386. adm8211_interrupt_rci(dev);
  387. if (stsr & ADM8211_STSR_TCI)
  388. adm8211_interrupt_tci(dev);
  389. /*ADM8211_INT(LinkOn);*/
  390. /*ADM8211_INT(LinkOff);*/
  391. ADM8211_INT(PCF);
  392. ADM8211_INT(BCNTC);
  393. ADM8211_INT(GPINT);
  394. ADM8211_INT(ATIMTC);
  395. ADM8211_INT(TSFTF);
  396. ADM8211_INT(TSCZ);
  397. ADM8211_INT(SQL);
  398. ADM8211_INT(WEPTD);
  399. ADM8211_INT(ATIME);
  400. /*ADM8211_INT(TBTT);*/
  401. ADM8211_INT(TEIS);
  402. ADM8211_INT(FBE);
  403. ADM8211_INT(REIS);
  404. ADM8211_INT(GPTT);
  405. ADM8211_INT(RPS);
  406. ADM8211_INT(RDU);
  407. ADM8211_INT(TUF);
  408. /*ADM8211_INT(TRT);*/
  409. /*ADM8211_INT(TLT);*/
  410. /*ADM8211_INT(TDU);*/
  411. ADM8211_INT(TPS);
  412. return IRQ_HANDLED;
  413. #undef ADM8211_INT
  414. }
  415. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  416. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  417. u16 addr, u32 value) { \
  418. struct adm8211_priv *priv = dev->priv; \
  419. unsigned int i; \
  420. u32 reg, bitbuf; \
  421. \
  422. value &= v_mask; \
  423. addr &= a_mask; \
  424. bitbuf = (value << v_shift) | (addr << a_shift); \
  425. \
  426. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  427. ADM8211_CSR_READ(SYNRF); \
  428. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  429. ADM8211_CSR_READ(SYNRF); \
  430. \
  431. if (prewrite) { \
  432. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  433. ADM8211_CSR_READ(SYNRF); \
  434. } \
  435. \
  436. for (i = 0; i <= bits; i++) { \
  437. if (bitbuf & (1 << (bits - i))) \
  438. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  439. else \
  440. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  441. \
  442. ADM8211_CSR_WRITE(SYNRF, reg); \
  443. ADM8211_CSR_READ(SYNRF); \
  444. \
  445. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  446. ADM8211_CSR_READ(SYNRF); \
  447. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  448. ADM8211_CSR_READ(SYNRF); \
  449. } \
  450. \
  451. if (postwrite == 1) { \
  452. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  453. ADM8211_CSR_READ(SYNRF); \
  454. } \
  455. if (postwrite == 2) { \
  456. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  457. ADM8211_CSR_READ(SYNRF); \
  458. } \
  459. \
  460. ADM8211_CSR_WRITE(SYNRF, 0); \
  461. ADM8211_CSR_READ(SYNRF); \
  462. }
  463. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  464. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  465. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  466. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  467. #undef WRITE_SYN
  468. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  469. {
  470. struct adm8211_priv *priv = dev->priv;
  471. unsigned int timeout;
  472. u32 reg;
  473. timeout = 10;
  474. while (timeout > 0) {
  475. reg = ADM8211_CSR_READ(BBPCTL);
  476. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  477. break;
  478. timeout--;
  479. msleep(2);
  480. }
  481. if (timeout == 0) {
  482. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  483. " prewrite (reg=0x%08x)\n",
  484. wiphy_name(dev->wiphy), addr, data, reg);
  485. return -ETIMEDOUT;
  486. }
  487. switch (priv->bbp_type) {
  488. case ADM8211_TYPE_INTERSIL:
  489. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  490. break;
  491. case ADM8211_TYPE_RFMD:
  492. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  493. (0x01 << 18);
  494. break;
  495. case ADM8211_TYPE_ADMTEK:
  496. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  497. (0x05 << 18);
  498. break;
  499. }
  500. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  501. ADM8211_CSR_WRITE(BBPCTL, reg);
  502. timeout = 10;
  503. while (timeout > 0) {
  504. reg = ADM8211_CSR_READ(BBPCTL);
  505. if (!(reg & ADM8211_BBPCTL_WR))
  506. break;
  507. timeout--;
  508. msleep(2);
  509. }
  510. if (timeout == 0) {
  511. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  512. ~ADM8211_BBPCTL_WR);
  513. printk(KERN_DEBUG "%s: adm8211_write_bbp(%d,%d) failed"
  514. " postwrite (reg=0x%08x)\n",
  515. wiphy_name(dev->wiphy), addr, data, reg);
  516. return -ETIMEDOUT;
  517. }
  518. return 0;
  519. }
  520. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  521. {
  522. static const u32 adm8211_rfmd2958_reg5[] =
  523. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  524. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  525. static const u32 adm8211_rfmd2958_reg6[] =
  526. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  527. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  528. struct adm8211_priv *priv = dev->priv;
  529. u8 ant_power = priv->ant_power > 0x3F ?
  530. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  531. u8 tx_power = priv->tx_power > 0x3F ?
  532. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  533. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  534. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  535. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  536. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  537. u32 reg;
  538. ADM8211_IDLE();
  539. /* Program synthesizer to new channel */
  540. switch (priv->transceiver_type) {
  541. case ADM8211_RFMD2958:
  542. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  543. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  544. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  545. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  546. adm8211_rfmd2958_reg5[chan - 1]);
  547. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  548. adm8211_rfmd2958_reg6[chan - 1]);
  549. break;
  550. case ADM8211_RFMD2948:
  551. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  552. SI4126_MAIN_XINDIV2);
  553. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  554. SI4126_POWERDOWN_PDIB |
  555. SI4126_POWERDOWN_PDRB);
  556. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  557. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  558. (chan == 14 ?
  559. 2110 : (2033 + (chan * 5))));
  560. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  561. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  562. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  563. break;
  564. case ADM8211_MAX2820:
  565. adm8211_rf_write_syn_max2820(dev, 0x3,
  566. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  567. break;
  568. case ADM8211_AL2210L:
  569. adm8211_rf_write_syn_al2210l(dev, 0x0,
  570. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  571. break;
  572. default:
  573. printk(KERN_DEBUG "%s: unsupported transceiver type %d\n",
  574. wiphy_name(dev->wiphy), priv->transceiver_type);
  575. break;
  576. }
  577. /* write BBP regs */
  578. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  579. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  580. /* TODO: remove if SMC 2635W doesn't need this */
  581. if (priv->transceiver_type == ADM8211_RFMD2948) {
  582. reg = ADM8211_CSR_READ(GPIO);
  583. reg &= 0xfffc0000;
  584. reg |= ADM8211_CSR_GPIO_EN0;
  585. if (chan != 14)
  586. reg |= ADM8211_CSR_GPIO_O0;
  587. ADM8211_CSR_WRITE(GPIO, reg);
  588. }
  589. if (priv->transceiver_type == ADM8211_RFMD2958) {
  590. /* set PCNT2 */
  591. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  592. /* set PCNT1 P_DESIRED/MID_BIAS */
  593. reg = le16_to_cpu(priv->eeprom->cr49);
  594. reg >>= 13;
  595. reg <<= 15;
  596. reg |= ant_power << 9;
  597. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  598. /* set TXRX TX_GAIN */
  599. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  600. (priv->revid < ADM8211_REV_CA ? tx_power : 0));
  601. } else {
  602. reg = ADM8211_CSR_READ(PLCPHD);
  603. reg &= 0xff00ffff;
  604. reg |= tx_power << 18;
  605. ADM8211_CSR_WRITE(PLCPHD, reg);
  606. }
  607. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  608. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  609. ADM8211_CSR_READ(SYNRF);
  610. msleep(30);
  611. /* RF3000 BBP */
  612. if (priv->transceiver_type != ADM8211_RFMD2958)
  613. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  614. tx_power<<2);
  615. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  616. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  617. adm8211_write_bbp(dev, 0x1c, priv->revid == ADM8211_REV_BA ?
  618. priv->eeprom->cr28 : 0);
  619. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  620. ADM8211_CSR_WRITE(SYNRF, 0);
  621. /* Nothing to do for ADMtek BBP */
  622. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  623. printk(KERN_DEBUG "%s: unsupported BBP type %d\n",
  624. wiphy_name(dev->wiphy), priv->bbp_type);
  625. ADM8211_RESTORE();
  626. /* update current channel for adhoc (and maybe AP mode) */
  627. reg = ADM8211_CSR_READ(CAP0);
  628. reg &= ~0xF;
  629. reg |= chan;
  630. ADM8211_CSR_WRITE(CAP0, reg);
  631. return 0;
  632. }
  633. static void adm8211_update_mode(struct ieee80211_hw *dev)
  634. {
  635. struct adm8211_priv *priv = dev->priv;
  636. ADM8211_IDLE();
  637. priv->soft_rx_crc = 0;
  638. switch (priv->mode) {
  639. case IEEE80211_IF_TYPE_STA:
  640. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  641. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  642. break;
  643. case IEEE80211_IF_TYPE_IBSS:
  644. priv->nar &= ~ADM8211_NAR_PR;
  645. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  646. /* don't trust the error bits on rev 0x20 and up in adhoc */
  647. if (priv->revid >= ADM8211_REV_BA)
  648. priv->soft_rx_crc = 1;
  649. break;
  650. case IEEE80211_IF_TYPE_MNTR:
  651. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  652. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  653. break;
  654. }
  655. ADM8211_RESTORE();
  656. }
  657. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  658. {
  659. struct adm8211_priv *priv = dev->priv;
  660. switch (priv->transceiver_type) {
  661. case ADM8211_RFMD2958:
  662. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  663. /* comments taken from ADMtek vendor driver */
  664. /* Reset RF2958 after power on */
  665. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  666. /* Initialize RF VCO Core Bias to maximum */
  667. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  668. /* Initialize IF PLL */
  669. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  670. /* Initialize IF PLL Coarse Tuning */
  671. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  672. /* Initialize RF PLL */
  673. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  674. /* Initialize RF PLL Coarse Tuning */
  675. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  676. /* Initialize TX gain and filter BW (R9) */
  677. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  678. (priv->transceiver_type == ADM8211_RFMD2958 ?
  679. 0x10050 : 0x00050));
  680. /* Initialize CAL register */
  681. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  682. break;
  683. case ADM8211_MAX2820:
  684. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  685. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  686. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  687. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  688. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  689. break;
  690. case ADM8211_AL2210L:
  691. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  692. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  693. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  694. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  695. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  696. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  697. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  698. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  699. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  700. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  701. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  702. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  703. break;
  704. case ADM8211_RFMD2948:
  705. default:
  706. break;
  707. }
  708. }
  709. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  710. {
  711. struct adm8211_priv *priv = dev->priv;
  712. u32 reg;
  713. /* write addresses */
  714. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  715. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  716. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  717. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  718. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  719. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  720. /* check specific BBP type */
  721. switch (priv->specific_bbptype) {
  722. case ADM8211_BBP_RFMD3000:
  723. case ADM8211_BBP_RFMD3002:
  724. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  725. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  726. break;
  727. case ADM8211_BBP_ADM8011:
  728. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  729. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  730. reg = ADM8211_CSR_READ(BBPCTL);
  731. reg &= ~ADM8211_BBPCTL_TYPE;
  732. reg |= 0x5 << 18;
  733. ADM8211_CSR_WRITE(BBPCTL, reg);
  734. break;
  735. }
  736. switch (priv->revid) {
  737. case ADM8211_REV_CA:
  738. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  739. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  740. priv->transceiver_type == ADM8211_RFMD2948)
  741. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  742. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  743. priv->transceiver_type == ADM8211_AL2210L)
  744. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  745. break;
  746. case ADM8211_REV_BA:
  747. reg = ADM8211_CSR_READ(MMIRD1);
  748. reg &= 0x0000FFFF;
  749. reg |= 0x7e100000;
  750. ADM8211_CSR_WRITE(MMIRD1, reg);
  751. break;
  752. case ADM8211_REV_AB:
  753. case ADM8211_REV_AF:
  754. default:
  755. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  756. break;
  757. }
  758. /* For RFMD */
  759. ADM8211_CSR_WRITE(MACTEST, 0x800);
  760. }
  761. adm8211_hw_init_syn(dev);
  762. /* Set RF Power control IF pin to PE1+PHYRST# */
  763. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  764. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  765. ADM8211_CSR_READ(SYNRF);
  766. msleep(20);
  767. /* write BBP regs */
  768. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  769. /* RF3000 BBP */
  770. /* another set:
  771. * 11: c8
  772. * 14: 14
  773. * 15: 50 (chan 1..13; chan 14: d0)
  774. * 1c: 00
  775. * 1d: 84
  776. */
  777. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  778. /* antenna selection: diversity */
  779. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  780. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  781. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  782. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  783. if (priv->eeprom->major_version < 2) {
  784. adm8211_write_bbp(dev, 0x1c, 0x00);
  785. adm8211_write_bbp(dev, 0x1d, 0x80);
  786. } else {
  787. if (priv->revid == ADM8211_REV_BA)
  788. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  789. else
  790. adm8211_write_bbp(dev, 0x1c, 0x00);
  791. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  792. }
  793. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  794. /* reset baseband */
  795. adm8211_write_bbp(dev, 0x00, 0xFF);
  796. /* antenna selection: diversity */
  797. adm8211_write_bbp(dev, 0x07, 0x0A);
  798. /* TODO: find documentation for this */
  799. switch (priv->transceiver_type) {
  800. case ADM8211_RFMD2958:
  801. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  802. adm8211_write_bbp(dev, 0x00, 0x00);
  803. adm8211_write_bbp(dev, 0x01, 0x00);
  804. adm8211_write_bbp(dev, 0x02, 0x00);
  805. adm8211_write_bbp(dev, 0x03, 0x00);
  806. adm8211_write_bbp(dev, 0x06, 0x0f);
  807. adm8211_write_bbp(dev, 0x09, 0x00);
  808. adm8211_write_bbp(dev, 0x0a, 0x00);
  809. adm8211_write_bbp(dev, 0x0b, 0x00);
  810. adm8211_write_bbp(dev, 0x0c, 0x00);
  811. adm8211_write_bbp(dev, 0x0f, 0xAA);
  812. adm8211_write_bbp(dev, 0x10, 0x8c);
  813. adm8211_write_bbp(dev, 0x11, 0x43);
  814. adm8211_write_bbp(dev, 0x18, 0x40);
  815. adm8211_write_bbp(dev, 0x20, 0x23);
  816. adm8211_write_bbp(dev, 0x21, 0x02);
  817. adm8211_write_bbp(dev, 0x22, 0x28);
  818. adm8211_write_bbp(dev, 0x23, 0x30);
  819. adm8211_write_bbp(dev, 0x24, 0x2d);
  820. adm8211_write_bbp(dev, 0x28, 0x35);
  821. adm8211_write_bbp(dev, 0x2a, 0x8c);
  822. adm8211_write_bbp(dev, 0x2b, 0x81);
  823. adm8211_write_bbp(dev, 0x2c, 0x44);
  824. adm8211_write_bbp(dev, 0x2d, 0x0A);
  825. adm8211_write_bbp(dev, 0x29, 0x40);
  826. adm8211_write_bbp(dev, 0x60, 0x08);
  827. adm8211_write_bbp(dev, 0x64, 0x01);
  828. break;
  829. case ADM8211_MAX2820:
  830. adm8211_write_bbp(dev, 0x00, 0x00);
  831. adm8211_write_bbp(dev, 0x01, 0x00);
  832. adm8211_write_bbp(dev, 0x02, 0x00);
  833. adm8211_write_bbp(dev, 0x03, 0x00);
  834. adm8211_write_bbp(dev, 0x06, 0x0f);
  835. adm8211_write_bbp(dev, 0x09, 0x05);
  836. adm8211_write_bbp(dev, 0x0a, 0x02);
  837. adm8211_write_bbp(dev, 0x0b, 0x00);
  838. adm8211_write_bbp(dev, 0x0c, 0x0f);
  839. adm8211_write_bbp(dev, 0x0f, 0x55);
  840. adm8211_write_bbp(dev, 0x10, 0x8d);
  841. adm8211_write_bbp(dev, 0x11, 0x43);
  842. adm8211_write_bbp(dev, 0x18, 0x4a);
  843. adm8211_write_bbp(dev, 0x20, 0x20);
  844. adm8211_write_bbp(dev, 0x21, 0x02);
  845. adm8211_write_bbp(dev, 0x22, 0x23);
  846. adm8211_write_bbp(dev, 0x23, 0x30);
  847. adm8211_write_bbp(dev, 0x24, 0x2d);
  848. adm8211_write_bbp(dev, 0x2a, 0x8c);
  849. adm8211_write_bbp(dev, 0x2b, 0x81);
  850. adm8211_write_bbp(dev, 0x2c, 0x44);
  851. adm8211_write_bbp(dev, 0x29, 0x4a);
  852. adm8211_write_bbp(dev, 0x60, 0x2b);
  853. adm8211_write_bbp(dev, 0x64, 0x01);
  854. break;
  855. case ADM8211_AL2210L:
  856. adm8211_write_bbp(dev, 0x00, 0x00);
  857. adm8211_write_bbp(dev, 0x01, 0x00);
  858. adm8211_write_bbp(dev, 0x02, 0x00);
  859. adm8211_write_bbp(dev, 0x03, 0x00);
  860. adm8211_write_bbp(dev, 0x06, 0x0f);
  861. adm8211_write_bbp(dev, 0x07, 0x05);
  862. adm8211_write_bbp(dev, 0x08, 0x03);
  863. adm8211_write_bbp(dev, 0x09, 0x00);
  864. adm8211_write_bbp(dev, 0x0a, 0x00);
  865. adm8211_write_bbp(dev, 0x0b, 0x00);
  866. adm8211_write_bbp(dev, 0x0c, 0x10);
  867. adm8211_write_bbp(dev, 0x0f, 0x55);
  868. adm8211_write_bbp(dev, 0x10, 0x8d);
  869. adm8211_write_bbp(dev, 0x11, 0x43);
  870. adm8211_write_bbp(dev, 0x18, 0x4a);
  871. adm8211_write_bbp(dev, 0x20, 0x20);
  872. adm8211_write_bbp(dev, 0x21, 0x02);
  873. adm8211_write_bbp(dev, 0x22, 0x23);
  874. adm8211_write_bbp(dev, 0x23, 0x30);
  875. adm8211_write_bbp(dev, 0x24, 0x2d);
  876. adm8211_write_bbp(dev, 0x2a, 0xaa);
  877. adm8211_write_bbp(dev, 0x2b, 0x81);
  878. adm8211_write_bbp(dev, 0x2c, 0x44);
  879. adm8211_write_bbp(dev, 0x29, 0xfa);
  880. adm8211_write_bbp(dev, 0x60, 0x2d);
  881. adm8211_write_bbp(dev, 0x64, 0x01);
  882. break;
  883. case ADM8211_RFMD2948:
  884. break;
  885. default:
  886. printk(KERN_DEBUG "%s: unsupported transceiver %d\n",
  887. wiphy_name(dev->wiphy), priv->transceiver_type);
  888. break;
  889. }
  890. } else
  891. printk(KERN_DEBUG "%s: unsupported BBP %d\n",
  892. wiphy_name(dev->wiphy), priv->bbp_type);
  893. ADM8211_CSR_WRITE(SYNRF, 0);
  894. /* Set RF CAL control source to MAC control */
  895. reg = ADM8211_CSR_READ(SYNCTL);
  896. reg |= ADM8211_SYNCTL_SELCAL;
  897. ADM8211_CSR_WRITE(SYNCTL, reg);
  898. return 0;
  899. }
  900. /* configures hw beacons/probe responses */
  901. static int adm8211_set_rate(struct ieee80211_hw *dev)
  902. {
  903. struct adm8211_priv *priv = dev->priv;
  904. u32 reg;
  905. int i = 0;
  906. u8 rate_buf[12] = {0};
  907. /* write supported rates */
  908. if (priv->revid != ADM8211_REV_BA) {
  909. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  910. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  911. rate_buf[i + 1] = (adm8211_rates[i].rate / 5) | 0x80;
  912. } else {
  913. /* workaround for rev BA specific bug */
  914. rate_buf[0] = 0x04;
  915. rate_buf[1] = 0x82;
  916. rate_buf[2] = 0x04;
  917. rate_buf[3] = 0x0b;
  918. rate_buf[4] = 0x16;
  919. }
  920. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  921. ARRAY_SIZE(adm8211_rates) + 1);
  922. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  923. reg |= 1 << 15; /* short preamble */
  924. reg |= 110 << 24;
  925. ADM8211_CSR_WRITE(PLCPHD, reg);
  926. /* MTMLT = 512 TU (max TX MSDU lifetime)
  927. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  928. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  929. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  930. return 0;
  931. }
  932. static void adm8211_hw_init(struct ieee80211_hw *dev)
  933. {
  934. struct adm8211_priv *priv = dev->priv;
  935. u32 reg;
  936. u8 cline;
  937. reg = le32_to_cpu(ADM8211_CSR_READ(PAR));
  938. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  939. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  940. if (!pci_set_mwi(priv->pdev)) {
  941. reg |= 0x1 << 24;
  942. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  943. switch (cline) {
  944. case 0x8: reg |= (0x1 << 14);
  945. break;
  946. case 0x16: reg |= (0x2 << 14);
  947. break;
  948. case 0x32: reg |= (0x3 << 14);
  949. break;
  950. default: reg |= (0x0 << 14);
  951. break;
  952. }
  953. }
  954. ADM8211_CSR_WRITE(PAR, reg);
  955. reg = ADM8211_CSR_READ(CSR_TEST1);
  956. reg &= ~(0xF << 28);
  957. reg |= (1 << 28) | (1 << 31);
  958. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  959. /* lose link after 4 lost beacons */
  960. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  961. ADM8211_CSR_WRITE(WCSR, reg);
  962. /* Disable APM, enable receive FIFO threshold, and set drain receive
  963. * threshold to store-and-forward */
  964. reg = ADM8211_CSR_READ(CMDR);
  965. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  966. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  967. ADM8211_CSR_WRITE(CMDR, reg);
  968. adm8211_set_rate(dev);
  969. /* 4-bit values:
  970. * PWR1UP = 8 * 2 ms
  971. * PWR0PAPE = 8 us or 5 us
  972. * PWR1PAPE = 1 us or 3 us
  973. * PWR0TRSW = 5 us
  974. * PWR1TRSW = 12 us
  975. * PWR0PE2 = 13 us
  976. * PWR1PE2 = 1 us
  977. * PWR0TXPE = 8 or 6 */
  978. if (priv->revid < ADM8211_REV_CA)
  979. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  980. else
  981. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  982. /* Enable store and forward for transmit */
  983. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  984. ADM8211_CSR_WRITE(NAR, priv->nar);
  985. /* Reset RF */
  986. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  987. ADM8211_CSR_READ(SYNRF);
  988. msleep(10);
  989. ADM8211_CSR_WRITE(SYNRF, 0);
  990. ADM8211_CSR_READ(SYNRF);
  991. msleep(5);
  992. /* Set CFP Max Duration to 0x10 TU */
  993. reg = ADM8211_CSR_READ(CFPP);
  994. reg &= ~(0xffff << 8);
  995. reg |= 0x0010 << 8;
  996. ADM8211_CSR_WRITE(CFPP, reg);
  997. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  998. * TUCNT = 0x3ff - Tu counter 1024 us */
  999. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  1000. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  1001. * DIFS=50 us, EIFS=100 us */
  1002. if (priv->revid < ADM8211_REV_CA)
  1003. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1004. (50 << 9) | 100);
  1005. else
  1006. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1007. (50 << 9) | 100);
  1008. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1009. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1010. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1011. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1012. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1013. /* Initialize BBP (and SYN) */
  1014. adm8211_hw_init_bbp(dev);
  1015. /* make sure interrupts are off */
  1016. ADM8211_CSR_WRITE(IER, 0);
  1017. /* ACK interrupts */
  1018. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1019. /* Setup WEP (turns it off for now) */
  1020. reg = ADM8211_CSR_READ(MACTEST);
  1021. reg &= ~(7 << 20);
  1022. ADM8211_CSR_WRITE(MACTEST, reg);
  1023. reg = ADM8211_CSR_READ(WEPCTL);
  1024. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1025. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1026. ADM8211_CSR_WRITE(WEPCTL, reg);
  1027. /* Clear the missed-packet counter. */
  1028. ADM8211_CSR_READ(LPC);
  1029. }
  1030. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1031. {
  1032. struct adm8211_priv *priv = dev->priv;
  1033. u32 reg, tmp;
  1034. int timeout = 100;
  1035. /* Power-on issue */
  1036. /* TODO: check if this is necessary */
  1037. ADM8211_CSR_WRITE(FRCTL, 0);
  1038. /* Reset the chip */
  1039. tmp = ADM8211_CSR_READ(PAR);
  1040. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1041. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1042. msleep(50);
  1043. if (timeout <= 0)
  1044. return -ETIMEDOUT;
  1045. ADM8211_CSR_WRITE(PAR, tmp);
  1046. if (priv->revid == ADM8211_REV_BA &&
  1047. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1048. priv->transceiver_type == ADM8211_RFMD2958)) {
  1049. reg = ADM8211_CSR_READ(CSR_TEST1);
  1050. reg |= (1 << 4) | (1 << 5);
  1051. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1052. } else if (priv->revid == ADM8211_REV_CA) {
  1053. reg = ADM8211_CSR_READ(CSR_TEST1);
  1054. reg &= ~((1 << 4) | (1 << 5));
  1055. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1056. }
  1057. ADM8211_CSR_WRITE(FRCTL, 0);
  1058. reg = ADM8211_CSR_READ(CSR_TEST0);
  1059. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1060. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1061. adm8211_clear_sram(dev);
  1062. return 0;
  1063. }
  1064. static u64 adm8211_get_tsft(struct ieee80211_hw *dev)
  1065. {
  1066. struct adm8211_priv *priv = dev->priv;
  1067. u32 tsftl;
  1068. u64 tsft;
  1069. tsftl = ADM8211_CSR_READ(TSFTL);
  1070. tsft = ADM8211_CSR_READ(TSFTH);
  1071. tsft <<= 32;
  1072. tsft |= tsftl;
  1073. return tsft;
  1074. }
  1075. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1076. unsigned short bi, unsigned short li)
  1077. {
  1078. struct adm8211_priv *priv = dev->priv;
  1079. u32 reg;
  1080. /* BP (beacon interval) = data->beacon_interval
  1081. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1082. reg = (bi << 16) | li;
  1083. ADM8211_CSR_WRITE(BPLI, reg);
  1084. }
  1085. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1086. {
  1087. struct adm8211_priv *priv = dev->priv;
  1088. u32 reg;
  1089. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1090. reg = ADM8211_CSR_READ(ABDA1);
  1091. reg &= 0x0000ffff;
  1092. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1093. ADM8211_CSR_WRITE(ABDA1, reg);
  1094. }
  1095. static int adm8211_set_ssid(struct ieee80211_hw *dev, u8 *ssid, size_t ssid_len)
  1096. {
  1097. struct adm8211_priv *priv = dev->priv;
  1098. u8 buf[36];
  1099. if (ssid_len > 32)
  1100. return -EINVAL;
  1101. memset(buf, 0, sizeof(buf));
  1102. buf[0] = ssid_len;
  1103. memcpy(buf + 1, ssid, ssid_len);
  1104. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SSID, buf, 33);
  1105. /* TODO: configure beacon for adhoc? */
  1106. return 0;
  1107. }
  1108. static int adm8211_config(struct ieee80211_hw *dev, struct ieee80211_conf *conf)
  1109. {
  1110. struct adm8211_priv *priv = dev->priv;
  1111. if (conf->channel != priv->channel) {
  1112. priv->channel = conf->channel;
  1113. adm8211_rf_set_channel(dev, priv->channel);
  1114. }
  1115. return 0;
  1116. }
  1117. static int adm8211_config_interface(struct ieee80211_hw *dev, int if_id,
  1118. struct ieee80211_if_conf *conf)
  1119. {
  1120. struct adm8211_priv *priv = dev->priv;
  1121. if (memcmp(conf->bssid, priv->bssid, ETH_ALEN)) {
  1122. adm8211_set_bssid(dev, conf->bssid);
  1123. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1124. }
  1125. if (conf->ssid_len != priv->ssid_len ||
  1126. memcmp(conf->ssid, priv->ssid, conf->ssid_len)) {
  1127. adm8211_set_ssid(dev, conf->ssid, conf->ssid_len);
  1128. priv->ssid_len = conf->ssid_len;
  1129. memcpy(priv->ssid, conf->ssid, conf->ssid_len);
  1130. }
  1131. return 0;
  1132. }
  1133. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1134. unsigned int changed_flags,
  1135. unsigned int *total_flags,
  1136. int mc_count, struct dev_mc_list *mclist)
  1137. {
  1138. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1139. struct adm8211_priv *priv = dev->priv;
  1140. unsigned int bit_nr, new_flags;
  1141. u32 mc_filter[2];
  1142. int i;
  1143. new_flags = 0;
  1144. if (*total_flags & FIF_PROMISC_IN_BSS) {
  1145. new_flags |= FIF_PROMISC_IN_BSS;
  1146. priv->nar |= ADM8211_NAR_PR;
  1147. priv->nar &= ~ADM8211_NAR_MM;
  1148. mc_filter[1] = mc_filter[0] = ~0;
  1149. } else if ((*total_flags & FIF_ALLMULTI) || (mc_count > 32)) {
  1150. new_flags |= FIF_ALLMULTI;
  1151. priv->nar &= ~ADM8211_NAR_PR;
  1152. priv->nar |= ADM8211_NAR_MM;
  1153. mc_filter[1] = mc_filter[0] = ~0;
  1154. } else {
  1155. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1156. mc_filter[1] = mc_filter[0] = 0;
  1157. for (i = 0; i < mc_count; i++) {
  1158. if (!mclist)
  1159. break;
  1160. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  1161. bit_nr &= 0x3F;
  1162. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1163. mclist = mclist->next;
  1164. }
  1165. }
  1166. ADM8211_IDLE_RX();
  1167. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1168. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1169. ADM8211_CSR_READ(NAR);
  1170. if (priv->nar & ADM8211_NAR_PR)
  1171. dev->flags |= IEEE80211_HW_RX_INCLUDES_FCS;
  1172. else
  1173. dev->flags &= ~IEEE80211_HW_RX_INCLUDES_FCS;
  1174. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1175. adm8211_set_bssid(dev, bcast);
  1176. else
  1177. adm8211_set_bssid(dev, priv->bssid);
  1178. ADM8211_RESTORE();
  1179. *total_flags = new_flags;
  1180. }
  1181. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1182. struct ieee80211_if_init_conf *conf)
  1183. {
  1184. struct adm8211_priv *priv = dev->priv;
  1185. if (priv->mode != IEEE80211_IF_TYPE_MNTR)
  1186. return -EOPNOTSUPP;
  1187. switch (conf->type) {
  1188. case IEEE80211_IF_TYPE_STA:
  1189. priv->mode = conf->type;
  1190. break;
  1191. default:
  1192. return -EOPNOTSUPP;
  1193. }
  1194. ADM8211_IDLE();
  1195. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)conf->mac_addr));
  1196. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(conf->mac_addr + 4)));
  1197. adm8211_update_mode(dev);
  1198. ADM8211_RESTORE();
  1199. return 0;
  1200. }
  1201. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1202. struct ieee80211_if_init_conf *conf)
  1203. {
  1204. struct adm8211_priv *priv = dev->priv;
  1205. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1206. }
  1207. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1208. {
  1209. struct adm8211_priv *priv = dev->priv;
  1210. struct adm8211_desc *desc = NULL;
  1211. struct adm8211_rx_ring_info *rx_info;
  1212. struct adm8211_tx_ring_info *tx_info;
  1213. unsigned int i;
  1214. for (i = 0; i < priv->rx_ring_size; i++) {
  1215. desc = &priv->rx_ring[i];
  1216. desc->status = 0;
  1217. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1218. priv->rx_buffers[i].skb = NULL;
  1219. }
  1220. /* Mark the end of RX ring; hw returns to base address after this
  1221. * descriptor */
  1222. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1223. for (i = 0; i < priv->rx_ring_size; i++) {
  1224. desc = &priv->rx_ring[i];
  1225. rx_info = &priv->rx_buffers[i];
  1226. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1227. if (rx_info->skb == NULL)
  1228. break;
  1229. rx_info->mapping = pci_map_single(priv->pdev,
  1230. skb_tail_pointer(rx_info->skb),
  1231. RX_PKT_SIZE,
  1232. PCI_DMA_FROMDEVICE);
  1233. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1234. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1235. }
  1236. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1237. for (i = 0; i < priv->tx_ring_size; i++) {
  1238. desc = &priv->tx_ring[i];
  1239. tx_info = &priv->tx_buffers[i];
  1240. tx_info->skb = NULL;
  1241. tx_info->mapping = 0;
  1242. desc->status = 0;
  1243. }
  1244. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1245. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1246. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1247. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1248. return 0;
  1249. }
  1250. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1251. {
  1252. struct adm8211_priv *priv = dev->priv;
  1253. unsigned int i;
  1254. for (i = 0; i < priv->rx_ring_size; i++) {
  1255. if (!priv->rx_buffers[i].skb)
  1256. continue;
  1257. pci_unmap_single(
  1258. priv->pdev,
  1259. priv->rx_buffers[i].mapping,
  1260. RX_PKT_SIZE, PCI_DMA_FROMDEVICE);
  1261. dev_kfree_skb(priv->rx_buffers[i].skb);
  1262. }
  1263. for (i = 0; i < priv->tx_ring_size; i++) {
  1264. if (!priv->tx_buffers[i].skb)
  1265. continue;
  1266. pci_unmap_single(priv->pdev,
  1267. priv->tx_buffers[i].mapping,
  1268. priv->tx_buffers[i].skb->len,
  1269. PCI_DMA_TODEVICE);
  1270. dev_kfree_skb(priv->tx_buffers[i].skb);
  1271. }
  1272. }
  1273. static int adm8211_start(struct ieee80211_hw *dev)
  1274. {
  1275. struct adm8211_priv *priv = dev->priv;
  1276. int retval;
  1277. /* Power up MAC and RF chips */
  1278. retval = adm8211_hw_reset(dev);
  1279. if (retval) {
  1280. printk(KERN_ERR "%s: hardware reset failed\n",
  1281. wiphy_name(dev->wiphy));
  1282. goto fail;
  1283. }
  1284. retval = adm8211_init_rings(dev);
  1285. if (retval) {
  1286. printk(KERN_ERR "%s: failed to initialize rings\n",
  1287. wiphy_name(dev->wiphy));
  1288. goto fail;
  1289. }
  1290. /* Init hardware */
  1291. adm8211_hw_init(dev);
  1292. adm8211_rf_set_channel(dev, priv->channel);
  1293. retval = request_irq(priv->pdev->irq, &adm8211_interrupt,
  1294. IRQF_SHARED, "adm8211", dev);
  1295. if (retval) {
  1296. printk(KERN_ERR "%s: failed to register IRQ handler\n",
  1297. wiphy_name(dev->wiphy));
  1298. goto fail;
  1299. }
  1300. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1301. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1302. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1303. adm8211_update_mode(dev);
  1304. ADM8211_CSR_WRITE(RDR, 0);
  1305. adm8211_set_interval(dev, 100, 10);
  1306. return 0;
  1307. fail:
  1308. return retval;
  1309. }
  1310. static void adm8211_stop(struct ieee80211_hw *dev)
  1311. {
  1312. struct adm8211_priv *priv = dev->priv;
  1313. priv->nar = 0;
  1314. ADM8211_CSR_WRITE(NAR, 0);
  1315. ADM8211_CSR_WRITE(IER, 0);
  1316. ADM8211_CSR_READ(NAR);
  1317. free_irq(priv->pdev->irq, dev);
  1318. adm8211_free_rings(dev);
  1319. }
  1320. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1321. int plcp_signal, int short_preamble)
  1322. {
  1323. /* Alternative calculation from NetBSD: */
  1324. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1325. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1326. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1327. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1328. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1329. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1330. #define IEEE80211_DUR_DS_FAST_ACK 56
  1331. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1332. #define IEEE80211_DUR_DS_FAST_CTS 56
  1333. #define IEEE80211_DUR_DS_SLOT 20
  1334. #define IEEE80211_DUR_DS_SIFS 10
  1335. int remainder;
  1336. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1337. / plcp_signal;
  1338. if (plcp_signal <= PLCP_SIGNAL_2M)
  1339. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1340. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1341. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1342. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1343. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1344. else
  1345. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1346. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1347. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1348. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1349. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1350. /* lengthen duration if long preamble */
  1351. if (!short_preamble)
  1352. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1353. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1354. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1355. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1356. *plcp = (80 * len) / plcp_signal;
  1357. remainder = (80 * len) % plcp_signal;
  1358. if (plcp_signal == PLCP_SIGNAL_11M &&
  1359. remainder <= 30 && remainder > 0)
  1360. *plcp = (*plcp | 0x8000) + 1;
  1361. else if (remainder)
  1362. (*plcp)++;
  1363. }
  1364. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1365. static void adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1366. u16 plcp_signal,
  1367. struct ieee80211_tx_control *control,
  1368. size_t hdrlen)
  1369. {
  1370. struct adm8211_priv *priv = dev->priv;
  1371. unsigned long flags;
  1372. dma_addr_t mapping;
  1373. unsigned int entry;
  1374. u32 flag;
  1375. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  1376. PCI_DMA_TODEVICE);
  1377. spin_lock_irqsave(&priv->lock, flags);
  1378. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1379. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1380. else
  1381. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1382. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1383. ieee80211_stop_queue(dev, 0);
  1384. entry = priv->cur_tx % priv->tx_ring_size;
  1385. priv->tx_buffers[entry].skb = skb;
  1386. priv->tx_buffers[entry].mapping = mapping;
  1387. memcpy(&priv->tx_buffers[entry].tx_control, control, sizeof(*control));
  1388. priv->tx_buffers[entry].hdrlen = hdrlen;
  1389. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1390. if (entry == priv->tx_ring_size - 1)
  1391. flag |= TDES1_CONTROL_TER;
  1392. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1393. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1394. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1395. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1396. priv->cur_tx++;
  1397. spin_unlock_irqrestore(&priv->lock, flags);
  1398. /* Trigger transmit poll */
  1399. ADM8211_CSR_WRITE(TDR, 0);
  1400. }
  1401. /* Put adm8211_tx_hdr on skb and transmit */
  1402. static int adm8211_tx(struct ieee80211_hw *dev, struct sk_buff *skb,
  1403. struct ieee80211_tx_control *control)
  1404. {
  1405. struct adm8211_tx_hdr *txhdr;
  1406. u16 fc;
  1407. size_t payload_len, hdrlen;
  1408. int plcp, dur, len, plcp_signal, short_preamble;
  1409. struct ieee80211_hdr *hdr;
  1410. if (control->tx_rate < 0) {
  1411. short_preamble = 1;
  1412. plcp_signal = -control->tx_rate;
  1413. } else {
  1414. short_preamble = 0;
  1415. plcp_signal = control->tx_rate;
  1416. }
  1417. hdr = (struct ieee80211_hdr *)skb->data;
  1418. fc = le16_to_cpu(hdr->frame_control) & ~IEEE80211_FCTL_PROTECTED;
  1419. hdrlen = ieee80211_get_hdrlen(fc);
  1420. memcpy(skb->cb, skb->data, hdrlen);
  1421. hdr = (struct ieee80211_hdr *)skb->cb;
  1422. skb_pull(skb, hdrlen);
  1423. payload_len = skb->len;
  1424. txhdr = (struct adm8211_tx_hdr *) skb_push(skb, sizeof(*txhdr));
  1425. memset(txhdr, 0, sizeof(*txhdr));
  1426. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1427. txhdr->signal = plcp_signal;
  1428. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1429. txhdr->frame_control = hdr->frame_control;
  1430. len = hdrlen + payload_len + FCS_LEN;
  1431. if (fc & IEEE80211_FCTL_PROTECTED)
  1432. len += 8;
  1433. txhdr->frag = cpu_to_le16(0x0FFF);
  1434. adm8211_calc_durations(&dur, &plcp, payload_len,
  1435. len, plcp_signal, short_preamble);
  1436. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1437. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1438. txhdr->dur_frag_head = cpu_to_le16(dur);
  1439. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1440. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1441. if (short_preamble)
  1442. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1443. if (control->flags & IEEE80211_TXCTL_USE_RTS_CTS)
  1444. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1445. if (fc & IEEE80211_FCTL_PROTECTED)
  1446. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_WEP_ENGINE);
  1447. txhdr->retry_limit = control->retry_limit;
  1448. adm8211_tx_raw(dev, skb, plcp_signal, control, hdrlen);
  1449. return NETDEV_TX_OK;
  1450. }
  1451. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1452. {
  1453. struct adm8211_priv *priv = dev->priv;
  1454. unsigned int ring_size;
  1455. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1456. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1457. if (!priv->rx_buffers)
  1458. return -ENOMEM;
  1459. priv->tx_buffers = (void *)priv->rx_buffers +
  1460. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1461. /* Allocate TX/RX descriptors */
  1462. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1463. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1464. priv->rx_ring = pci_alloc_consistent(priv->pdev, ring_size,
  1465. &priv->rx_ring_dma);
  1466. if (!priv->rx_ring) {
  1467. kfree(priv->rx_buffers);
  1468. priv->rx_buffers = NULL;
  1469. priv->tx_buffers = NULL;
  1470. return -ENOMEM;
  1471. }
  1472. priv->tx_ring = (struct adm8211_desc *)(priv->rx_ring +
  1473. priv->rx_ring_size);
  1474. priv->tx_ring_dma = priv->rx_ring_dma +
  1475. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1476. return 0;
  1477. }
  1478. static const struct ieee80211_ops adm8211_ops = {
  1479. .tx = adm8211_tx,
  1480. .start = adm8211_start,
  1481. .stop = adm8211_stop,
  1482. .add_interface = adm8211_add_interface,
  1483. .remove_interface = adm8211_remove_interface,
  1484. .config = adm8211_config,
  1485. .config_interface = adm8211_config_interface,
  1486. .configure_filter = adm8211_configure_filter,
  1487. .get_stats = adm8211_get_stats,
  1488. .get_tx_stats = adm8211_get_tx_stats,
  1489. .get_tsf = adm8211_get_tsft
  1490. };
  1491. static int __devinit adm8211_probe(struct pci_dev *pdev,
  1492. const struct pci_device_id *id)
  1493. {
  1494. struct ieee80211_hw *dev;
  1495. struct adm8211_priv *priv;
  1496. unsigned long mem_addr, mem_len;
  1497. unsigned int io_addr, io_len;
  1498. int err;
  1499. u32 reg;
  1500. u8 perm_addr[ETH_ALEN];
  1501. DECLARE_MAC_BUF(mac);
  1502. #ifndef MODULE
  1503. static unsigned int cardidx;
  1504. if (!cardidx++)
  1505. printk(version);
  1506. #endif
  1507. err = pci_enable_device(pdev);
  1508. if (err) {
  1509. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1510. pci_name(pdev));
  1511. return err;
  1512. }
  1513. io_addr = pci_resource_start(pdev, 0);
  1514. io_len = pci_resource_len(pdev, 0);
  1515. mem_addr = pci_resource_start(pdev, 1);
  1516. mem_len = pci_resource_len(pdev, 1);
  1517. if (io_len < 256 || mem_len < 1024) {
  1518. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1519. pci_name(pdev));
  1520. goto err_disable_pdev;
  1521. }
  1522. /* check signature */
  1523. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1524. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1525. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1526. pci_name(pdev), reg);
  1527. goto err_disable_pdev;
  1528. }
  1529. err = pci_request_regions(pdev, "adm8211");
  1530. if (err) {
  1531. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1532. pci_name(pdev));
  1533. return err; /* someone else grabbed it? don't disable it */
  1534. }
  1535. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) ||
  1536. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1537. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1538. pci_name(pdev));
  1539. goto err_free_reg;
  1540. }
  1541. pci_set_master(pdev);
  1542. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1543. if (!dev) {
  1544. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1545. pci_name(pdev));
  1546. err = -ENOMEM;
  1547. goto err_free_reg;
  1548. }
  1549. priv = dev->priv;
  1550. priv->pdev = pdev;
  1551. spin_lock_init(&priv->lock);
  1552. SET_IEEE80211_DEV(dev, &pdev->dev);
  1553. pci_set_drvdata(pdev, dev);
  1554. priv->map = pci_iomap(pdev, 1, mem_len);
  1555. if (!priv->map)
  1556. priv->map = pci_iomap(pdev, 0, io_len);
  1557. if (!priv->map) {
  1558. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1559. pci_name(pdev));
  1560. goto err_free_dev;
  1561. }
  1562. priv->rx_ring_size = rx_ring_size;
  1563. priv->tx_ring_size = tx_ring_size;
  1564. if (adm8211_alloc_rings(dev)) {
  1565. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1566. pci_name(pdev));
  1567. goto err_iounmap;
  1568. }
  1569. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &priv->revid);
  1570. *(u32 *)perm_addr = le32_to_cpu((__force __le32)ADM8211_CSR_READ(PAR0));
  1571. *(u16 *)&perm_addr[4] =
  1572. le16_to_cpu((__force __le16)ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1573. if (!is_valid_ether_addr(perm_addr)) {
  1574. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1575. pci_name(pdev));
  1576. random_ether_addr(perm_addr);
  1577. }
  1578. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1579. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1580. dev->flags = IEEE80211_HW_DEFAULT_REG_DOMAIN_CONFIGURED;
  1581. /* IEEE80211_HW_RX_INCLUDES_FCS in promisc mode */
  1582. dev->channel_change_time = 1000;
  1583. dev->max_rssi = 100; /* FIXME: find better value */
  1584. priv->modes[0].mode = MODE_IEEE80211B;
  1585. /* channel info filled in by adm8211_read_eeprom */
  1586. memcpy(priv->rates, adm8211_rates, sizeof(adm8211_rates));
  1587. priv->modes[0].num_rates = ARRAY_SIZE(adm8211_rates);
  1588. priv->modes[0].rates = priv->rates;
  1589. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1590. priv->retry_limit = 3;
  1591. priv->ant_power = 0x40;
  1592. priv->tx_power = 0x40;
  1593. priv->lpf_cutoff = 0xFF;
  1594. priv->lnags_threshold = 0xFF;
  1595. priv->mode = IEEE80211_IF_TYPE_MNTR;
  1596. /* Power-on issue. EEPROM won't read correctly without */
  1597. if (priv->revid >= ADM8211_REV_BA) {
  1598. ADM8211_CSR_WRITE(FRCTL, 0);
  1599. ADM8211_CSR_READ(FRCTL);
  1600. ADM8211_CSR_WRITE(FRCTL, 1);
  1601. ADM8211_CSR_READ(FRCTL);
  1602. msleep(100);
  1603. }
  1604. err = adm8211_read_eeprom(dev);
  1605. if (err) {
  1606. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1607. pci_name(pdev));
  1608. goto err_free_desc;
  1609. }
  1610. priv->channel = priv->modes[0].channels[0].chan;
  1611. err = ieee80211_register_hwmode(dev, &priv->modes[0]);
  1612. if (err) {
  1613. printk(KERN_ERR "%s (adm8211): Can't register hwmode\n",
  1614. pci_name(pdev));
  1615. goto err_free_desc;
  1616. }
  1617. err = ieee80211_register_hw(dev);
  1618. if (err) {
  1619. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1620. pci_name(pdev));
  1621. goto err_free_desc;
  1622. }
  1623. printk(KERN_INFO "%s: hwaddr %s, Rev 0x%02x\n",
  1624. wiphy_name(dev->wiphy), print_mac(mac, dev->wiphy->perm_addr),
  1625. priv->revid);
  1626. return 0;
  1627. err_free_desc:
  1628. pci_free_consistent(pdev,
  1629. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1630. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1631. priv->rx_ring, priv->rx_ring_dma);
  1632. kfree(priv->rx_buffers);
  1633. err_iounmap:
  1634. pci_iounmap(pdev, priv->map);
  1635. err_free_dev:
  1636. pci_set_drvdata(pdev, NULL);
  1637. ieee80211_free_hw(dev);
  1638. err_free_reg:
  1639. pci_release_regions(pdev);
  1640. err_disable_pdev:
  1641. pci_disable_device(pdev);
  1642. return err;
  1643. }
  1644. static void __devexit adm8211_remove(struct pci_dev *pdev)
  1645. {
  1646. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1647. struct adm8211_priv *priv;
  1648. if (!dev)
  1649. return;
  1650. ieee80211_unregister_hw(dev);
  1651. priv = dev->priv;
  1652. pci_free_consistent(pdev,
  1653. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1654. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1655. priv->rx_ring, priv->rx_ring_dma);
  1656. kfree(priv->rx_buffers);
  1657. kfree(priv->eeprom);
  1658. pci_iounmap(pdev, priv->map);
  1659. pci_release_regions(pdev);
  1660. pci_disable_device(pdev);
  1661. ieee80211_free_hw(dev);
  1662. }
  1663. #ifdef CONFIG_PM
  1664. static int adm8211_suspend(struct pci_dev *pdev, pm_message_t state)
  1665. {
  1666. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1667. struct adm8211_priv *priv = dev->priv;
  1668. if (priv->mode != IEEE80211_IF_TYPE_MNTR) {
  1669. ieee80211_stop_queues(dev);
  1670. adm8211_stop(dev);
  1671. }
  1672. pci_save_state(pdev);
  1673. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1674. return 0;
  1675. }
  1676. static int adm8211_resume(struct pci_dev *pdev)
  1677. {
  1678. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1679. struct adm8211_priv *priv = dev->priv;
  1680. pci_set_power_state(pdev, PCI_D0);
  1681. pci_restore_state(pdev);
  1682. if (priv->mode != IEEE80211_IF_TYPE_MNTR) {
  1683. adm8211_start(dev);
  1684. ieee80211_start_queues(dev);
  1685. }
  1686. return 0;
  1687. }
  1688. #endif /* CONFIG_PM */
  1689. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1690. /* TODO: implement enable_wake */
  1691. static struct pci_driver adm8211_driver = {
  1692. .name = "adm8211",
  1693. .id_table = adm8211_pci_id_table,
  1694. .probe = adm8211_probe,
  1695. .remove = __devexit_p(adm8211_remove),
  1696. #ifdef CONFIG_PM
  1697. .suspend = adm8211_suspend,
  1698. .resume = adm8211_resume,
  1699. #endif /* CONFIG_PM */
  1700. };
  1701. static int __init adm8211_init(void)
  1702. {
  1703. #ifdef MODULE
  1704. printk(version);
  1705. #endif
  1706. return pci_register_driver(&adm8211_driver);
  1707. }
  1708. static void __exit adm8211_exit(void)
  1709. {
  1710. pci_unregister_driver(&adm8211_driver);
  1711. }
  1712. module_init(adm8211_init);
  1713. module_exit(adm8211_exit);