clk-exynos4.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. * Author: Thomas Abraham <thomas.ab@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for all Exynos4 SoCs.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <plat/cpu.h>
  18. #include "clk.h"
  19. #include "clk-pll.h"
  20. /* Exynos4 clock controller register offsets */
  21. #define SRC_LEFTBUS 0x4200
  22. #define DIV_LEFTBUS 0x4500
  23. #define GATE_IP_LEFTBUS 0x4800
  24. #define E4X12_GATE_IP_IMAGE 0x4930
  25. #define SRC_RIGHTBUS 0x8200
  26. #define DIV_RIGHTBUS 0x8500
  27. #define GATE_IP_RIGHTBUS 0x8800
  28. #define E4X12_GATE_IP_PERIR 0x8960
  29. #define EPLL_LOCK 0xc010
  30. #define VPLL_LOCK 0xc020
  31. #define EPLL_CON0 0xc110
  32. #define EPLL_CON1 0xc114
  33. #define EPLL_CON2 0xc118
  34. #define VPLL_CON0 0xc120
  35. #define VPLL_CON1 0xc124
  36. #define VPLL_CON2 0xc128
  37. #define SRC_TOP0 0xc210
  38. #define SRC_TOP1 0xc214
  39. #define SRC_CAM 0xc220
  40. #define SRC_TV 0xc224
  41. #define SRC_MFC 0xcc28
  42. #define SRC_G3D 0xc22c
  43. #define E4210_SRC_IMAGE 0xc230
  44. #define SRC_LCD0 0xc234
  45. #define E4210_SRC_LCD1 0xc238
  46. #define E4X12_SRC_ISP 0xc238
  47. #define SRC_MAUDIO 0xc23c
  48. #define SRC_FSYS 0xc240
  49. #define SRC_PERIL0 0xc250
  50. #define SRC_PERIL1 0xc254
  51. #define E4X12_SRC_CAM1 0xc258
  52. #define SRC_MASK_TOP 0xc310
  53. #define SRC_MASK_CAM 0xc320
  54. #define SRC_MASK_TV 0xc324
  55. #define SRC_MASK_LCD0 0xc334
  56. #define E4210_SRC_MASK_LCD1 0xc338
  57. #define E4X12_SRC_MASK_ISP 0xc338
  58. #define SRC_MASK_MAUDIO 0xc33c
  59. #define SRC_MASK_FSYS 0xc340
  60. #define SRC_MASK_PERIL0 0xc350
  61. #define SRC_MASK_PERIL1 0xc354
  62. #define DIV_TOP 0xc510
  63. #define DIV_CAM 0xc520
  64. #define DIV_TV 0xc524
  65. #define DIV_MFC 0xc528
  66. #define DIV_G3D 0xc52c
  67. #define DIV_IMAGE 0xc530
  68. #define DIV_LCD0 0xc534
  69. #define E4210_DIV_LCD1 0xc538
  70. #define E4X12_DIV_ISP 0xc538
  71. #define DIV_MAUDIO 0xc53c
  72. #define DIV_FSYS0 0xc540
  73. #define DIV_FSYS1 0xc544
  74. #define DIV_FSYS2 0xc548
  75. #define DIV_FSYS3 0xc54c
  76. #define DIV_PERIL0 0xc550
  77. #define DIV_PERIL1 0xc554
  78. #define DIV_PERIL2 0xc558
  79. #define DIV_PERIL3 0xc55c
  80. #define DIV_PERIL4 0xc560
  81. #define DIV_PERIL5 0xc564
  82. #define E4X12_DIV_CAM1 0xc568
  83. #define GATE_SCLK_CAM 0xc820
  84. #define GATE_IP_CAM 0xc920
  85. #define GATE_IP_TV 0xc924
  86. #define GATE_IP_MFC 0xc928
  87. #define GATE_IP_G3D 0xc92c
  88. #define E4210_GATE_IP_IMAGE 0xc930
  89. #define GATE_IP_LCD0 0xc934
  90. #define E4210_GATE_IP_LCD1 0xc938
  91. #define E4X12_GATE_IP_ISP 0xc938
  92. #define E4X12_GATE_IP_MAUDIO 0xc93c
  93. #define GATE_IP_FSYS 0xc940
  94. #define GATE_IP_GPS 0xc94c
  95. #define GATE_IP_PERIL 0xc950
  96. #define E4210_GATE_IP_PERIR 0xc960
  97. #define GATE_BLOCK 0xc970
  98. #define E4X12_MPLL_CON0 0x10108
  99. #define SRC_DMC 0x10200
  100. #define SRC_MASK_DMC 0x10300
  101. #define DIV_DMC0 0x10500
  102. #define DIV_DMC1 0x10504
  103. #define GATE_IP_DMC 0x10900
  104. #define APLL_CON0 0x14100
  105. #define E4210_MPLL_CON0 0x14108
  106. #define SRC_CPU 0x14200
  107. #define DIV_CPU0 0x14500
  108. #define DIV_CPU1 0x14504
  109. #define GATE_SCLK_CPU 0x14800
  110. #define GATE_IP_CPU 0x14900
  111. #define E4X12_DIV_ISP0 0x18300
  112. #define E4X12_DIV_ISP1 0x18304
  113. #define E4X12_GATE_ISP0 0x18800
  114. #define E4X12_GATE_ISP1 0x18804
  115. /* the exynos4 soc type */
  116. enum exynos4_soc {
  117. EXYNOS4210,
  118. EXYNOS4X12,
  119. };
  120. /*
  121. * Let each supported clock get a unique id. This id is used to lookup the clock
  122. * for device tree based platforms. The clocks are categorized into three
  123. * sections: core, sclk gate and bus interface gate clocks.
  124. *
  125. * When adding a new clock to this list, it is advised to choose a clock
  126. * category and add it to the end of that category. That is because the the
  127. * device tree source file is referring to these ids and any change in the
  128. * sequence number of existing clocks will require corresponding change in the
  129. * device tree files. This limitation would go away when pre-processor support
  130. * for dtc would be available.
  131. */
  132. enum exynos4_clks {
  133. none,
  134. /* core clocks */
  135. xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
  136. sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
  137. aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
  138. mout_apll, /* 20 */
  139. /* gate for special clocks (sclk) */
  140. sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
  141. sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
  142. sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
  143. sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
  144. sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
  145. sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
  146. sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
  147. sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp,
  148. sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp,
  149. /* gate clocks */
  150. fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
  151. smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
  152. smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
  153. smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
  154. mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
  155. sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
  156. onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
  157. uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
  158. spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
  159. spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
  160. audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
  161. fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp,
  162. gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp,
  163. mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp,
  164. asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk,
  165. spi1_isp_sclk, uart_isp_sclk,
  166. /* mux clocks */
  167. mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
  168. mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
  169. nr_clks,
  170. };
  171. /*
  172. * list of controller registers to be saved and restored during a
  173. * suspend/resume cycle.
  174. */
  175. static __initdata unsigned long exynos4_clk_regs[] = {
  176. SRC_LEFTBUS,
  177. DIV_LEFTBUS,
  178. GATE_IP_LEFTBUS,
  179. SRC_RIGHTBUS,
  180. DIV_RIGHTBUS,
  181. GATE_IP_RIGHTBUS,
  182. EPLL_CON0,
  183. EPLL_CON1,
  184. EPLL_CON2,
  185. VPLL_CON0,
  186. VPLL_CON1,
  187. VPLL_CON2,
  188. SRC_TOP0,
  189. SRC_TOP1,
  190. SRC_CAM,
  191. SRC_TV,
  192. SRC_MFC,
  193. SRC_G3D,
  194. SRC_LCD0,
  195. SRC_MAUDIO,
  196. SRC_FSYS,
  197. SRC_PERIL0,
  198. SRC_PERIL1,
  199. SRC_MASK_TOP,
  200. SRC_MASK_CAM,
  201. SRC_MASK_TV,
  202. SRC_MASK_LCD0,
  203. SRC_MASK_MAUDIO,
  204. SRC_MASK_FSYS,
  205. SRC_MASK_PERIL0,
  206. SRC_MASK_PERIL1,
  207. DIV_TOP,
  208. DIV_CAM,
  209. DIV_TV,
  210. DIV_MFC,
  211. DIV_G3D,
  212. DIV_IMAGE,
  213. DIV_LCD0,
  214. DIV_MAUDIO,
  215. DIV_FSYS0,
  216. DIV_FSYS1,
  217. DIV_FSYS2,
  218. DIV_FSYS3,
  219. DIV_PERIL0,
  220. DIV_PERIL1,
  221. DIV_PERIL2,
  222. DIV_PERIL3,
  223. DIV_PERIL4,
  224. DIV_PERIL5,
  225. GATE_SCLK_CAM,
  226. GATE_IP_CAM,
  227. GATE_IP_TV,
  228. GATE_IP_MFC,
  229. GATE_IP_G3D,
  230. GATE_IP_LCD0,
  231. GATE_IP_FSYS,
  232. GATE_IP_GPS,
  233. GATE_IP_PERIL,
  234. GATE_BLOCK,
  235. SRC_MASK_DMC,
  236. SRC_DMC,
  237. DIV_DMC0,
  238. DIV_DMC1,
  239. GATE_IP_DMC,
  240. APLL_CON0,
  241. SRC_CPU,
  242. DIV_CPU0,
  243. DIV_CPU1,
  244. GATE_SCLK_CPU,
  245. GATE_IP_CPU,
  246. };
  247. /* list of all parent clock list */
  248. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  249. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  250. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  251. PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
  252. PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
  253. PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
  254. PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
  255. PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
  256. PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
  257. PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
  258. PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
  259. PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
  260. "spdif_extclk", };
  261. PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
  262. PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
  263. /* Exynos 4210-specific parent groups */
  264. PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
  265. PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
  266. PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
  267. PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
  268. "sclk_usbphy0", "none", "sclk_hdmiphy",
  269. "sclk_mpll", "sclk_epll", "sclk_vpll", };
  270. PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
  271. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  272. "sclk_epll", "sclk_vpll" };
  273. PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
  274. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  275. "sclk_epll", "sclk_vpll", };
  276. PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
  277. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  278. "sclk_epll", "sclk_vpll", };
  279. PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
  280. PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
  281. /* Exynos 4x12-specific parent groups */
  282. PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
  283. PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
  284. PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
  285. PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
  286. "none", "sclk_hdmiphy", "mout_mpll_user_t",
  287. "sclk_epll", "sclk_vpll", };
  288. PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
  289. "sclk_usbphy0", "xxti", "xusbxti",
  290. "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
  291. PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
  292. "sclk_usbphy0", "xxti", "xusbxti",
  293. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  294. PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
  295. "sclk_usbphy0", "xxti", "xusbxti",
  296. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  297. PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
  298. PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
  299. PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
  300. PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
  301. /* fixed rate clocks generated outside the soc */
  302. struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
  303. FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
  304. FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
  305. };
  306. /* fixed rate clocks generated inside the soc */
  307. struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
  308. FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
  309. FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
  310. FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
  311. };
  312. struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
  313. FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
  314. };
  315. /* list of mux clocks supported in all exynos4 soc's */
  316. struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
  317. MUX_F(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
  318. CLK_SET_RATE_PARENT, 0),
  319. MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
  320. MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
  321. MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  322. MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
  323. CLK_SET_RATE_PARENT, 0),
  324. MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
  325. CLK_SET_RATE_PARENT, 0),
  326. MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
  327. MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
  328. MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
  329. MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
  330. };
  331. /* list of mux clocks supported in exynos4210 soc */
  332. struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
  333. MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
  334. MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
  335. MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
  336. MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
  337. MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
  338. MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
  339. MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
  340. MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
  341. MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
  342. MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
  343. MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
  344. MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
  345. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"),
  346. MUX_A(mout_core, "mout_core", mout_core_p4210,
  347. SRC_CPU, 16, 1, "mout_core"),
  348. MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
  349. SRC_TOP0, 8, 1, "sclk_vpll"),
  350. MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
  351. MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
  352. MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
  353. MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
  354. MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
  355. MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
  356. MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
  357. MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
  358. MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
  359. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
  360. CLK_SET_RATE_PARENT, 0),
  361. MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
  362. MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
  363. MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
  364. MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
  365. MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
  366. MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
  367. MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
  368. MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
  369. MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
  370. MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
  371. MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
  372. MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
  373. MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
  374. MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
  375. MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
  376. MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
  377. MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
  378. MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
  379. MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
  380. };
  381. /* list of mux clocks supported in exynos4x12 soc */
  382. struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
  383. MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
  384. SRC_CPU, 24, 1),
  385. MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
  386. MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
  387. MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
  388. SRC_TOP1, 12, 1),
  389. MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
  390. SRC_TOP1, 16, 1),
  391. MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
  392. MUX(none, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12,
  393. SRC_TOP1, 24, 1),
  394. MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
  395. MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
  396. MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
  397. MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
  398. MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
  399. MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
  400. MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
  401. MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
  402. MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
  403. MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
  404. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
  405. SRC_DMC, 12, 1, "sclk_mpll"),
  406. MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
  407. SRC_TOP0, 8, 1, "sclk_vpll"),
  408. MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
  409. MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
  410. MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
  411. MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
  412. MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
  413. MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
  414. MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
  415. MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
  416. MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
  417. MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
  418. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
  419. CLK_SET_RATE_PARENT, 0),
  420. MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
  421. MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
  422. MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
  423. MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
  424. MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
  425. MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
  426. MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
  427. MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
  428. MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
  429. MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
  430. MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
  431. MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
  432. MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
  433. MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
  434. MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
  435. MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
  436. MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
  437. MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
  438. MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
  439. MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
  440. MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
  441. MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
  442. MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
  443. };
  444. /* list of divider clocks supported in all exynos4 soc's */
  445. struct samsung_div_clock exynos4_div_clks[] __initdata = {
  446. DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
  447. DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
  448. DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
  449. DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
  450. DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
  451. DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
  452. DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
  453. DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  454. DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
  455. DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
  456. DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
  457. DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
  458. CLK_SET_RATE_PARENT, 0),
  459. DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
  460. DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
  461. DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
  462. DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
  463. DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  464. DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  465. DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  466. DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
  467. DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
  468. DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
  469. DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
  470. DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
  471. DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
  472. DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
  473. DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
  474. DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
  475. DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
  476. DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
  477. DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
  478. DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
  479. DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  480. DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  481. DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  482. DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
  483. DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
  484. DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  485. DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
  486. DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  487. DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
  488. DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
  489. DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
  490. DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
  491. DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
  492. DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"),
  493. DIV_A(sclk_apll, "sclk_apll", "mout_apll",
  494. DIV_CPU0, 24, 3, "sclk_apll"),
  495. DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
  496. CLK_SET_RATE_PARENT, 0),
  497. DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
  498. CLK_SET_RATE_PARENT, 0),
  499. DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
  500. CLK_SET_RATE_PARENT, 0),
  501. DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
  502. CLK_SET_RATE_PARENT, 0),
  503. DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
  504. CLK_SET_RATE_PARENT, 0),
  505. };
  506. /* list of divider clocks supported in exynos4210 soc */
  507. struct samsung_div_clock exynos4210_div_clks[] __initdata = {
  508. DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  509. DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4),
  510. DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
  511. DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
  512. DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
  513. DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
  514. CLK_SET_RATE_PARENT, 0),
  515. };
  516. /* list of divider clocks supported in exynos4x12 soc */
  517. struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
  518. DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
  519. DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
  520. DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
  521. DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
  522. DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
  523. DIV(none, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  524. DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
  525. DIV(none, "div_aclk400_mcuisp", "mout_aclk400_mcuisp", DIV_TOP, 24, 3),
  526. DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
  527. DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
  528. DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
  529. DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
  530. DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
  531. DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
  532. DIV(none, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
  533. DIV(none, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
  534. DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
  535. DIV(none, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3),
  536. DIV(none, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3),
  537. };
  538. /* list of gate clocks supported in all exynos4 soc's */
  539. struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
  540. /*
  541. * After all Exynos4 based platforms are migrated to use device tree,
  542. * the device name and clock alias names specified below for some
  543. * of the clocks can be removed.
  544. */
  545. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
  546. GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0),
  547. GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
  548. GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
  549. GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
  550. GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
  551. GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
  552. GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
  553. GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0),
  554. GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
  555. GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
  556. GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
  557. CLK_SET_RATE_PARENT, 0),
  558. GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
  559. GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
  560. GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
  561. GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
  562. GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
  563. GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
  564. GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
  565. CLK_SET_RATE_PARENT, 0),
  566. GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
  567. CLK_SET_RATE_PARENT, 0),
  568. GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
  569. SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
  570. GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
  571. CLK_SET_RATE_PARENT, 0),
  572. GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
  573. CLK_SET_RATE_PARENT, 0),
  574. GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
  575. GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
  576. GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
  577. GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
  578. GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
  579. GATE_A(usb_host, "usb_host", "aclk133",
  580. GATE_IP_FSYS, 12, 0, 0, "usbhost"),
  581. GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
  582. SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  583. GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
  584. SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  585. GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
  586. SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  587. GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
  588. SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  589. GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
  590. SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  591. GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
  592. SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  593. GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
  594. SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  595. GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
  596. SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
  597. "mmc_busclk.2"),
  598. GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
  599. SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
  600. "mmc_busclk.2"),
  601. GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
  602. SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
  603. "mmc_busclk.2"),
  604. GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
  605. SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
  606. "mmc_busclk.2"),
  607. GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
  608. SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
  609. GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
  610. SRC_MASK_PERIL0, 0, CLK_SET_RATE_PARENT,
  611. 0, "clk_uart_baud0"),
  612. GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
  613. SRC_MASK_PERIL0, 4, CLK_SET_RATE_PARENT,
  614. 0, "clk_uart_baud0"),
  615. GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
  616. SRC_MASK_PERIL0, 8, CLK_SET_RATE_PARENT,
  617. 0, "clk_uart_baud0"),
  618. GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
  619. SRC_MASK_PERIL0, 12, CLK_SET_RATE_PARENT,
  620. 0, "clk_uart_baud0"),
  621. GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
  622. SRC_MASK_PERIL0, 16, CLK_SET_RATE_PARENT,
  623. 0, "clk_uart_baud0"),
  624. GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
  625. CLK_SET_RATE_PARENT, 0),
  626. GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
  627. SRC_MASK_PERIL1, 16, CLK_SET_RATE_PARENT,
  628. 0, "spi_busclk0"),
  629. GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
  630. SRC_MASK_PERIL1, 20, CLK_SET_RATE_PARENT,
  631. 0, "spi_busclk0"),
  632. GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
  633. SRC_MASK_PERIL1, 24, CLK_SET_RATE_PARENT,
  634. 0, "spi_busclk0"),
  635. GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
  636. GATE_IP_CAM, 0, 0, 0, "fimc"),
  637. GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
  638. GATE_IP_CAM, 1, 0, 0, "fimc"),
  639. GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
  640. GATE_IP_CAM, 2, 0, 0, "fimc"),
  641. GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
  642. GATE_IP_CAM, 3, 0, 0, "fimc"),
  643. GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
  644. GATE_IP_CAM, 4, 0, 0, "fimc"),
  645. GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
  646. GATE_IP_CAM, 5, 0, 0, "fimc"),
  647. GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
  648. GATE_IP_CAM, 7, 0, 0, "sysmmu"),
  649. GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
  650. GATE_IP_CAM, 8, 0, 0, "sysmmu"),
  651. GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
  652. GATE_IP_CAM, 9, 0, 0, "sysmmu"),
  653. GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
  654. GATE_IP_CAM, 10, 0, 0, "sysmmu"),
  655. GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
  656. GATE_IP_CAM, 11, 0, 0, "sysmmu"),
  657. GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
  658. GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
  659. GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
  660. GATE_IP_TV, 4, 0, 0, "sysmmu"),
  661. GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
  662. GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
  663. GATE_IP_MFC, 1, 0, 0, "sysmmu"),
  664. GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
  665. GATE_IP_MFC, 2, 0, 0, "sysmmu"),
  666. GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
  667. GATE_IP_LCD0, 0, 0, 0, "fimd"),
  668. GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
  669. GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
  670. GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
  671. GATE_IP_FSYS, 0, 0, 0, "dma"),
  672. GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
  673. GATE_IP_FSYS, 1, 0, 0, "dma"),
  674. GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
  675. GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
  676. GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
  677. GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
  678. GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
  679. GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
  680. GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
  681. GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
  682. GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
  683. GATE_IP_PERIL, 0, 0, 0, "uart"),
  684. GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
  685. GATE_IP_PERIL, 1, 0, 0, "uart"),
  686. GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
  687. GATE_IP_PERIL, 2, 0, 0, "uart"),
  688. GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
  689. GATE_IP_PERIL, 3, 0, 0, "uart"),
  690. GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
  691. GATE_IP_PERIL, 4, 0, 0, "uart"),
  692. GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
  693. GATE_IP_PERIL, 6, 0, 0, "i2c"),
  694. GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
  695. GATE_IP_PERIL, 7, 0, 0, "i2c"),
  696. GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
  697. GATE_IP_PERIL, 8, 0, 0, "i2c"),
  698. GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
  699. GATE_IP_PERIL, 9, 0, 0, "i2c"),
  700. GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
  701. GATE_IP_PERIL, 10, 0, 0, "i2c"),
  702. GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
  703. GATE_IP_PERIL, 11, 0, 0, "i2c"),
  704. GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
  705. GATE_IP_PERIL, 12, 0, 0, "i2c"),
  706. GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
  707. GATE_IP_PERIL, 13, 0, 0, "i2c"),
  708. GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
  709. GATE_IP_PERIL, 14, 0, 0, "i2c"),
  710. GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
  711. GATE_IP_PERIL, 16, 0, 0, "spi"),
  712. GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
  713. GATE_IP_PERIL, 17, 0, 0, "spi"),
  714. GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
  715. GATE_IP_PERIL, 18, 0, 0, "spi"),
  716. GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
  717. GATE_IP_PERIL, 20, 0, 0, "iis"),
  718. GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
  719. GATE_IP_PERIL, 21, 0, 0, "iis"),
  720. GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
  721. GATE_IP_PERIL, 22, 0, 0, "pcm"),
  722. GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
  723. GATE_IP_PERIL, 23, 0, 0, "pcm"),
  724. GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
  725. GATE_IP_PERIL, 26, 0, 0, "spdif"),
  726. GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
  727. GATE_IP_PERIL, 27, 0, 0, "ac97"),
  728. };
  729. /* list of gate clocks supported in exynos4210 soc */
  730. struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
  731. GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
  732. GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
  733. GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
  734. GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
  735. GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
  736. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
  737. GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
  738. GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
  739. GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  740. GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
  741. GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
  742. GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
  743. GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
  744. GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
  745. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
  746. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  747. E4210_GATE_IP_IMAGE, 4, 0, 0),
  748. GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
  749. E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
  750. GATE(sclk_sata, "sclk_sata", "div_sata",
  751. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  752. GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
  753. GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
  754. GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
  755. GATE_A(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13, 0, 0, "mct"),
  756. GATE_A(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  757. GATE_A(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  758. GATE_A(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  759. GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
  760. E4210_SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  761. };
  762. /* list of gate clocks supported in exynos4x12 soc */
  763. struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
  764. GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
  765. GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
  766. GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
  767. GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
  768. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
  769. GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  770. GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
  771. GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0),
  772. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
  773. GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
  774. SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
  775. GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
  776. SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
  777. GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
  778. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  779. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  780. E4X12_GATE_IP_IMAGE, 4, 0, 0),
  781. GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
  782. GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  783. GATE_A(keyif, "keyif", "aclk100",
  784. E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  785. GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp",
  786. E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0),
  787. GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre",
  788. E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0),
  789. GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre",
  790. E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0),
  791. GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp",
  792. E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0),
  793. GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp",
  794. E4X12_GATE_IP_ISP, 0, 0, 0),
  795. GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp",
  796. E4X12_GATE_IP_ISP, 1, 0, 0),
  797. GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp",
  798. E4X12_GATE_IP_ISP, 2, 0, 0),
  799. GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp",
  800. E4X12_GATE_IP_ISP, 3, 0, 0),
  801. GATE_A(wdt, "watchdog", "aclk100",
  802. E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  803. GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
  804. E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
  805. GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
  806. E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
  807. GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0,
  808. CLK_IGNORE_UNUSED, 0),
  809. GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1,
  810. CLK_IGNORE_UNUSED, 0),
  811. GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2,
  812. CLK_IGNORE_UNUSED, 0),
  813. GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
  814. CLK_IGNORE_UNUSED, 0),
  815. GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
  816. CLK_IGNORE_UNUSED, 0),
  817. GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
  818. CLK_IGNORE_UNUSED, 0),
  819. GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
  820. CLK_IGNORE_UNUSED, 0),
  821. GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
  822. CLK_IGNORE_UNUSED, 0),
  823. GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
  824. CLK_IGNORE_UNUSED, 0),
  825. GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
  826. CLK_IGNORE_UNUSED, 0),
  827. GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
  828. CLK_IGNORE_UNUSED, 0),
  829. GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
  830. CLK_IGNORE_UNUSED, 0),
  831. GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
  832. CLK_IGNORE_UNUSED, 0),
  833. GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
  834. CLK_IGNORE_UNUSED, 0),
  835. GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
  836. CLK_IGNORE_UNUSED, 0),
  837. GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
  838. CLK_IGNORE_UNUSED, 0),
  839. GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
  840. CLK_IGNORE_UNUSED, 0),
  841. GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
  842. CLK_IGNORE_UNUSED, 0),
  843. GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
  844. CLK_IGNORE_UNUSED, 0),
  845. GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
  846. CLK_IGNORE_UNUSED, 0),
  847. GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
  848. CLK_IGNORE_UNUSED, 0),
  849. GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
  850. CLK_IGNORE_UNUSED, 0),
  851. GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
  852. CLK_IGNORE_UNUSED, 0),
  853. GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
  854. CLK_IGNORE_UNUSED, 0),
  855. GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
  856. CLK_IGNORE_UNUSED, 0),
  857. GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
  858. CLK_IGNORE_UNUSED, 0),
  859. };
  860. #ifdef CONFIG_OF
  861. static struct of_device_id exynos4_clk_ids[] __initdata = {
  862. { .compatible = "samsung,exynos4210-clock",
  863. .data = (void *)EXYNOS4210, },
  864. { .compatible = "samsung,exynos4412-clock",
  865. .data = (void *)EXYNOS4X12, },
  866. { },
  867. };
  868. #endif
  869. /*
  870. * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
  871. * resides in chipid register space, outside of the clock controller memory
  872. * mapped space. So to determine the parent of fin_pll clock, the chipid
  873. * controller is first remapped and the value of XOM[0] bit is read to
  874. * determine the parent clock.
  875. */
  876. static void __init exynos4_clk_register_finpll(void)
  877. {
  878. struct samsung_fixed_rate_clock fclk;
  879. struct device_node *np;
  880. struct clk *clk;
  881. void __iomem *chipid_base = S5P_VA_CHIPID;
  882. unsigned long xom, finpll_f = 24000000;
  883. char *parent_name;
  884. np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
  885. if (np)
  886. chipid_base = of_iomap(np, 0);
  887. if (chipid_base) {
  888. xom = readl(chipid_base + 8);
  889. parent_name = xom & 1 ? "xusbxti" : "xxti";
  890. clk = clk_get(NULL, parent_name);
  891. if (IS_ERR(clk)) {
  892. pr_err("%s: failed to lookup parent clock %s, assuming "
  893. "fin_pll clock frequency is 24MHz\n", __func__,
  894. parent_name);
  895. } else {
  896. finpll_f = clk_get_rate(clk);
  897. }
  898. } else {
  899. pr_err("%s: failed to map chipid registers, assuming "
  900. "fin_pll clock frequency is 24MHz\n", __func__);
  901. }
  902. fclk.id = fin_pll;
  903. fclk.name = "fin_pll";
  904. fclk.parent_name = NULL;
  905. fclk.flags = CLK_IS_ROOT;
  906. fclk.fixed_rate = finpll_f;
  907. samsung_clk_register_fixed_rate(&fclk, 1);
  908. if (np)
  909. iounmap(chipid_base);
  910. }
  911. /*
  912. * This function allows non-dt platforms to specify the clock speed of the
  913. * xxti and xusbxti clocks. These clocks are then registered with the specified
  914. * clock speed.
  915. */
  916. void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f,
  917. unsigned long xusbxti_f)
  918. {
  919. exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f;
  920. exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f;
  921. samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks,
  922. ARRAY_SIZE(exynos4_fixed_rate_ext_clks));
  923. }
  924. static __initdata struct of_device_id ext_clk_match[] = {
  925. { .compatible = "samsung,clock-xxti", .data = (void *)0, },
  926. { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
  927. {},
  928. };
  929. /* register exynos4 clocks */
  930. void __init exynos4_clk_init(struct device_node *np)
  931. {
  932. void __iomem *reg_base;
  933. struct clk *apll, *mpll, *epll, *vpll;
  934. u32 exynos4_soc;
  935. if (np) {
  936. const struct of_device_id *match;
  937. match = of_match_node(exynos4_clk_ids, np);
  938. exynos4_soc = (u32)match->data;
  939. reg_base = of_iomap(np, 0);
  940. if (!reg_base)
  941. panic("%s: failed to map registers\n", __func__);
  942. } else {
  943. reg_base = S5P_VA_CMU;
  944. if (soc_is_exynos4210())
  945. exynos4_soc = EXYNOS4210;
  946. else if (soc_is_exynos4212() || soc_is_exynos4412())
  947. exynos4_soc = EXYNOS4X12;
  948. else
  949. panic("%s: unable to determine soc\n", __func__);
  950. }
  951. samsung_clk_init(np, reg_base, nr_clks,
  952. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs));
  953. if (np)
  954. samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
  955. ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
  956. ext_clk_match);
  957. exynos4_clk_register_finpll();
  958. if (exynos4_soc == EXYNOS4210) {
  959. apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
  960. reg_base + APLL_CON0, pll_4508);
  961. mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
  962. reg_base + E4210_MPLL_CON0, pll_4508);
  963. epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
  964. reg_base + EPLL_CON0, pll_4600);
  965. vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
  966. reg_base + VPLL_CON0, pll_4650c);
  967. } else {
  968. apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll",
  969. reg_base + APLL_CON0);
  970. mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll",
  971. reg_base + E4X12_MPLL_CON0);
  972. epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll",
  973. reg_base + EPLL_CON0);
  974. vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll",
  975. reg_base + VPLL_CON0);
  976. }
  977. samsung_clk_add_lookup(apll, fout_apll);
  978. samsung_clk_add_lookup(mpll, fout_mpll);
  979. samsung_clk_add_lookup(epll, fout_epll);
  980. samsung_clk_add_lookup(vpll, fout_vpll);
  981. samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
  982. ARRAY_SIZE(exynos4_fixed_rate_clks));
  983. samsung_clk_register_mux(exynos4_mux_clks,
  984. ARRAY_SIZE(exynos4_mux_clks));
  985. samsung_clk_register_div(exynos4_div_clks,
  986. ARRAY_SIZE(exynos4_div_clks));
  987. samsung_clk_register_gate(exynos4_gate_clks,
  988. ARRAY_SIZE(exynos4_gate_clks));
  989. if (exynos4_soc == EXYNOS4210) {
  990. samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
  991. ARRAY_SIZE(exynos4210_fixed_rate_clks));
  992. samsung_clk_register_mux(exynos4210_mux_clks,
  993. ARRAY_SIZE(exynos4210_mux_clks));
  994. samsung_clk_register_div(exynos4210_div_clks,
  995. ARRAY_SIZE(exynos4210_div_clks));
  996. samsung_clk_register_gate(exynos4210_gate_clks,
  997. ARRAY_SIZE(exynos4210_gate_clks));
  998. } else {
  999. samsung_clk_register_mux(exynos4x12_mux_clks,
  1000. ARRAY_SIZE(exynos4x12_mux_clks));
  1001. samsung_clk_register_div(exynos4x12_div_clks,
  1002. ARRAY_SIZE(exynos4x12_div_clks));
  1003. samsung_clk_register_gate(exynos4x12_gate_clks,
  1004. ARRAY_SIZE(exynos4x12_gate_clks));
  1005. }
  1006. pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
  1007. "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
  1008. exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
  1009. _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
  1010. _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
  1011. _get_rate("arm_clk"));
  1012. }
  1013. CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init);
  1014. CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init);