qlcnic_83xx_hw.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_sriov.h"
  9. #include <linux/if_vlan.h>
  10. #include <linux/ipv6.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #define QLCNIC_MAX_TX_QUEUES 1
  14. #define RSS_HASHTYPE_IP_TCP 0x3
  15. #define QLC_83XX_FW_MBX_CMD 0
  16. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  17. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  18. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  19. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  20. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  21. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  22. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  23. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  24. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  25. {QLCNIC_CMD_SET_MTU, 3, 1},
  26. {QLCNIC_CMD_READ_PHY, 4, 2},
  27. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  28. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  29. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  30. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  31. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  32. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  33. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  34. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  35. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  36. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  37. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  38. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  39. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  40. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  41. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  42. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  43. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  44. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  45. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  46. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  47. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  48. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  49. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  50. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  51. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  52. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  53. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  54. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  55. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  56. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  57. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  58. {QLCNIC_CMD_IDC_ACK, 5, 1},
  59. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  60. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  61. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  62. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  63. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  64. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  65. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  66. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  67. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  68. {QLCNIC_CMD_DCB_QUERY_PARAM, 2, 50},
  69. };
  70. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  71. 0x38CC, /* Global Reset */
  72. 0x38F0, /* Wildcard */
  73. 0x38FC, /* Informant */
  74. 0x3038, /* Host MBX ctrl */
  75. 0x303C, /* FW MBX ctrl */
  76. 0x355C, /* BOOT LOADER ADDRESS REG */
  77. 0x3560, /* BOOT LOADER SIZE REG */
  78. 0x3564, /* FW IMAGE ADDR REG */
  79. 0x1000, /* MBX intr enable */
  80. 0x1200, /* Default Intr mask */
  81. 0x1204, /* Default Interrupt ID */
  82. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  83. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  84. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  85. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  86. 0x3790, /* QLC_83XX_IDC_CTRL */
  87. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  88. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  89. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  90. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  91. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  92. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  93. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  94. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  95. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  96. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  97. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  98. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  99. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  100. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  101. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  102. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  103. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  104. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  105. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  106. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  107. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  108. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  109. 0x37F4, /* QLC_83XX_VNIC_STATE */
  110. 0x3868, /* QLC_83XX_DRV_LOCK */
  111. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  112. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  113. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  114. };
  115. const u32 qlcnic_83xx_reg_tbl[] = {
  116. 0x34A8, /* PEG_HALT_STAT1 */
  117. 0x34AC, /* PEG_HALT_STAT2 */
  118. 0x34B0, /* FW_HEARTBEAT */
  119. 0x3500, /* FLASH LOCK_ID */
  120. 0x3528, /* FW_CAPABILITIES */
  121. 0x3538, /* Driver active, DRV_REG0 */
  122. 0x3540, /* Device state, DRV_REG1 */
  123. 0x3544, /* Driver state, DRV_REG2 */
  124. 0x3548, /* Driver scratch, DRV_REG3 */
  125. 0x354C, /* Device partiton info, DRV_REG4 */
  126. 0x3524, /* Driver IDC ver, DRV_REG5 */
  127. 0x3550, /* FW_VER_MAJOR */
  128. 0x3554, /* FW_VER_MINOR */
  129. 0x3558, /* FW_VER_SUB */
  130. 0x359C, /* NPAR STATE */
  131. 0x35FC, /* FW_IMG_VALID */
  132. 0x3650, /* CMD_PEG_STATE */
  133. 0x373C, /* RCV_PEG_STATE */
  134. 0x37B4, /* ASIC TEMP */
  135. 0x356C, /* FW API */
  136. 0x3570, /* DRV OP MODE */
  137. 0x3850, /* FLASH LOCK */
  138. 0x3854, /* FLASH UNLOCK */
  139. };
  140. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  141. .read_crb = qlcnic_83xx_read_crb,
  142. .write_crb = qlcnic_83xx_write_crb,
  143. .read_reg = qlcnic_83xx_rd_reg_indirect,
  144. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  145. .get_mac_address = qlcnic_83xx_get_mac_address,
  146. .setup_intr = qlcnic_83xx_setup_intr,
  147. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  148. .mbx_cmd = qlcnic_83xx_issue_cmd,
  149. .get_func_no = qlcnic_83xx_get_func_no,
  150. .api_lock = qlcnic_83xx_cam_lock,
  151. .api_unlock = qlcnic_83xx_cam_unlock,
  152. .add_sysfs = qlcnic_83xx_add_sysfs,
  153. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  154. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  155. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  156. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  157. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  158. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  159. .setup_link_event = qlcnic_83xx_setup_link_event,
  160. .get_nic_info = qlcnic_83xx_get_nic_info,
  161. .get_pci_info = qlcnic_83xx_get_pci_info,
  162. .set_nic_info = qlcnic_83xx_set_nic_info,
  163. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  164. .napi_enable = qlcnic_83xx_napi_enable,
  165. .napi_disable = qlcnic_83xx_napi_disable,
  166. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  167. .config_rss = qlcnic_83xx_config_rss,
  168. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  169. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  170. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  171. .get_board_info = qlcnic_83xx_get_port_info,
  172. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  173. .free_mac_list = qlcnic_82xx_free_mac_list,
  174. };
  175. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  176. .config_bridged_mode = qlcnic_config_bridged_mode,
  177. .config_led = qlcnic_config_led,
  178. .request_reset = qlcnic_83xx_idc_request_reset,
  179. .cancel_idc_work = qlcnic_83xx_idc_exit,
  180. .napi_add = qlcnic_83xx_napi_add,
  181. .napi_del = qlcnic_83xx_napi_del,
  182. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  183. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  184. .shutdown = qlcnic_83xx_shutdown,
  185. .resume = qlcnic_83xx_resume,
  186. };
  187. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  188. {
  189. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  190. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  191. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  192. }
  193. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  194. {
  195. u32 fw_major, fw_minor, fw_build;
  196. struct pci_dev *pdev = adapter->pdev;
  197. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  198. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  199. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  200. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  201. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  202. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  203. return adapter->fw_version;
  204. }
  205. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  206. {
  207. void __iomem *base;
  208. u32 val;
  209. base = adapter->ahw->pci_base0 +
  210. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  211. writel(addr, base);
  212. val = readl(base);
  213. if (val != addr)
  214. return -EIO;
  215. return 0;
  216. }
  217. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  218. int *err)
  219. {
  220. struct qlcnic_hardware_context *ahw = adapter->ahw;
  221. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  222. if (!*err) {
  223. return QLCRDX(ahw, QLCNIC_WILDCARD);
  224. } else {
  225. dev_err(&adapter->pdev->dev,
  226. "%s failed, addr = 0x%lx\n", __func__, addr);
  227. return -EIO;
  228. }
  229. }
  230. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  231. u32 data)
  232. {
  233. int err;
  234. struct qlcnic_hardware_context *ahw = adapter->ahw;
  235. err = __qlcnic_set_win_base(adapter, (u32) addr);
  236. if (!err) {
  237. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  238. return 0;
  239. } else {
  240. dev_err(&adapter->pdev->dev,
  241. "%s failed, addr = 0x%x data = 0x%x\n",
  242. __func__, (int)addr, data);
  243. return err;
  244. }
  245. }
  246. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr, int txq)
  247. {
  248. int err, i, num_msix;
  249. struct qlcnic_hardware_context *ahw = adapter->ahw;
  250. if (!num_intr)
  251. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  252. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  253. num_intr));
  254. /* account for AEN interrupt MSI-X based interrupts */
  255. num_msix += 1;
  256. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  257. num_msix += adapter->max_drv_tx_rings;
  258. err = qlcnic_enable_msix(adapter, num_msix);
  259. if (err == -ENOMEM)
  260. return err;
  261. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  262. num_msix = adapter->ahw->num_msix;
  263. else {
  264. if (qlcnic_sriov_vf_check(adapter))
  265. return -EINVAL;
  266. num_msix = 1;
  267. }
  268. /* setup interrupt mapping table for fw */
  269. ahw->intr_tbl = vzalloc(num_msix *
  270. sizeof(struct qlcnic_intrpt_config));
  271. if (!ahw->intr_tbl)
  272. return -ENOMEM;
  273. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  274. /* MSI-X enablement failed, use legacy interrupt */
  275. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  276. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  277. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  278. adapter->msix_entries[0].vector = adapter->pdev->irq;
  279. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  280. }
  281. for (i = 0; i < num_msix; i++) {
  282. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  283. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  284. else
  285. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  286. ahw->intr_tbl[i].id = i;
  287. ahw->intr_tbl[i].src = 0;
  288. }
  289. return 0;
  290. }
  291. inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  292. {
  293. writel(0, adapter->tgt_mask_reg);
  294. }
  295. inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  296. {
  297. writel(1, adapter->tgt_mask_reg);
  298. }
  299. /* Enable MSI-x and INT-x interrupts */
  300. void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  301. struct qlcnic_host_sds_ring *sds_ring)
  302. {
  303. writel(0, sds_ring->crb_intr_mask);
  304. }
  305. /* Disable MSI-x and INT-x interrupts */
  306. void qlcnic_83xx_disable_intr(struct qlcnic_adapter *adapter,
  307. struct qlcnic_host_sds_ring *sds_ring)
  308. {
  309. writel(1, sds_ring->crb_intr_mask);
  310. }
  311. inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  312. *adapter)
  313. {
  314. u32 mask;
  315. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  316. * source register. We could be here before contexts are created
  317. * and sds_ring->crb_intr_mask has not been initialized, calculate
  318. * BAR offset for Interrupt Source Register
  319. */
  320. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  321. writel(0, adapter->ahw->pci_base0 + mask);
  322. }
  323. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  324. {
  325. u32 mask;
  326. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  327. writel(1, adapter->ahw->pci_base0 + mask);
  328. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  329. }
  330. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  331. struct qlcnic_cmd_args *cmd)
  332. {
  333. int i;
  334. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  335. return;
  336. for (i = 0; i < cmd->rsp.num; i++)
  337. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  338. }
  339. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  340. {
  341. u32 intr_val;
  342. struct qlcnic_hardware_context *ahw = adapter->ahw;
  343. int retries = 0;
  344. intr_val = readl(adapter->tgt_status_reg);
  345. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  346. return IRQ_NONE;
  347. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  348. adapter->stats.spurious_intr++;
  349. return IRQ_NONE;
  350. }
  351. /* The barrier is required to ensure writes to the registers */
  352. wmb();
  353. /* clear the interrupt trigger control register */
  354. writel(0, adapter->isr_int_vec);
  355. intr_val = readl(adapter->isr_int_vec);
  356. do {
  357. intr_val = readl(adapter->tgt_status_reg);
  358. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  359. break;
  360. retries++;
  361. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  362. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  363. return IRQ_HANDLED;
  364. }
  365. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  366. {
  367. atomic_set(&mbx->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  368. complete(&mbx->completion);
  369. }
  370. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  371. {
  372. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  373. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  374. unsigned long flags;
  375. spin_lock_irqsave(&mbx->aen_lock, flags);
  376. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  377. if (!(resp & QLCNIC_SET_OWNER))
  378. goto out;
  379. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  380. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  381. __qlcnic_83xx_process_aen(adapter);
  382. } else {
  383. if (atomic_read(&mbx->rsp_status) != rsp_status)
  384. qlcnic_83xx_notify_mbx_response(mbx);
  385. }
  386. out:
  387. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  388. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  389. }
  390. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  391. {
  392. struct qlcnic_adapter *adapter = data;
  393. struct qlcnic_host_sds_ring *sds_ring;
  394. struct qlcnic_hardware_context *ahw = adapter->ahw;
  395. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  396. return IRQ_NONE;
  397. qlcnic_83xx_poll_process_aen(adapter);
  398. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  399. ahw->diag_cnt++;
  400. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  401. return IRQ_HANDLED;
  402. }
  403. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  404. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  405. } else {
  406. sds_ring = &adapter->recv_ctx->sds_rings[0];
  407. napi_schedule(&sds_ring->napi);
  408. }
  409. return IRQ_HANDLED;
  410. }
  411. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  412. {
  413. struct qlcnic_host_sds_ring *sds_ring = data;
  414. struct qlcnic_adapter *adapter = sds_ring->adapter;
  415. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  416. goto done;
  417. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  418. return IRQ_NONE;
  419. done:
  420. adapter->ahw->diag_cnt++;
  421. qlcnic_83xx_enable_intr(adapter, sds_ring);
  422. return IRQ_HANDLED;
  423. }
  424. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  425. {
  426. u32 num_msix;
  427. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  428. qlcnic_83xx_set_legacy_intr_mask(adapter);
  429. qlcnic_83xx_disable_mbx_intr(adapter);
  430. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  431. num_msix = adapter->ahw->num_msix - 1;
  432. else
  433. num_msix = 0;
  434. msleep(20);
  435. synchronize_irq(adapter->msix_entries[num_msix].vector);
  436. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  437. }
  438. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  439. {
  440. irq_handler_t handler;
  441. u32 val;
  442. int err = 0;
  443. unsigned long flags = 0;
  444. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  445. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  446. flags |= IRQF_SHARED;
  447. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  448. handler = qlcnic_83xx_handle_aen;
  449. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  450. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  451. if (err) {
  452. dev_err(&adapter->pdev->dev,
  453. "failed to register MBX interrupt\n");
  454. return err;
  455. }
  456. } else {
  457. handler = qlcnic_83xx_intr;
  458. val = adapter->msix_entries[0].vector;
  459. err = request_irq(val, handler, flags, "qlcnic", adapter);
  460. if (err) {
  461. dev_err(&adapter->pdev->dev,
  462. "failed to register INTx interrupt\n");
  463. return err;
  464. }
  465. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  466. }
  467. /* Enable mailbox interrupt */
  468. qlcnic_83xx_enable_mbx_interrupt(adapter);
  469. return err;
  470. }
  471. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  472. {
  473. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  474. adapter->ahw->pci_func = (val >> 24) & 0xff;
  475. }
  476. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  477. {
  478. void __iomem *addr;
  479. u32 val, limit = 0;
  480. struct qlcnic_hardware_context *ahw = adapter->ahw;
  481. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  482. do {
  483. val = readl(addr);
  484. if (val) {
  485. /* write the function number to register */
  486. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  487. ahw->pci_func);
  488. return 0;
  489. }
  490. usleep_range(1000, 2000);
  491. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  492. return -EIO;
  493. }
  494. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  495. {
  496. void __iomem *addr;
  497. u32 val;
  498. struct qlcnic_hardware_context *ahw = adapter->ahw;
  499. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  500. val = readl(addr);
  501. }
  502. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  503. loff_t offset, size_t size)
  504. {
  505. int ret = 0;
  506. u32 data;
  507. if (qlcnic_api_lock(adapter)) {
  508. dev_err(&adapter->pdev->dev,
  509. "%s: failed to acquire lock. addr offset 0x%x\n",
  510. __func__, (u32)offset);
  511. return;
  512. }
  513. data = QLCRD32(adapter, (u32) offset, &ret);
  514. qlcnic_api_unlock(adapter);
  515. if (ret == -EIO) {
  516. dev_err(&adapter->pdev->dev,
  517. "%s: failed. addr offset 0x%x\n",
  518. __func__, (u32)offset);
  519. return;
  520. }
  521. memcpy(buf, &data, size);
  522. }
  523. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  524. loff_t offset, size_t size)
  525. {
  526. u32 data;
  527. memcpy(&data, buf, size);
  528. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  529. }
  530. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  531. {
  532. int status;
  533. status = qlcnic_83xx_get_port_config(adapter);
  534. if (status) {
  535. dev_err(&adapter->pdev->dev,
  536. "Get Port Info failed\n");
  537. } else {
  538. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  539. adapter->ahw->port_type = QLCNIC_XGBE;
  540. else
  541. adapter->ahw->port_type = QLCNIC_GBE;
  542. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  543. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  544. }
  545. return status;
  546. }
  547. void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  548. {
  549. struct qlcnic_hardware_context *ahw = adapter->ahw;
  550. u16 act_pci_fn = ahw->act_pci_func;
  551. u16 count;
  552. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  553. if (act_pci_fn <= 2)
  554. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  555. act_pci_fn;
  556. else
  557. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  558. act_pci_fn;
  559. ahw->max_uc_count = count;
  560. }
  561. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  562. {
  563. u32 val;
  564. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  565. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  566. else
  567. val = BIT_2;
  568. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  569. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  570. }
  571. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  572. const struct pci_device_id *ent)
  573. {
  574. u32 op_mode, priv_level;
  575. struct qlcnic_hardware_context *ahw = adapter->ahw;
  576. ahw->fw_hal_version = 2;
  577. qlcnic_get_func_no(adapter);
  578. if (qlcnic_sriov_vf_check(adapter)) {
  579. qlcnic_sriov_vf_set_ops(adapter);
  580. return;
  581. }
  582. /* Determine function privilege level */
  583. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  584. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  585. priv_level = QLCNIC_MGMT_FUNC;
  586. else
  587. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  588. ahw->pci_func);
  589. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  590. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  591. dev_info(&adapter->pdev->dev,
  592. "HAL Version: %d Non Privileged function\n",
  593. ahw->fw_hal_version);
  594. adapter->nic_ops = &qlcnic_vf_ops;
  595. } else {
  596. if (pci_find_ext_capability(adapter->pdev,
  597. PCI_EXT_CAP_ID_SRIOV))
  598. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  599. adapter->nic_ops = &qlcnic_83xx_ops;
  600. }
  601. }
  602. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  603. u32 data[]);
  604. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  605. u32 data[]);
  606. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  607. struct qlcnic_cmd_args *cmd)
  608. {
  609. int i;
  610. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  611. return;
  612. dev_info(&adapter->pdev->dev,
  613. "Host MBX regs(%d)\n", cmd->req.num);
  614. for (i = 0; i < cmd->req.num; i++) {
  615. if (i && !(i % 8))
  616. pr_info("\n");
  617. pr_info("%08x ", cmd->req.arg[i]);
  618. }
  619. pr_info("\n");
  620. dev_info(&adapter->pdev->dev,
  621. "FW MBX regs(%d)\n", cmd->rsp.num);
  622. for (i = 0; i < cmd->rsp.num; i++) {
  623. if (i && !(i % 8))
  624. pr_info("\n");
  625. pr_info("%08x ", cmd->rsp.arg[i]);
  626. }
  627. pr_info("\n");
  628. }
  629. static inline void
  630. qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  631. struct qlcnic_cmd_args *cmd)
  632. {
  633. struct qlcnic_hardware_context *ahw = adapter->ahw;
  634. int opcode = LSW(cmd->req.arg[0]);
  635. unsigned long max_loops;
  636. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  637. for (; max_loops; max_loops--) {
  638. if (atomic_read(&cmd->rsp_status) ==
  639. QLC_83XX_MBX_RESPONSE_ARRIVED)
  640. return;
  641. udelay(1);
  642. }
  643. dev_err(&adapter->pdev->dev,
  644. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  645. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  646. flush_workqueue(ahw->mailbox->work_q);
  647. return;
  648. }
  649. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  650. struct qlcnic_cmd_args *cmd)
  651. {
  652. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  653. struct qlcnic_hardware_context *ahw = adapter->ahw;
  654. int cmd_type, err, opcode;
  655. unsigned long timeout;
  656. opcode = LSW(cmd->req.arg[0]);
  657. cmd_type = cmd->type;
  658. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  659. if (err) {
  660. dev_err(&adapter->pdev->dev,
  661. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  662. __func__, opcode, cmd->type, ahw->pci_func,
  663. ahw->op_mode);
  664. return err;
  665. }
  666. switch (cmd_type) {
  667. case QLC_83XX_MBX_CMD_WAIT:
  668. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  669. dev_err(&adapter->pdev->dev,
  670. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  671. __func__, opcode, cmd_type, ahw->pci_func,
  672. ahw->op_mode);
  673. flush_workqueue(mbx->work_q);
  674. }
  675. break;
  676. case QLC_83XX_MBX_CMD_NO_WAIT:
  677. return 0;
  678. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  679. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  680. break;
  681. default:
  682. dev_err(&adapter->pdev->dev,
  683. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  684. __func__, opcode, cmd_type, ahw->pci_func,
  685. ahw->op_mode);
  686. qlcnic_83xx_detach_mailbox_work(adapter);
  687. }
  688. return cmd->rsp_opcode;
  689. }
  690. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  691. struct qlcnic_adapter *adapter, u32 type)
  692. {
  693. int i, size;
  694. u32 temp;
  695. const struct qlcnic_mailbox_metadata *mbx_tbl;
  696. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  697. mbx_tbl = qlcnic_83xx_mbx_tbl;
  698. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  699. for (i = 0; i < size; i++) {
  700. if (type == mbx_tbl[i].cmd) {
  701. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  702. mbx->req.num = mbx_tbl[i].in_args;
  703. mbx->rsp.num = mbx_tbl[i].out_args;
  704. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  705. GFP_ATOMIC);
  706. if (!mbx->req.arg)
  707. return -ENOMEM;
  708. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  709. GFP_ATOMIC);
  710. if (!mbx->rsp.arg) {
  711. kfree(mbx->req.arg);
  712. mbx->req.arg = NULL;
  713. return -ENOMEM;
  714. }
  715. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  716. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  717. temp = adapter->ahw->fw_hal_version << 29;
  718. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  719. mbx->cmd_op = type;
  720. return 0;
  721. }
  722. }
  723. return -EINVAL;
  724. }
  725. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  726. {
  727. struct qlcnic_adapter *adapter;
  728. struct qlcnic_cmd_args cmd;
  729. int i, err = 0;
  730. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  731. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  732. if (err)
  733. return;
  734. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  735. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  736. err = qlcnic_issue_cmd(adapter, &cmd);
  737. if (err)
  738. dev_info(&adapter->pdev->dev,
  739. "%s: Mailbox IDC ACK failed.\n", __func__);
  740. qlcnic_free_mbx_args(&cmd);
  741. }
  742. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  743. u32 data[])
  744. {
  745. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  746. QLCNIC_MBX_RSP(data[0]));
  747. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  748. return;
  749. }
  750. void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  751. {
  752. struct qlcnic_hardware_context *ahw = adapter->ahw;
  753. u32 event[QLC_83XX_MBX_AEN_CNT];
  754. int i;
  755. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  756. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  757. switch (QLCNIC_MBX_RSP(event[0])) {
  758. case QLCNIC_MBX_LINK_EVENT:
  759. qlcnic_83xx_handle_link_aen(adapter, event);
  760. break;
  761. case QLCNIC_MBX_COMP_EVENT:
  762. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  763. break;
  764. case QLCNIC_MBX_REQUEST_EVENT:
  765. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  766. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  767. queue_delayed_work(adapter->qlcnic_wq,
  768. &adapter->idc_aen_work, 0);
  769. break;
  770. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  771. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  772. break;
  773. case QLCNIC_MBX_BC_EVENT:
  774. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  775. break;
  776. case QLCNIC_MBX_SFP_INSERT_EVENT:
  777. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  778. QLCNIC_MBX_RSP(event[0]));
  779. break;
  780. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  781. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  782. QLCNIC_MBX_RSP(event[0]));
  783. break;
  784. default:
  785. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  786. QLCNIC_MBX_RSP(event[0]));
  787. break;
  788. }
  789. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  790. }
  791. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  792. {
  793. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  794. struct qlcnic_hardware_context *ahw = adapter->ahw;
  795. struct qlcnic_mailbox *mbx = ahw->mailbox;
  796. unsigned long flags;
  797. spin_lock_irqsave(&mbx->aen_lock, flags);
  798. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  799. if (resp & QLCNIC_SET_OWNER) {
  800. event = readl(QLCNIC_MBX_FW(ahw, 0));
  801. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  802. __qlcnic_83xx_process_aen(adapter);
  803. } else {
  804. if (atomic_read(&mbx->rsp_status) != rsp_status)
  805. qlcnic_83xx_notify_mbx_response(mbx);
  806. }
  807. }
  808. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  809. }
  810. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  811. {
  812. struct qlcnic_adapter *adapter;
  813. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  814. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  815. return;
  816. qlcnic_83xx_process_aen(adapter);
  817. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  818. (HZ / 10));
  819. }
  820. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  821. {
  822. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  823. return;
  824. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  825. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  826. }
  827. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  828. {
  829. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  830. return;
  831. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  832. }
  833. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  834. {
  835. int index, i, err, sds_mbx_size;
  836. u32 *buf, intrpt_id, intr_mask;
  837. u16 context_id;
  838. u8 num_sds;
  839. struct qlcnic_cmd_args cmd;
  840. struct qlcnic_host_sds_ring *sds;
  841. struct qlcnic_sds_mbx sds_mbx;
  842. struct qlcnic_add_rings_mbx_out *mbx_out;
  843. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  844. struct qlcnic_hardware_context *ahw = adapter->ahw;
  845. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  846. context_id = recv_ctx->context_id;
  847. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  848. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  849. QLCNIC_CMD_ADD_RCV_RINGS);
  850. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  851. /* set up status rings, mbx 2-81 */
  852. index = 2;
  853. for (i = 8; i < adapter->max_sds_rings; i++) {
  854. memset(&sds_mbx, 0, sds_mbx_size);
  855. sds = &recv_ctx->sds_rings[i];
  856. sds->consumer = 0;
  857. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  858. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  859. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  860. sds_mbx.sds_ring_size = sds->num_desc;
  861. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  862. intrpt_id = ahw->intr_tbl[i].id;
  863. else
  864. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  865. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  866. sds_mbx.intrpt_id = intrpt_id;
  867. else
  868. sds_mbx.intrpt_id = 0xffff;
  869. sds_mbx.intrpt_val = 0;
  870. buf = &cmd.req.arg[index];
  871. memcpy(buf, &sds_mbx, sds_mbx_size);
  872. index += sds_mbx_size / sizeof(u32);
  873. }
  874. /* send the mailbox command */
  875. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  876. if (err) {
  877. dev_err(&adapter->pdev->dev,
  878. "Failed to add rings %d\n", err);
  879. goto out;
  880. }
  881. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  882. index = 0;
  883. /* status descriptor ring */
  884. for (i = 8; i < adapter->max_sds_rings; i++) {
  885. sds = &recv_ctx->sds_rings[i];
  886. sds->crb_sts_consumer = ahw->pci_base0 +
  887. mbx_out->host_csmr[index];
  888. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  889. intr_mask = ahw->intr_tbl[i].src;
  890. else
  891. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  892. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  893. index++;
  894. }
  895. out:
  896. qlcnic_free_mbx_args(&cmd);
  897. return err;
  898. }
  899. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  900. {
  901. int err;
  902. u32 temp = 0;
  903. struct qlcnic_cmd_args cmd;
  904. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  905. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  906. return;
  907. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  908. cmd.req.arg[0] |= (0x3 << 29);
  909. if (qlcnic_sriov_pf_check(adapter))
  910. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  911. cmd.req.arg[1] = recv_ctx->context_id | temp;
  912. err = qlcnic_issue_cmd(adapter, &cmd);
  913. if (err)
  914. dev_err(&adapter->pdev->dev,
  915. "Failed to destroy rx ctx in firmware\n");
  916. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  917. qlcnic_free_mbx_args(&cmd);
  918. }
  919. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  920. {
  921. int i, err, index, sds_mbx_size, rds_mbx_size;
  922. u8 num_sds, num_rds;
  923. u32 *buf, intrpt_id, intr_mask, cap = 0;
  924. struct qlcnic_host_sds_ring *sds;
  925. struct qlcnic_host_rds_ring *rds;
  926. struct qlcnic_sds_mbx sds_mbx;
  927. struct qlcnic_rds_mbx rds_mbx;
  928. struct qlcnic_cmd_args cmd;
  929. struct qlcnic_rcv_mbx_out *mbx_out;
  930. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  931. struct qlcnic_hardware_context *ahw = adapter->ahw;
  932. num_rds = adapter->max_rds_rings;
  933. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  934. num_sds = adapter->max_sds_rings;
  935. else
  936. num_sds = QLCNIC_MAX_RING_SETS;
  937. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  938. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  939. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  940. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  941. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  942. /* set mailbox hdr and capabilities */
  943. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  944. QLCNIC_CMD_CREATE_RX_CTX);
  945. if (err)
  946. return err;
  947. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  948. cmd.req.arg[0] |= (0x3 << 29);
  949. cmd.req.arg[1] = cap;
  950. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  951. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  952. if (qlcnic_sriov_pf_check(adapter))
  953. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  954. &cmd.req.arg[6]);
  955. /* set up status rings, mbx 8-57/87 */
  956. index = QLC_83XX_HOST_SDS_MBX_IDX;
  957. for (i = 0; i < num_sds; i++) {
  958. memset(&sds_mbx, 0, sds_mbx_size);
  959. sds = &recv_ctx->sds_rings[i];
  960. sds->consumer = 0;
  961. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  962. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  963. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  964. sds_mbx.sds_ring_size = sds->num_desc;
  965. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  966. intrpt_id = ahw->intr_tbl[i].id;
  967. else
  968. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  969. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  970. sds_mbx.intrpt_id = intrpt_id;
  971. else
  972. sds_mbx.intrpt_id = 0xffff;
  973. sds_mbx.intrpt_val = 0;
  974. buf = &cmd.req.arg[index];
  975. memcpy(buf, &sds_mbx, sds_mbx_size);
  976. index += sds_mbx_size / sizeof(u32);
  977. }
  978. /* set up receive rings, mbx 88-111/135 */
  979. index = QLCNIC_HOST_RDS_MBX_IDX;
  980. rds = &recv_ctx->rds_rings[0];
  981. rds->producer = 0;
  982. memset(&rds_mbx, 0, rds_mbx_size);
  983. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  984. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  985. rds_mbx.reg_ring_sz = rds->dma_size;
  986. rds_mbx.reg_ring_len = rds->num_desc;
  987. /* Jumbo ring */
  988. rds = &recv_ctx->rds_rings[1];
  989. rds->producer = 0;
  990. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  991. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  992. rds_mbx.jmb_ring_sz = rds->dma_size;
  993. rds_mbx.jmb_ring_len = rds->num_desc;
  994. buf = &cmd.req.arg[index];
  995. memcpy(buf, &rds_mbx, rds_mbx_size);
  996. /* send the mailbox command */
  997. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  998. if (err) {
  999. dev_err(&adapter->pdev->dev,
  1000. "Failed to create Rx ctx in firmware%d\n", err);
  1001. goto out;
  1002. }
  1003. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1004. recv_ctx->context_id = mbx_out->ctx_id;
  1005. recv_ctx->state = mbx_out->state;
  1006. recv_ctx->virt_port = mbx_out->vport_id;
  1007. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1008. recv_ctx->context_id, recv_ctx->state);
  1009. /* Receive descriptor ring */
  1010. /* Standard ring */
  1011. rds = &recv_ctx->rds_rings[0];
  1012. rds->crb_rcv_producer = ahw->pci_base0 +
  1013. mbx_out->host_prod[0].reg_buf;
  1014. /* Jumbo ring */
  1015. rds = &recv_ctx->rds_rings[1];
  1016. rds->crb_rcv_producer = ahw->pci_base0 +
  1017. mbx_out->host_prod[0].jmb_buf;
  1018. /* status descriptor ring */
  1019. for (i = 0; i < num_sds; i++) {
  1020. sds = &recv_ctx->sds_rings[i];
  1021. sds->crb_sts_consumer = ahw->pci_base0 +
  1022. mbx_out->host_csmr[i];
  1023. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1024. intr_mask = ahw->intr_tbl[i].src;
  1025. else
  1026. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1027. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1028. }
  1029. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  1030. err = qlcnic_83xx_add_rings(adapter);
  1031. out:
  1032. qlcnic_free_mbx_args(&cmd);
  1033. return err;
  1034. }
  1035. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1036. struct qlcnic_host_tx_ring *tx_ring)
  1037. {
  1038. struct qlcnic_cmd_args cmd;
  1039. u32 temp = 0;
  1040. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1041. return;
  1042. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1043. cmd.req.arg[0] |= (0x3 << 29);
  1044. if (qlcnic_sriov_pf_check(adapter))
  1045. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1046. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1047. if (qlcnic_issue_cmd(adapter, &cmd))
  1048. dev_err(&adapter->pdev->dev,
  1049. "Failed to destroy tx ctx in firmware\n");
  1050. qlcnic_free_mbx_args(&cmd);
  1051. }
  1052. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1053. struct qlcnic_host_tx_ring *tx, int ring)
  1054. {
  1055. int err;
  1056. u16 msix_id;
  1057. u32 *buf, intr_mask, temp = 0;
  1058. struct qlcnic_cmd_args cmd;
  1059. struct qlcnic_tx_mbx mbx;
  1060. struct qlcnic_tx_mbx_out *mbx_out;
  1061. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1062. u32 msix_vector;
  1063. /* Reset host resources */
  1064. tx->producer = 0;
  1065. tx->sw_consumer = 0;
  1066. *(tx->hw_consumer) = 0;
  1067. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1068. /* setup mailbox inbox registerss */
  1069. mbx.phys_addr_low = LSD(tx->phys_addr);
  1070. mbx.phys_addr_high = MSD(tx->phys_addr);
  1071. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1072. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1073. mbx.size = tx->num_desc;
  1074. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1075. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1076. msix_vector = adapter->max_sds_rings + ring;
  1077. else
  1078. msix_vector = adapter->max_sds_rings - 1;
  1079. msix_id = ahw->intr_tbl[msix_vector].id;
  1080. } else {
  1081. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1082. }
  1083. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1084. mbx.intr_id = msix_id;
  1085. else
  1086. mbx.intr_id = 0xffff;
  1087. mbx.src = 0;
  1088. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1089. if (err)
  1090. return err;
  1091. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1092. cmd.req.arg[0] |= (0x3 << 29);
  1093. if (qlcnic_sriov_pf_check(adapter))
  1094. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1095. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1096. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES | temp;
  1097. buf = &cmd.req.arg[6];
  1098. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1099. /* send the mailbox command*/
  1100. err = qlcnic_issue_cmd(adapter, &cmd);
  1101. if (err) {
  1102. dev_err(&adapter->pdev->dev,
  1103. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1104. goto out;
  1105. }
  1106. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1107. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1108. tx->ctx_id = mbx_out->ctx_id;
  1109. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1110. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1111. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1112. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1113. }
  1114. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1115. tx->ctx_id, mbx_out->state);
  1116. out:
  1117. qlcnic_free_mbx_args(&cmd);
  1118. return err;
  1119. }
  1120. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1121. int num_sds_ring)
  1122. {
  1123. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1124. struct qlcnic_host_sds_ring *sds_ring;
  1125. struct qlcnic_host_rds_ring *rds_ring;
  1126. u16 adapter_state = adapter->is_up;
  1127. u8 ring;
  1128. int ret;
  1129. netif_device_detach(netdev);
  1130. if (netif_running(netdev))
  1131. __qlcnic_down(adapter, netdev);
  1132. qlcnic_detach(adapter);
  1133. adapter->max_sds_rings = 1;
  1134. adapter->ahw->diag_test = test;
  1135. adapter->ahw->linkup = 0;
  1136. ret = qlcnic_attach(adapter);
  1137. if (ret) {
  1138. netif_device_attach(netdev);
  1139. return ret;
  1140. }
  1141. ret = qlcnic_fw_create_ctx(adapter);
  1142. if (ret) {
  1143. qlcnic_detach(adapter);
  1144. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1145. adapter->max_sds_rings = num_sds_ring;
  1146. qlcnic_attach(adapter);
  1147. }
  1148. netif_device_attach(netdev);
  1149. return ret;
  1150. }
  1151. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1152. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1153. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1154. }
  1155. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1156. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1157. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1158. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1159. }
  1160. }
  1161. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1162. /* disable and free mailbox interrupt */
  1163. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1164. qlcnic_83xx_enable_mbx_poll(adapter);
  1165. qlcnic_83xx_free_mbx_intr(adapter);
  1166. }
  1167. adapter->ahw->loopback_state = 0;
  1168. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1169. }
  1170. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1171. return 0;
  1172. }
  1173. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1174. int max_sds_rings)
  1175. {
  1176. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1177. struct qlcnic_host_sds_ring *sds_ring;
  1178. int ring, err;
  1179. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1180. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1181. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1182. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1183. qlcnic_83xx_disable_intr(adapter, sds_ring);
  1184. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  1185. qlcnic_83xx_enable_mbx_poll(adapter);
  1186. }
  1187. }
  1188. qlcnic_fw_destroy_ctx(adapter);
  1189. qlcnic_detach(adapter);
  1190. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1191. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  1192. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1193. qlcnic_83xx_disable_mbx_poll(adapter);
  1194. if (err) {
  1195. dev_err(&adapter->pdev->dev,
  1196. "%s: failed to setup mbx interrupt\n",
  1197. __func__);
  1198. goto out;
  1199. }
  1200. }
  1201. }
  1202. adapter->ahw->diag_test = 0;
  1203. adapter->max_sds_rings = max_sds_rings;
  1204. if (qlcnic_attach(adapter))
  1205. goto out;
  1206. if (netif_running(netdev))
  1207. __qlcnic_up(adapter, netdev);
  1208. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST &&
  1209. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  1210. qlcnic_83xx_disable_mbx_poll(adapter);
  1211. out:
  1212. netif_device_attach(netdev);
  1213. }
  1214. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1215. u32 beacon)
  1216. {
  1217. struct qlcnic_cmd_args cmd;
  1218. u32 mbx_in;
  1219. int i, status = 0;
  1220. if (state) {
  1221. /* Get LED configuration */
  1222. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1223. QLCNIC_CMD_GET_LED_CONFIG);
  1224. if (status)
  1225. return status;
  1226. status = qlcnic_issue_cmd(adapter, &cmd);
  1227. if (status) {
  1228. dev_err(&adapter->pdev->dev,
  1229. "Get led config failed.\n");
  1230. goto mbx_err;
  1231. } else {
  1232. for (i = 0; i < 4; i++)
  1233. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1234. }
  1235. qlcnic_free_mbx_args(&cmd);
  1236. /* Set LED Configuration */
  1237. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1238. LSW(QLC_83XX_LED_CONFIG);
  1239. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1240. QLCNIC_CMD_SET_LED_CONFIG);
  1241. if (status)
  1242. return status;
  1243. cmd.req.arg[1] = mbx_in;
  1244. cmd.req.arg[2] = mbx_in;
  1245. cmd.req.arg[3] = mbx_in;
  1246. if (beacon)
  1247. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1248. status = qlcnic_issue_cmd(adapter, &cmd);
  1249. if (status) {
  1250. dev_err(&adapter->pdev->dev,
  1251. "Set led config failed.\n");
  1252. }
  1253. mbx_err:
  1254. qlcnic_free_mbx_args(&cmd);
  1255. return status;
  1256. } else {
  1257. /* Restoring default LED configuration */
  1258. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1259. QLCNIC_CMD_SET_LED_CONFIG);
  1260. if (status)
  1261. return status;
  1262. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1263. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1264. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1265. if (beacon)
  1266. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1267. status = qlcnic_issue_cmd(adapter, &cmd);
  1268. if (status)
  1269. dev_err(&adapter->pdev->dev,
  1270. "Restoring led config failed.\n");
  1271. qlcnic_free_mbx_args(&cmd);
  1272. return status;
  1273. }
  1274. }
  1275. int qlcnic_83xx_set_led(struct net_device *netdev,
  1276. enum ethtool_phys_id_state state)
  1277. {
  1278. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1279. int err = -EIO, active = 1;
  1280. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1281. netdev_warn(netdev,
  1282. "LED test is not supported in non-privileged mode\n");
  1283. return -EOPNOTSUPP;
  1284. }
  1285. switch (state) {
  1286. case ETHTOOL_ID_ACTIVE:
  1287. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1288. return -EBUSY;
  1289. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1290. break;
  1291. err = qlcnic_83xx_config_led(adapter, active, 0);
  1292. if (err)
  1293. netdev_err(netdev, "Failed to set LED blink state\n");
  1294. break;
  1295. case ETHTOOL_ID_INACTIVE:
  1296. active = 0;
  1297. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1298. break;
  1299. err = qlcnic_83xx_config_led(adapter, active, 0);
  1300. if (err)
  1301. netdev_err(netdev, "Failed to reset LED blink state\n");
  1302. break;
  1303. default:
  1304. return -EINVAL;
  1305. }
  1306. if (!active || err)
  1307. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1308. return err;
  1309. }
  1310. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1311. int enable)
  1312. {
  1313. struct qlcnic_cmd_args cmd;
  1314. int status;
  1315. if (qlcnic_sriov_vf_check(adapter))
  1316. return;
  1317. if (enable) {
  1318. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1319. QLCNIC_CMD_INIT_NIC_FUNC);
  1320. if (status)
  1321. return;
  1322. cmd.req.arg[1] = BIT_0 | BIT_31;
  1323. } else {
  1324. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1325. QLCNIC_CMD_STOP_NIC_FUNC);
  1326. if (status)
  1327. return;
  1328. cmd.req.arg[1] = BIT_0 | BIT_31;
  1329. }
  1330. status = qlcnic_issue_cmd(adapter, &cmd);
  1331. if (status)
  1332. dev_err(&adapter->pdev->dev,
  1333. "Failed to %s in NIC IDC function event.\n",
  1334. (enable ? "register" : "unregister"));
  1335. qlcnic_free_mbx_args(&cmd);
  1336. }
  1337. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1338. {
  1339. struct qlcnic_cmd_args cmd;
  1340. int err;
  1341. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1342. if (err)
  1343. return err;
  1344. cmd.req.arg[1] = adapter->ahw->port_config;
  1345. err = qlcnic_issue_cmd(adapter, &cmd);
  1346. if (err)
  1347. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1348. qlcnic_free_mbx_args(&cmd);
  1349. return err;
  1350. }
  1351. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1352. {
  1353. struct qlcnic_cmd_args cmd;
  1354. int err;
  1355. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1356. if (err)
  1357. return err;
  1358. err = qlcnic_issue_cmd(adapter, &cmd);
  1359. if (err)
  1360. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1361. else
  1362. adapter->ahw->port_config = cmd.rsp.arg[1];
  1363. qlcnic_free_mbx_args(&cmd);
  1364. return err;
  1365. }
  1366. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1367. {
  1368. int err;
  1369. u32 temp;
  1370. struct qlcnic_cmd_args cmd;
  1371. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1372. if (err)
  1373. return err;
  1374. temp = adapter->recv_ctx->context_id << 16;
  1375. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1376. err = qlcnic_issue_cmd(adapter, &cmd);
  1377. if (err)
  1378. dev_info(&adapter->pdev->dev,
  1379. "Setup linkevent mailbox failed\n");
  1380. qlcnic_free_mbx_args(&cmd);
  1381. return err;
  1382. }
  1383. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1384. u32 *interface_id)
  1385. {
  1386. if (qlcnic_sriov_pf_check(adapter)) {
  1387. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1388. } else {
  1389. if (!qlcnic_sriov_vf_check(adapter))
  1390. *interface_id = adapter->recv_ctx->context_id << 16;
  1391. }
  1392. }
  1393. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1394. {
  1395. struct qlcnic_cmd_args *cmd = NULL;
  1396. u32 temp = 0;
  1397. int err;
  1398. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1399. return -EIO;
  1400. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1401. if (!cmd)
  1402. return -ENOMEM;
  1403. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1404. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1405. if (err)
  1406. goto out;
  1407. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1408. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1409. cmd->req.arg[1] = (mode ? 1 : 0) | temp;
  1410. err = qlcnic_issue_cmd(adapter, cmd);
  1411. if (!err)
  1412. return err;
  1413. qlcnic_free_mbx_args(cmd);
  1414. out:
  1415. kfree(cmd);
  1416. return err;
  1417. }
  1418. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1419. {
  1420. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1421. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1422. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1423. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1424. netdev_warn(netdev,
  1425. "Loopback test not supported in non privileged mode\n");
  1426. return -ENOTSUPP;
  1427. }
  1428. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1429. netdev_info(netdev, "Device is resetting\n");
  1430. return -EBUSY;
  1431. }
  1432. if (qlcnic_get_diag_lock(adapter)) {
  1433. netdev_info(netdev, "Device is in diagnostics mode\n");
  1434. return -EBUSY;
  1435. }
  1436. netdev_info(netdev, "%s loopback test in progress\n",
  1437. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1438. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1439. max_sds_rings);
  1440. if (ret)
  1441. goto fail_diag_alloc;
  1442. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1443. if (ret)
  1444. goto free_diag_res;
  1445. /* Poll for link up event before running traffic */
  1446. do {
  1447. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1448. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1449. netdev_info(netdev,
  1450. "Device is resetting, free LB test resources\n");
  1451. ret = -EBUSY;
  1452. goto free_diag_res;
  1453. }
  1454. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1455. netdev_info(netdev,
  1456. "Firmware didn't sent link up event to loopback request\n");
  1457. ret = -ETIMEDOUT;
  1458. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1459. goto free_diag_res;
  1460. }
  1461. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1462. /* Make sure carrier is off and queue is stopped during loopback */
  1463. if (netif_running(netdev)) {
  1464. netif_carrier_off(netdev);
  1465. netif_tx_stop_all_queues(netdev);
  1466. }
  1467. ret = qlcnic_do_lb_test(adapter, mode);
  1468. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1469. free_diag_res:
  1470. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1471. fail_diag_alloc:
  1472. adapter->max_sds_rings = max_sds_rings;
  1473. qlcnic_release_diag_lock(adapter);
  1474. return ret;
  1475. }
  1476. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1477. u32 *max_wait_count)
  1478. {
  1479. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1480. int temp;
  1481. netdev_info(adapter->netdev, "Recieved loopback IDC time extend event for 0x%x seconds\n",
  1482. ahw->extend_lb_time);
  1483. temp = ahw->extend_lb_time * 1000;
  1484. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1485. ahw->extend_lb_time = 0;
  1486. }
  1487. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1488. {
  1489. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1490. struct net_device *netdev = adapter->netdev;
  1491. u32 config, max_wait_count;
  1492. int status = 0, loop = 0;
  1493. ahw->extend_lb_time = 0;
  1494. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1495. status = qlcnic_83xx_get_port_config(adapter);
  1496. if (status)
  1497. return status;
  1498. config = ahw->port_config;
  1499. /* Check if port is already in loopback mode */
  1500. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1501. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1502. netdev_err(netdev,
  1503. "Port already in Loopback mode.\n");
  1504. return -EINPROGRESS;
  1505. }
  1506. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1507. if (mode == QLCNIC_ILB_MODE)
  1508. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1509. if (mode == QLCNIC_ELB_MODE)
  1510. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1511. status = qlcnic_83xx_set_port_config(adapter);
  1512. if (status) {
  1513. netdev_err(netdev,
  1514. "Failed to Set Loopback Mode = 0x%x.\n",
  1515. ahw->port_config);
  1516. ahw->port_config = config;
  1517. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1518. return status;
  1519. }
  1520. /* Wait for Link and IDC Completion AEN */
  1521. do {
  1522. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1523. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1524. netdev_info(netdev,
  1525. "Device is resetting, free LB test resources\n");
  1526. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1527. return -EBUSY;
  1528. }
  1529. if (ahw->extend_lb_time)
  1530. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1531. &max_wait_count);
  1532. if (loop++ > max_wait_count) {
  1533. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1534. __func__);
  1535. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1536. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1537. return -ETIMEDOUT;
  1538. }
  1539. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1540. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1541. QLCNIC_MAC_ADD);
  1542. return status;
  1543. }
  1544. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1545. {
  1546. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1547. u32 config = ahw->port_config, max_wait_count;
  1548. struct net_device *netdev = adapter->netdev;
  1549. int status = 0, loop = 0;
  1550. ahw->extend_lb_time = 0;
  1551. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1552. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1553. if (mode == QLCNIC_ILB_MODE)
  1554. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1555. if (mode == QLCNIC_ELB_MODE)
  1556. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1557. status = qlcnic_83xx_set_port_config(adapter);
  1558. if (status) {
  1559. netdev_err(netdev,
  1560. "Failed to Clear Loopback Mode = 0x%x.\n",
  1561. ahw->port_config);
  1562. ahw->port_config = config;
  1563. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1564. return status;
  1565. }
  1566. /* Wait for Link and IDC Completion AEN */
  1567. do {
  1568. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1569. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1570. netdev_info(netdev,
  1571. "Device is resetting, free LB test resources\n");
  1572. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1573. return -EBUSY;
  1574. }
  1575. if (ahw->extend_lb_time)
  1576. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1577. &max_wait_count);
  1578. if (loop++ > max_wait_count) {
  1579. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1580. __func__);
  1581. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1582. return -ETIMEDOUT;
  1583. }
  1584. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1585. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1586. QLCNIC_MAC_DEL);
  1587. return status;
  1588. }
  1589. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1590. u32 *interface_id)
  1591. {
  1592. if (qlcnic_sriov_pf_check(adapter)) {
  1593. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1594. } else {
  1595. if (!qlcnic_sriov_vf_check(adapter))
  1596. *interface_id = adapter->recv_ctx->context_id << 16;
  1597. }
  1598. }
  1599. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1600. int mode)
  1601. {
  1602. int err;
  1603. u32 temp = 0, temp_ip;
  1604. struct qlcnic_cmd_args cmd;
  1605. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1606. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1607. if (err)
  1608. return;
  1609. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1610. if (mode == QLCNIC_IP_UP)
  1611. cmd.req.arg[1] = 1 | temp;
  1612. else
  1613. cmd.req.arg[1] = 2 | temp;
  1614. /*
  1615. * Adapter needs IP address in network byte order.
  1616. * But hardware mailbox registers go through writel(), hence IP address
  1617. * gets swapped on big endian architecture.
  1618. * To negate swapping of writel() on big endian architecture
  1619. * use swab32(value).
  1620. */
  1621. temp_ip = swab32(ntohl(ip));
  1622. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1623. err = qlcnic_issue_cmd(adapter, &cmd);
  1624. if (err != QLCNIC_RCODE_SUCCESS)
  1625. dev_err(&adapter->netdev->dev,
  1626. "could not notify %s IP 0x%x request\n",
  1627. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1628. qlcnic_free_mbx_args(&cmd);
  1629. }
  1630. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1631. {
  1632. int err;
  1633. u32 temp, arg1;
  1634. struct qlcnic_cmd_args cmd;
  1635. int lro_bit_mask;
  1636. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1637. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1638. return 0;
  1639. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1640. if (err)
  1641. return err;
  1642. temp = adapter->recv_ctx->context_id << 16;
  1643. arg1 = lro_bit_mask | temp;
  1644. cmd.req.arg[1] = arg1;
  1645. err = qlcnic_issue_cmd(adapter, &cmd);
  1646. if (err)
  1647. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1648. qlcnic_free_mbx_args(&cmd);
  1649. return err;
  1650. }
  1651. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1652. {
  1653. int err;
  1654. u32 word;
  1655. struct qlcnic_cmd_args cmd;
  1656. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1657. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1658. 0x255b0ec26d5a56daULL };
  1659. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1660. if (err)
  1661. return err;
  1662. /*
  1663. * RSS request:
  1664. * bits 3-0: Rsvd
  1665. * 5-4: hash_type_ipv4
  1666. * 7-6: hash_type_ipv6
  1667. * 8: enable
  1668. * 9: use indirection table
  1669. * 16-31: indirection table mask
  1670. */
  1671. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1672. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1673. ((u32)(enable & 0x1) << 8) |
  1674. ((0x7ULL) << 16);
  1675. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1676. cmd.req.arg[2] = word;
  1677. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1678. err = qlcnic_issue_cmd(adapter, &cmd);
  1679. if (err)
  1680. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1681. qlcnic_free_mbx_args(&cmd);
  1682. return err;
  1683. }
  1684. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1685. u32 *interface_id)
  1686. {
  1687. if (qlcnic_sriov_pf_check(adapter)) {
  1688. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1689. } else {
  1690. if (!qlcnic_sriov_vf_check(adapter))
  1691. *interface_id = adapter->recv_ctx->context_id << 16;
  1692. }
  1693. }
  1694. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1695. u16 vlan_id, u8 op)
  1696. {
  1697. struct qlcnic_cmd_args *cmd = NULL;
  1698. struct qlcnic_macvlan_mbx mv;
  1699. u32 *buf, temp = 0;
  1700. int err;
  1701. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1702. return -EIO;
  1703. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1704. if (!cmd)
  1705. return -ENOMEM;
  1706. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1707. if (err)
  1708. goto out;
  1709. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1710. if (vlan_id)
  1711. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1712. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1713. cmd->req.arg[1] = op | (1 << 8);
  1714. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1715. cmd->req.arg[1] |= temp;
  1716. mv.vlan = vlan_id;
  1717. mv.mac_addr0 = addr[0];
  1718. mv.mac_addr1 = addr[1];
  1719. mv.mac_addr2 = addr[2];
  1720. mv.mac_addr3 = addr[3];
  1721. mv.mac_addr4 = addr[4];
  1722. mv.mac_addr5 = addr[5];
  1723. buf = &cmd->req.arg[2];
  1724. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1725. err = qlcnic_issue_cmd(adapter, cmd);
  1726. if (!err)
  1727. return err;
  1728. qlcnic_free_mbx_args(cmd);
  1729. out:
  1730. kfree(cmd);
  1731. return err;
  1732. }
  1733. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1734. u16 vlan_id)
  1735. {
  1736. u8 mac[ETH_ALEN];
  1737. memcpy(&mac, addr, ETH_ALEN);
  1738. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1739. }
  1740. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1741. u8 type, struct qlcnic_cmd_args *cmd)
  1742. {
  1743. switch (type) {
  1744. case QLCNIC_SET_STATION_MAC:
  1745. case QLCNIC_SET_FAC_DEF_MAC:
  1746. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1747. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1748. break;
  1749. }
  1750. cmd->req.arg[1] = type;
  1751. }
  1752. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1753. u8 function)
  1754. {
  1755. int err, i;
  1756. struct qlcnic_cmd_args cmd;
  1757. u32 mac_low, mac_high;
  1758. function = 0;
  1759. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1760. if (err)
  1761. return err;
  1762. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1763. err = qlcnic_issue_cmd(adapter, &cmd);
  1764. if (err == QLCNIC_RCODE_SUCCESS) {
  1765. mac_low = cmd.rsp.arg[1];
  1766. mac_high = cmd.rsp.arg[2];
  1767. for (i = 0; i < 2; i++)
  1768. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1769. for (i = 2; i < 6; i++)
  1770. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1771. } else {
  1772. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1773. err);
  1774. err = -EIO;
  1775. }
  1776. qlcnic_free_mbx_args(&cmd);
  1777. return err;
  1778. }
  1779. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1780. {
  1781. int err;
  1782. u16 temp;
  1783. struct qlcnic_cmd_args cmd;
  1784. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1785. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1786. return;
  1787. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1788. if (err)
  1789. return;
  1790. if (coal->type == QLCNIC_INTR_COAL_TYPE_RX) {
  1791. temp = adapter->recv_ctx->context_id;
  1792. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1793. temp = coal->rx_time_us;
  1794. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1795. } else if (coal->type == QLCNIC_INTR_COAL_TYPE_TX) {
  1796. temp = adapter->tx_ring->ctx_id;
  1797. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1798. temp = coal->tx_time_us;
  1799. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1800. }
  1801. cmd.req.arg[3] = coal->flag;
  1802. err = qlcnic_issue_cmd(adapter, &cmd);
  1803. if (err != QLCNIC_RCODE_SUCCESS)
  1804. dev_info(&adapter->pdev->dev,
  1805. "Failed to send interrupt coalescence parameters\n");
  1806. qlcnic_free_mbx_args(&cmd);
  1807. }
  1808. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1809. u32 data[])
  1810. {
  1811. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1812. u8 link_status, duplex;
  1813. /* link speed */
  1814. link_status = LSB(data[3]) & 1;
  1815. if (link_status) {
  1816. ahw->link_speed = MSW(data[2]);
  1817. duplex = LSB(MSW(data[3]));
  1818. if (duplex)
  1819. ahw->link_duplex = DUPLEX_FULL;
  1820. else
  1821. ahw->link_duplex = DUPLEX_HALF;
  1822. } else {
  1823. ahw->link_speed = SPEED_UNKNOWN;
  1824. ahw->link_duplex = DUPLEX_UNKNOWN;
  1825. }
  1826. ahw->link_autoneg = MSB(MSW(data[3]));
  1827. ahw->module_type = MSB(LSW(data[3]));
  1828. ahw->has_link_events = 1;
  1829. qlcnic_advert_link_change(adapter, link_status);
  1830. }
  1831. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1832. {
  1833. struct qlcnic_adapter *adapter = data;
  1834. struct qlcnic_mailbox *mbx;
  1835. u32 mask, resp, event;
  1836. unsigned long flags;
  1837. mbx = adapter->ahw->mailbox;
  1838. spin_lock_irqsave(&mbx->aen_lock, flags);
  1839. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1840. if (!(resp & QLCNIC_SET_OWNER))
  1841. goto out;
  1842. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1843. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1844. __qlcnic_83xx_process_aen(adapter);
  1845. else
  1846. qlcnic_83xx_notify_mbx_response(mbx);
  1847. out:
  1848. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1849. writel(0, adapter->ahw->pci_base0 + mask);
  1850. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  1851. return IRQ_HANDLED;
  1852. }
  1853. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1854. {
  1855. int err = -EIO;
  1856. struct qlcnic_cmd_args cmd;
  1857. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1858. dev_err(&adapter->pdev->dev,
  1859. "%s: Error, invoked by non management func\n",
  1860. __func__);
  1861. return err;
  1862. }
  1863. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1864. if (err)
  1865. return err;
  1866. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1867. err = qlcnic_issue_cmd(adapter, &cmd);
  1868. if (err != QLCNIC_RCODE_SUCCESS) {
  1869. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1870. err);
  1871. err = -EIO;
  1872. }
  1873. qlcnic_free_mbx_args(&cmd);
  1874. return err;
  1875. }
  1876. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1877. struct qlcnic_info *nic)
  1878. {
  1879. int i, err = -EIO;
  1880. struct qlcnic_cmd_args cmd;
  1881. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1882. dev_err(&adapter->pdev->dev,
  1883. "%s: Error, invoked by non management func\n",
  1884. __func__);
  1885. return err;
  1886. }
  1887. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1888. if (err)
  1889. return err;
  1890. cmd.req.arg[1] = (nic->pci_func << 16);
  1891. cmd.req.arg[2] = 0x1 << 16;
  1892. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1893. cmd.req.arg[4] = nic->capabilities;
  1894. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1895. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1896. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1897. for (i = 8; i < 32; i++)
  1898. cmd.req.arg[i] = 0;
  1899. err = qlcnic_issue_cmd(adapter, &cmd);
  1900. if (err != QLCNIC_RCODE_SUCCESS) {
  1901. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1902. err);
  1903. err = -EIO;
  1904. }
  1905. qlcnic_free_mbx_args(&cmd);
  1906. return err;
  1907. }
  1908. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1909. struct qlcnic_info *npar_info, u8 func_id)
  1910. {
  1911. int err;
  1912. u32 temp;
  1913. u8 op = 0;
  1914. struct qlcnic_cmd_args cmd;
  1915. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1916. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1917. if (err)
  1918. return err;
  1919. if (func_id != ahw->pci_func) {
  1920. temp = func_id << 16;
  1921. cmd.req.arg[1] = op | BIT_31 | temp;
  1922. } else {
  1923. cmd.req.arg[1] = ahw->pci_func << 16;
  1924. }
  1925. err = qlcnic_issue_cmd(adapter, &cmd);
  1926. if (err) {
  1927. dev_info(&adapter->pdev->dev,
  1928. "Failed to get nic info %d\n", err);
  1929. goto out;
  1930. }
  1931. npar_info->op_type = cmd.rsp.arg[1];
  1932. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1933. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1934. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1935. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1936. npar_info->capabilities = cmd.rsp.arg[4];
  1937. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1938. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1939. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1940. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1941. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1942. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1943. if (cmd.rsp.arg[8] & 0x1)
  1944. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1945. if (cmd.rsp.arg[8] & 0x10000) {
  1946. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1947. npar_info->max_linkspeed_reg_offset = temp;
  1948. }
  1949. if (npar_info->capabilities & QLCNIC_FW_CAPABILITY_MORE_CAPS)
  1950. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  1951. sizeof(ahw->extra_capability));
  1952. out:
  1953. qlcnic_free_mbx_args(&cmd);
  1954. return err;
  1955. }
  1956. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1957. struct qlcnic_pci_info *pci_info)
  1958. {
  1959. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1960. struct device *dev = &adapter->pdev->dev;
  1961. struct qlcnic_cmd_args cmd;
  1962. int i, err = 0, j = 0;
  1963. u32 temp;
  1964. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1965. if (err)
  1966. return err;
  1967. err = qlcnic_issue_cmd(adapter, &cmd);
  1968. ahw->act_pci_func = 0;
  1969. if (err == QLCNIC_RCODE_SUCCESS) {
  1970. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  1971. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1972. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1973. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1974. i++;
  1975. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1976. if (pci_info->type == QLCNIC_TYPE_NIC)
  1977. ahw->act_pci_func++;
  1978. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1979. pci_info->default_port = temp;
  1980. i++;
  1981. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1982. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1983. pci_info->tx_max_bw = temp;
  1984. i = i + 2;
  1985. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1986. i++;
  1987. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1988. i = i + 3;
  1989. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1990. dev_info(dev, "id = %d active = %d type = %d\n"
  1991. "\tport = %d min bw = %d max bw = %d\n"
  1992. "\tmac_addr = %pM\n", pci_info->id,
  1993. pci_info->active, pci_info->type,
  1994. pci_info->default_port,
  1995. pci_info->tx_min_bw,
  1996. pci_info->tx_max_bw, pci_info->mac);
  1997. }
  1998. if (ahw->op_mode == QLCNIC_MGMT_FUNC)
  1999. dev_info(dev, "Max vNIC functions = %d, active vNIC functions = %d\n",
  2000. ahw->max_pci_func, ahw->act_pci_func);
  2001. } else {
  2002. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2003. err = -EIO;
  2004. }
  2005. qlcnic_free_mbx_args(&cmd);
  2006. return err;
  2007. }
  2008. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2009. {
  2010. int i, index, err;
  2011. u8 max_ints;
  2012. u32 val, temp, type;
  2013. struct qlcnic_cmd_args cmd;
  2014. max_ints = adapter->ahw->num_msix - 1;
  2015. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2016. if (err)
  2017. return err;
  2018. cmd.req.arg[1] = max_ints;
  2019. if (qlcnic_sriov_vf_check(adapter))
  2020. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2021. for (i = 0, index = 2; i < max_ints; i++) {
  2022. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2023. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2024. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2025. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2026. cmd.req.arg[index++] = val;
  2027. }
  2028. err = qlcnic_issue_cmd(adapter, &cmd);
  2029. if (err) {
  2030. dev_err(&adapter->pdev->dev,
  2031. "Failed to configure interrupts 0x%x\n", err);
  2032. goto out;
  2033. }
  2034. max_ints = cmd.rsp.arg[1];
  2035. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2036. val = cmd.rsp.arg[index];
  2037. if (LSB(val)) {
  2038. dev_info(&adapter->pdev->dev,
  2039. "Can't configure interrupt %d\n",
  2040. adapter->ahw->intr_tbl[i].id);
  2041. continue;
  2042. }
  2043. if (op_type) {
  2044. adapter->ahw->intr_tbl[i].id = MSW(val);
  2045. adapter->ahw->intr_tbl[i].enabled = 1;
  2046. temp = cmd.rsp.arg[index + 1];
  2047. adapter->ahw->intr_tbl[i].src = temp;
  2048. } else {
  2049. adapter->ahw->intr_tbl[i].id = i;
  2050. adapter->ahw->intr_tbl[i].enabled = 0;
  2051. adapter->ahw->intr_tbl[i].src = 0;
  2052. }
  2053. }
  2054. out:
  2055. qlcnic_free_mbx_args(&cmd);
  2056. return err;
  2057. }
  2058. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2059. {
  2060. int id, timeout = 0;
  2061. u32 status = 0;
  2062. while (status == 0) {
  2063. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2064. if (status)
  2065. break;
  2066. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2067. id = QLC_SHARED_REG_RD32(adapter,
  2068. QLCNIC_FLASH_LOCK_OWNER);
  2069. dev_err(&adapter->pdev->dev,
  2070. "%s: failed, lock held by %d\n", __func__, id);
  2071. return -EIO;
  2072. }
  2073. usleep_range(1000, 2000);
  2074. }
  2075. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2076. return 0;
  2077. }
  2078. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2079. {
  2080. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2081. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2082. }
  2083. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2084. u32 flash_addr, u8 *p_data,
  2085. int count)
  2086. {
  2087. u32 word, range, flash_offset, addr = flash_addr, ret;
  2088. ulong indirect_add, direct_window;
  2089. int i, err = 0;
  2090. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2091. if (addr & 0x3) {
  2092. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2093. return -EIO;
  2094. }
  2095. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2096. (addr));
  2097. range = flash_offset + (count * sizeof(u32));
  2098. /* Check if data is spread across multiple sectors */
  2099. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2100. /* Multi sector read */
  2101. for (i = 0; i < count; i++) {
  2102. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2103. ret = QLCRD32(adapter, indirect_add, &err);
  2104. if (err == -EIO)
  2105. return err;
  2106. word = ret;
  2107. *(u32 *)p_data = word;
  2108. p_data = p_data + 4;
  2109. addr = addr + 4;
  2110. flash_offset = flash_offset + 4;
  2111. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2112. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2113. /* This write is needed once for each sector */
  2114. qlcnic_83xx_wrt_reg_indirect(adapter,
  2115. direct_window,
  2116. (addr));
  2117. flash_offset = 0;
  2118. }
  2119. }
  2120. } else {
  2121. /* Single sector read */
  2122. for (i = 0; i < count; i++) {
  2123. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2124. ret = QLCRD32(adapter, indirect_add, &err);
  2125. if (err == -EIO)
  2126. return err;
  2127. word = ret;
  2128. *(u32 *)p_data = word;
  2129. p_data = p_data + 4;
  2130. addr = addr + 4;
  2131. }
  2132. }
  2133. return 0;
  2134. }
  2135. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2136. {
  2137. u32 status;
  2138. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2139. int err = 0;
  2140. do {
  2141. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2142. if (err == -EIO)
  2143. return err;
  2144. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2145. QLC_83XX_FLASH_STATUS_READY)
  2146. break;
  2147. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  2148. } while (--retries);
  2149. if (!retries)
  2150. return -EIO;
  2151. return 0;
  2152. }
  2153. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2154. {
  2155. int ret;
  2156. u32 cmd;
  2157. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2158. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2159. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2160. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2161. adapter->ahw->fdt.write_enable_bits);
  2162. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2163. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2164. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2165. if (ret)
  2166. return -EIO;
  2167. return 0;
  2168. }
  2169. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2170. {
  2171. int ret;
  2172. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2173. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2174. adapter->ahw->fdt.write_statusreg_cmd));
  2175. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2176. adapter->ahw->fdt.write_disable_bits);
  2177. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2178. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2179. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2180. if (ret)
  2181. return -EIO;
  2182. return 0;
  2183. }
  2184. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2185. {
  2186. int ret, err = 0;
  2187. u32 mfg_id;
  2188. if (qlcnic_83xx_lock_flash(adapter))
  2189. return -EIO;
  2190. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2191. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2192. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2193. QLC_83XX_FLASH_READ_CTRL);
  2194. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2195. if (ret) {
  2196. qlcnic_83xx_unlock_flash(adapter);
  2197. return -EIO;
  2198. }
  2199. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2200. if (err == -EIO) {
  2201. qlcnic_83xx_unlock_flash(adapter);
  2202. return err;
  2203. }
  2204. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2205. qlcnic_83xx_unlock_flash(adapter);
  2206. return 0;
  2207. }
  2208. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2209. {
  2210. int count, fdt_size, ret = 0;
  2211. fdt_size = sizeof(struct qlcnic_fdt);
  2212. count = fdt_size / sizeof(u32);
  2213. if (qlcnic_83xx_lock_flash(adapter))
  2214. return -EIO;
  2215. memset(&adapter->ahw->fdt, 0, fdt_size);
  2216. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2217. (u8 *)&adapter->ahw->fdt,
  2218. count);
  2219. qlcnic_83xx_unlock_flash(adapter);
  2220. return ret;
  2221. }
  2222. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2223. u32 sector_start_addr)
  2224. {
  2225. u32 reversed_addr, addr1, addr2, cmd;
  2226. int ret = -EIO;
  2227. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2228. return -EIO;
  2229. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2230. ret = qlcnic_83xx_enable_flash_write(adapter);
  2231. if (ret) {
  2232. qlcnic_83xx_unlock_flash(adapter);
  2233. dev_err(&adapter->pdev->dev,
  2234. "%s failed at %d\n",
  2235. __func__, __LINE__);
  2236. return ret;
  2237. }
  2238. }
  2239. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2240. if (ret) {
  2241. qlcnic_83xx_unlock_flash(adapter);
  2242. dev_err(&adapter->pdev->dev,
  2243. "%s: failed at %d\n", __func__, __LINE__);
  2244. return -EIO;
  2245. }
  2246. addr1 = (sector_start_addr & 0xFF) << 16;
  2247. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2248. reversed_addr = addr1 | addr2;
  2249. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2250. reversed_addr);
  2251. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2252. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2253. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2254. else
  2255. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2256. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2257. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2258. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2259. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2260. if (ret) {
  2261. qlcnic_83xx_unlock_flash(adapter);
  2262. dev_err(&adapter->pdev->dev,
  2263. "%s: failed at %d\n", __func__, __LINE__);
  2264. return -EIO;
  2265. }
  2266. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2267. ret = qlcnic_83xx_disable_flash_write(adapter);
  2268. if (ret) {
  2269. qlcnic_83xx_unlock_flash(adapter);
  2270. dev_err(&adapter->pdev->dev,
  2271. "%s: failed at %d\n", __func__, __LINE__);
  2272. return ret;
  2273. }
  2274. }
  2275. qlcnic_83xx_unlock_flash(adapter);
  2276. return 0;
  2277. }
  2278. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2279. u32 *p_data)
  2280. {
  2281. int ret = -EIO;
  2282. u32 addr1 = 0x00800000 | (addr >> 2);
  2283. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2284. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2285. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2286. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2287. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2288. if (ret) {
  2289. dev_err(&adapter->pdev->dev,
  2290. "%s: failed at %d\n", __func__, __LINE__);
  2291. return -EIO;
  2292. }
  2293. return 0;
  2294. }
  2295. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2296. u32 *p_data, int count)
  2297. {
  2298. u32 temp;
  2299. int ret = -EIO, err = 0;
  2300. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2301. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2302. dev_err(&adapter->pdev->dev,
  2303. "%s: Invalid word count\n", __func__);
  2304. return -EIO;
  2305. }
  2306. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2307. if (err == -EIO)
  2308. return err;
  2309. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2310. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2311. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2312. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2313. /* First DWORD write */
  2314. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2315. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2316. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2317. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2318. if (ret) {
  2319. dev_err(&adapter->pdev->dev,
  2320. "%s: failed at %d\n", __func__, __LINE__);
  2321. return -EIO;
  2322. }
  2323. count--;
  2324. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2325. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2326. /* Second to N-1 DWORD writes */
  2327. while (count != 1) {
  2328. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2329. *p_data++);
  2330. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2331. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2332. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2333. if (ret) {
  2334. dev_err(&adapter->pdev->dev,
  2335. "%s: failed at %d\n", __func__, __LINE__);
  2336. return -EIO;
  2337. }
  2338. count--;
  2339. }
  2340. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2341. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2342. (addr >> 2));
  2343. /* Last DWORD write */
  2344. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2345. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2346. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2347. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2348. if (ret) {
  2349. dev_err(&adapter->pdev->dev,
  2350. "%s: failed at %d\n", __func__, __LINE__);
  2351. return -EIO;
  2352. }
  2353. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2354. if (err == -EIO)
  2355. return err;
  2356. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2357. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2358. __func__, __LINE__);
  2359. /* Operation failed, clear error bit */
  2360. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2361. if (err == -EIO)
  2362. return err;
  2363. qlcnic_83xx_wrt_reg_indirect(adapter,
  2364. QLC_83XX_FLASH_SPI_CONTROL,
  2365. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2366. }
  2367. return 0;
  2368. }
  2369. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2370. {
  2371. u32 val, id;
  2372. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2373. /* Check if recovery need to be performed by the calling function */
  2374. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2375. val = val & ~0x3F;
  2376. val = val | ((adapter->portnum << 2) |
  2377. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2378. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2379. dev_info(&adapter->pdev->dev,
  2380. "%s: lock recovery initiated\n", __func__);
  2381. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2382. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2383. id = ((val >> 2) & 0xF);
  2384. if (id == adapter->portnum) {
  2385. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2386. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2387. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2388. /* Force release the lock */
  2389. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2390. /* Clear recovery bits */
  2391. val = val & ~0x3F;
  2392. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2393. dev_info(&adapter->pdev->dev,
  2394. "%s: lock recovery completed\n", __func__);
  2395. } else {
  2396. dev_info(&adapter->pdev->dev,
  2397. "%s: func %d to resume lock recovery process\n",
  2398. __func__, id);
  2399. }
  2400. } else {
  2401. dev_info(&adapter->pdev->dev,
  2402. "%s: lock recovery initiated by other functions\n",
  2403. __func__);
  2404. }
  2405. }
  2406. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2407. {
  2408. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2409. int max_attempt = 0;
  2410. while (status == 0) {
  2411. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2412. if (status)
  2413. break;
  2414. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2415. i++;
  2416. if (i == 1)
  2417. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2418. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2419. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2420. if (val == temp) {
  2421. id = val & 0xFF;
  2422. dev_info(&adapter->pdev->dev,
  2423. "%s: lock to be recovered from %d\n",
  2424. __func__, id);
  2425. qlcnic_83xx_recover_driver_lock(adapter);
  2426. i = 0;
  2427. max_attempt++;
  2428. } else {
  2429. dev_err(&adapter->pdev->dev,
  2430. "%s: failed to get lock\n", __func__);
  2431. return -EIO;
  2432. }
  2433. }
  2434. /* Force exit from while loop after few attempts */
  2435. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2436. dev_err(&adapter->pdev->dev,
  2437. "%s: failed to get lock\n", __func__);
  2438. return -EIO;
  2439. }
  2440. }
  2441. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2442. lock_alive_counter = val >> 8;
  2443. lock_alive_counter++;
  2444. val = lock_alive_counter << 8 | adapter->portnum;
  2445. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2446. return 0;
  2447. }
  2448. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2449. {
  2450. u32 val, lock_alive_counter, id;
  2451. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2452. id = val & 0xFF;
  2453. lock_alive_counter = val >> 8;
  2454. if (id != adapter->portnum)
  2455. dev_err(&adapter->pdev->dev,
  2456. "%s:Warning func %d is unlocking lock owned by %d\n",
  2457. __func__, adapter->portnum, id);
  2458. val = (lock_alive_counter << 8) | 0xFF;
  2459. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2460. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2461. }
  2462. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2463. u32 *data, u32 count)
  2464. {
  2465. int i, j, ret = 0;
  2466. u32 temp;
  2467. int err = 0;
  2468. /* Check alignment */
  2469. if (addr & 0xF)
  2470. return -EIO;
  2471. mutex_lock(&adapter->ahw->mem_lock);
  2472. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2473. for (i = 0; i < count; i++, addr += 16) {
  2474. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2475. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2476. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2477. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2478. mutex_unlock(&adapter->ahw->mem_lock);
  2479. return -EIO;
  2480. }
  2481. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2482. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2483. *data++);
  2484. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2485. *data++);
  2486. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2487. *data++);
  2488. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2489. *data++);
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2491. QLCNIC_TA_WRITE_ENABLE);
  2492. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2493. QLCNIC_TA_WRITE_START);
  2494. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2495. temp = QLCRD32(adapter, QLCNIC_MS_CTRL, &err);
  2496. if (err == -EIO) {
  2497. mutex_unlock(&adapter->ahw->mem_lock);
  2498. return err;
  2499. }
  2500. if ((temp & TA_CTL_BUSY) == 0)
  2501. break;
  2502. }
  2503. /* Status check failure */
  2504. if (j >= MAX_CTL_CHECK) {
  2505. printk_ratelimited(KERN_WARNING
  2506. "MS memory write failed\n");
  2507. mutex_unlock(&adapter->ahw->mem_lock);
  2508. return -EIO;
  2509. }
  2510. }
  2511. mutex_unlock(&adapter->ahw->mem_lock);
  2512. return ret;
  2513. }
  2514. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2515. u8 *p_data, int count)
  2516. {
  2517. u32 word, addr = flash_addr, ret;
  2518. ulong indirect_addr;
  2519. int i, err = 0;
  2520. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2521. return -EIO;
  2522. if (addr & 0x3) {
  2523. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2524. qlcnic_83xx_unlock_flash(adapter);
  2525. return -EIO;
  2526. }
  2527. for (i = 0; i < count; i++) {
  2528. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2529. QLC_83XX_FLASH_DIRECT_WINDOW,
  2530. (addr))) {
  2531. qlcnic_83xx_unlock_flash(adapter);
  2532. return -EIO;
  2533. }
  2534. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2535. ret = QLCRD32(adapter, indirect_addr, &err);
  2536. if (err == -EIO)
  2537. return err;
  2538. word = ret;
  2539. *(u32 *)p_data = word;
  2540. p_data = p_data + 4;
  2541. addr = addr + 4;
  2542. }
  2543. qlcnic_83xx_unlock_flash(adapter);
  2544. return 0;
  2545. }
  2546. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2547. {
  2548. u8 pci_func;
  2549. int err;
  2550. u32 config = 0, state;
  2551. struct qlcnic_cmd_args cmd;
  2552. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2553. if (qlcnic_sriov_vf_check(adapter))
  2554. pci_func = adapter->portnum;
  2555. else
  2556. pci_func = ahw->pci_func;
  2557. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2558. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2559. dev_info(&adapter->pdev->dev, "link state down\n");
  2560. return config;
  2561. }
  2562. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2563. if (err)
  2564. return err;
  2565. err = qlcnic_issue_cmd(adapter, &cmd);
  2566. if (err) {
  2567. dev_info(&adapter->pdev->dev,
  2568. "Get Link Status Command failed: 0x%x\n", err);
  2569. goto out;
  2570. } else {
  2571. config = cmd.rsp.arg[1];
  2572. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2573. case QLC_83XX_10M_LINK:
  2574. ahw->link_speed = SPEED_10;
  2575. break;
  2576. case QLC_83XX_100M_LINK:
  2577. ahw->link_speed = SPEED_100;
  2578. break;
  2579. case QLC_83XX_1G_LINK:
  2580. ahw->link_speed = SPEED_1000;
  2581. break;
  2582. case QLC_83XX_10G_LINK:
  2583. ahw->link_speed = SPEED_10000;
  2584. break;
  2585. default:
  2586. ahw->link_speed = 0;
  2587. break;
  2588. }
  2589. config = cmd.rsp.arg[3];
  2590. if (QLC_83XX_SFP_PRESENT(config)) {
  2591. switch (ahw->module_type) {
  2592. case LINKEVENT_MODULE_OPTICAL_UNKNOWN:
  2593. case LINKEVENT_MODULE_OPTICAL_SRLR:
  2594. case LINKEVENT_MODULE_OPTICAL_LRM:
  2595. case LINKEVENT_MODULE_OPTICAL_SFP_1G:
  2596. ahw->supported_type = PORT_FIBRE;
  2597. break;
  2598. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE:
  2599. case LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN:
  2600. case LINKEVENT_MODULE_TWINAX:
  2601. ahw->supported_type = PORT_TP;
  2602. break;
  2603. default:
  2604. ahw->supported_type = PORT_OTHER;
  2605. }
  2606. }
  2607. if (config & 1)
  2608. err = 1;
  2609. }
  2610. out:
  2611. qlcnic_free_mbx_args(&cmd);
  2612. return config;
  2613. }
  2614. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2615. struct ethtool_cmd *ecmd)
  2616. {
  2617. u32 config = 0;
  2618. int status = 0;
  2619. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2620. /* Get port configuration info */
  2621. status = qlcnic_83xx_get_port_info(adapter);
  2622. /* Get Link Status related info */
  2623. config = qlcnic_83xx_test_link(adapter);
  2624. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2625. /* hard code until there is a way to get it from flash */
  2626. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2627. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2628. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2629. ecmd->duplex = ahw->link_duplex;
  2630. ecmd->autoneg = ahw->link_autoneg;
  2631. } else {
  2632. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2633. ecmd->duplex = DUPLEX_UNKNOWN;
  2634. ecmd->autoneg = AUTONEG_DISABLE;
  2635. }
  2636. if (ahw->port_type == QLCNIC_XGBE) {
  2637. ecmd->supported = SUPPORTED_10000baseT_Full;
  2638. ecmd->advertising = ADVERTISED_10000baseT_Full;
  2639. } else {
  2640. ecmd->supported = (SUPPORTED_10baseT_Half |
  2641. SUPPORTED_10baseT_Full |
  2642. SUPPORTED_100baseT_Half |
  2643. SUPPORTED_100baseT_Full |
  2644. SUPPORTED_1000baseT_Half |
  2645. SUPPORTED_1000baseT_Full);
  2646. ecmd->advertising = (ADVERTISED_100baseT_Half |
  2647. ADVERTISED_100baseT_Full |
  2648. ADVERTISED_1000baseT_Half |
  2649. ADVERTISED_1000baseT_Full);
  2650. }
  2651. switch (ahw->supported_type) {
  2652. case PORT_FIBRE:
  2653. ecmd->supported |= SUPPORTED_FIBRE;
  2654. ecmd->advertising |= ADVERTISED_FIBRE;
  2655. ecmd->port = PORT_FIBRE;
  2656. ecmd->transceiver = XCVR_EXTERNAL;
  2657. break;
  2658. case PORT_TP:
  2659. ecmd->supported |= SUPPORTED_TP;
  2660. ecmd->advertising |= ADVERTISED_TP;
  2661. ecmd->port = PORT_TP;
  2662. ecmd->transceiver = XCVR_INTERNAL;
  2663. break;
  2664. default:
  2665. ecmd->supported |= SUPPORTED_FIBRE;
  2666. ecmd->advertising |= ADVERTISED_FIBRE;
  2667. ecmd->port = PORT_OTHER;
  2668. ecmd->transceiver = XCVR_EXTERNAL;
  2669. break;
  2670. }
  2671. ecmd->phy_address = ahw->physical_port;
  2672. return status;
  2673. }
  2674. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2675. struct ethtool_cmd *ecmd)
  2676. {
  2677. int status = 0;
  2678. u32 config = adapter->ahw->port_config;
  2679. if (ecmd->autoneg)
  2680. adapter->ahw->port_config |= BIT_15;
  2681. switch (ethtool_cmd_speed(ecmd)) {
  2682. case SPEED_10:
  2683. adapter->ahw->port_config |= BIT_8;
  2684. break;
  2685. case SPEED_100:
  2686. adapter->ahw->port_config |= BIT_9;
  2687. break;
  2688. case SPEED_1000:
  2689. adapter->ahw->port_config |= BIT_10;
  2690. break;
  2691. case SPEED_10000:
  2692. adapter->ahw->port_config |= BIT_11;
  2693. break;
  2694. default:
  2695. return -EINVAL;
  2696. }
  2697. status = qlcnic_83xx_set_port_config(adapter);
  2698. if (status) {
  2699. dev_info(&adapter->pdev->dev,
  2700. "Faild to Set Link Speed and autoneg.\n");
  2701. adapter->ahw->port_config = config;
  2702. }
  2703. return status;
  2704. }
  2705. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2706. u64 *data, int index)
  2707. {
  2708. u32 low, hi;
  2709. u64 val;
  2710. low = cmd->rsp.arg[index];
  2711. hi = cmd->rsp.arg[index + 1];
  2712. val = (((u64) low) | (((u64) hi) << 32));
  2713. *data++ = val;
  2714. return data;
  2715. }
  2716. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2717. struct qlcnic_cmd_args *cmd, u64 *data,
  2718. int type, int *ret)
  2719. {
  2720. int err, k, total_regs;
  2721. *ret = 0;
  2722. err = qlcnic_issue_cmd(adapter, cmd);
  2723. if (err != QLCNIC_RCODE_SUCCESS) {
  2724. dev_info(&adapter->pdev->dev,
  2725. "Error in get statistics mailbox command\n");
  2726. *ret = -EIO;
  2727. return data;
  2728. }
  2729. total_regs = cmd->rsp.num;
  2730. switch (type) {
  2731. case QLC_83XX_STAT_MAC:
  2732. /* fill in MAC tx counters */
  2733. for (k = 2; k < 28; k += 2)
  2734. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2735. /* skip 24 bytes of reserved area */
  2736. /* fill in MAC rx counters */
  2737. for (k += 6; k < 60; k += 2)
  2738. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2739. /* skip 24 bytes of reserved area */
  2740. /* fill in MAC rx frame stats */
  2741. for (k += 6; k < 80; k += 2)
  2742. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2743. /* fill in eSwitch stats */
  2744. for (; k < total_regs; k += 2)
  2745. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2746. break;
  2747. case QLC_83XX_STAT_RX:
  2748. for (k = 2; k < 8; k += 2)
  2749. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2750. /* skip 8 bytes of reserved data */
  2751. for (k += 2; k < 24; k += 2)
  2752. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2753. /* skip 8 bytes containing RE1FBQ error data */
  2754. for (k += 2; k < total_regs; k += 2)
  2755. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2756. break;
  2757. case QLC_83XX_STAT_TX:
  2758. for (k = 2; k < 10; k += 2)
  2759. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2760. /* skip 8 bytes of reserved data */
  2761. for (k += 2; k < total_regs; k += 2)
  2762. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2763. break;
  2764. default:
  2765. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2766. *ret = -EIO;
  2767. }
  2768. return data;
  2769. }
  2770. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2771. {
  2772. struct qlcnic_cmd_args cmd;
  2773. struct net_device *netdev = adapter->netdev;
  2774. int ret = 0;
  2775. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2776. if (ret)
  2777. return;
  2778. /* Get Tx stats */
  2779. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2780. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2781. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2782. QLC_83XX_STAT_TX, &ret);
  2783. if (ret) {
  2784. netdev_err(netdev, "Error getting Tx stats\n");
  2785. goto out;
  2786. }
  2787. /* Get MAC stats */
  2788. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2789. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2790. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2791. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2792. QLC_83XX_STAT_MAC, &ret);
  2793. if (ret) {
  2794. netdev_err(netdev, "Error getting MAC stats\n");
  2795. goto out;
  2796. }
  2797. /* Get Rx stats */
  2798. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2799. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2800. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2801. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2802. QLC_83XX_STAT_RX, &ret);
  2803. if (ret)
  2804. netdev_err(netdev, "Error getting Rx stats\n");
  2805. out:
  2806. qlcnic_free_mbx_args(&cmd);
  2807. }
  2808. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2809. {
  2810. u32 major, minor, sub;
  2811. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2812. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2813. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2814. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2815. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2816. __func__);
  2817. return 1;
  2818. }
  2819. return 0;
  2820. }
  2821. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2822. {
  2823. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2824. sizeof(adapter->ahw->ext_reg_tbl)) +
  2825. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2826. sizeof(adapter->ahw->reg_tbl));
  2827. }
  2828. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2829. {
  2830. int i, j = 0;
  2831. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2832. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2833. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2834. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2835. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2836. return i;
  2837. }
  2838. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2839. {
  2840. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2841. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2842. struct qlcnic_cmd_args cmd;
  2843. u32 data;
  2844. u16 intrpt_id, id;
  2845. u8 val;
  2846. int ret, max_sds_rings = adapter->max_sds_rings;
  2847. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  2848. netdev_info(netdev, "Device is resetting\n");
  2849. return -EBUSY;
  2850. }
  2851. if (qlcnic_get_diag_lock(adapter)) {
  2852. netdev_info(netdev, "Device in diagnostics mode\n");
  2853. return -EBUSY;
  2854. }
  2855. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  2856. max_sds_rings);
  2857. if (ret)
  2858. goto fail_diag_irq;
  2859. ahw->diag_cnt = 0;
  2860. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2861. if (ret)
  2862. goto fail_diag_irq;
  2863. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2864. intrpt_id = ahw->intr_tbl[0].id;
  2865. else
  2866. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2867. cmd.req.arg[1] = 1;
  2868. cmd.req.arg[2] = intrpt_id;
  2869. cmd.req.arg[3] = BIT_0;
  2870. ret = qlcnic_issue_cmd(adapter, &cmd);
  2871. data = cmd.rsp.arg[2];
  2872. id = LSW(data);
  2873. val = LSB(MSW(data));
  2874. if (id != intrpt_id)
  2875. dev_info(&adapter->pdev->dev,
  2876. "Interrupt generated: 0x%x, requested:0x%x\n",
  2877. id, intrpt_id);
  2878. if (val)
  2879. dev_err(&adapter->pdev->dev,
  2880. "Interrupt test error: 0x%x\n", val);
  2881. if (ret)
  2882. goto done;
  2883. msleep(20);
  2884. ret = !ahw->diag_cnt;
  2885. done:
  2886. qlcnic_free_mbx_args(&cmd);
  2887. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2888. fail_diag_irq:
  2889. adapter->max_sds_rings = max_sds_rings;
  2890. qlcnic_release_diag_lock(adapter);
  2891. return ret;
  2892. }
  2893. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2894. struct ethtool_pauseparam *pause)
  2895. {
  2896. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2897. int status = 0;
  2898. u32 config;
  2899. status = qlcnic_83xx_get_port_config(adapter);
  2900. if (status) {
  2901. dev_err(&adapter->pdev->dev,
  2902. "%s: Get Pause Config failed\n", __func__);
  2903. return;
  2904. }
  2905. config = ahw->port_config;
  2906. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2907. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2908. pause->tx_pause = 1;
  2909. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2910. pause->rx_pause = 1;
  2911. }
  2912. if (QLC_83XX_AUTONEG(config))
  2913. pause->autoneg = 1;
  2914. }
  2915. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2916. struct ethtool_pauseparam *pause)
  2917. {
  2918. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2919. int status = 0;
  2920. u32 config;
  2921. status = qlcnic_83xx_get_port_config(adapter);
  2922. if (status) {
  2923. dev_err(&adapter->pdev->dev,
  2924. "%s: Get Pause Config failed.\n", __func__);
  2925. return status;
  2926. }
  2927. config = ahw->port_config;
  2928. if (ahw->port_type == QLCNIC_GBE) {
  2929. if (pause->autoneg)
  2930. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2931. if (!pause->autoneg)
  2932. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2933. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2934. return -EOPNOTSUPP;
  2935. }
  2936. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2937. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2938. if (pause->rx_pause && pause->tx_pause) {
  2939. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2940. } else if (pause->rx_pause && !pause->tx_pause) {
  2941. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2942. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2943. } else if (pause->tx_pause && !pause->rx_pause) {
  2944. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2945. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2946. } else if (!pause->rx_pause && !pause->tx_pause) {
  2947. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2948. }
  2949. status = qlcnic_83xx_set_port_config(adapter);
  2950. if (status) {
  2951. dev_err(&adapter->pdev->dev,
  2952. "%s: Set Pause Config failed.\n", __func__);
  2953. ahw->port_config = config;
  2954. }
  2955. return status;
  2956. }
  2957. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2958. {
  2959. int ret, err = 0;
  2960. u32 temp;
  2961. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2962. QLC_83XX_FLASH_OEM_READ_SIG);
  2963. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2964. QLC_83XX_FLASH_READ_CTRL);
  2965. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2966. if (ret)
  2967. return -EIO;
  2968. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2969. if (err == -EIO)
  2970. return err;
  2971. return temp & 0xFF;
  2972. }
  2973. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2974. {
  2975. int status;
  2976. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2977. if (status == -EIO) {
  2978. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2979. __func__);
  2980. return 1;
  2981. }
  2982. return 0;
  2983. }
  2984. int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  2985. {
  2986. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  2987. struct net_device *netdev = adapter->netdev;
  2988. int retval;
  2989. netif_device_detach(netdev);
  2990. qlcnic_cancel_idc_work(adapter);
  2991. if (netif_running(netdev))
  2992. qlcnic_down(adapter, netdev);
  2993. qlcnic_83xx_disable_mbx_intr(adapter);
  2994. cancel_delayed_work_sync(&adapter->idc_aen_work);
  2995. retval = pci_save_state(pdev);
  2996. if (retval)
  2997. return retval;
  2998. return 0;
  2999. }
  3000. int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3001. {
  3002. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3003. struct qlc_83xx_idc *idc = &ahw->idc;
  3004. int err = 0;
  3005. err = qlcnic_83xx_idc_init(adapter);
  3006. if (err)
  3007. return err;
  3008. if (ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE) {
  3009. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3010. qlcnic_83xx_set_vnic_opmode(adapter);
  3011. } else {
  3012. err = qlcnic_83xx_check_vnic_state(adapter);
  3013. if (err)
  3014. return err;
  3015. }
  3016. }
  3017. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3018. if (err)
  3019. return err;
  3020. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3021. idc->delay);
  3022. return err;
  3023. }
  3024. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3025. {
  3026. INIT_COMPLETION(mbx->completion);
  3027. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3028. }
  3029. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3030. {
  3031. destroy_workqueue(mbx->work_q);
  3032. kfree(mbx);
  3033. }
  3034. static inline void
  3035. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3036. struct qlcnic_cmd_args *cmd)
  3037. {
  3038. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3039. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3040. qlcnic_free_mbx_args(cmd);
  3041. kfree(cmd);
  3042. return;
  3043. }
  3044. complete(&cmd->completion);
  3045. }
  3046. static inline void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3047. {
  3048. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3049. struct list_head *head = &mbx->cmd_q;
  3050. struct qlcnic_cmd_args *cmd = NULL;
  3051. spin_lock(&mbx->queue_lock);
  3052. while (!list_empty(head)) {
  3053. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3054. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3055. __func__, cmd->cmd_op);
  3056. list_del(&cmd->list);
  3057. mbx->num_cmds--;
  3058. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3059. }
  3060. spin_unlock(&mbx->queue_lock);
  3061. }
  3062. static inline int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3063. {
  3064. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3065. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3066. u32 host_mbx_ctrl;
  3067. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3068. return -EBUSY;
  3069. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3070. if (host_mbx_ctrl) {
  3071. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3072. ahw->idc.collect_dump = 1;
  3073. return -EIO;
  3074. }
  3075. return 0;
  3076. }
  3077. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3078. u8 issue_cmd)
  3079. {
  3080. if (issue_cmd)
  3081. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3082. else
  3083. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3084. }
  3085. static inline void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3086. struct qlcnic_cmd_args *cmd)
  3087. {
  3088. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3089. spin_lock(&mbx->queue_lock);
  3090. list_del(&cmd->list);
  3091. mbx->num_cmds--;
  3092. spin_unlock(&mbx->queue_lock);
  3093. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3094. }
  3095. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3096. struct qlcnic_cmd_args *cmd)
  3097. {
  3098. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3099. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3100. int i, j;
  3101. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3102. mbx_cmd = cmd->req.arg[0];
  3103. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3104. for (i = 1; i < cmd->req.num; i++)
  3105. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3106. } else {
  3107. fw_hal_version = ahw->fw_hal_version;
  3108. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3109. total_size = cmd->pay_size + hdr_size;
  3110. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3111. mbx_cmd = tmp | fw_hal_version << 29;
  3112. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3113. /* Back channel specific operations bits */
  3114. mbx_cmd = 0x1 | 1 << 4;
  3115. if (qlcnic_sriov_pf_check(adapter))
  3116. mbx_cmd |= cmd->func_num << 5;
  3117. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3118. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3119. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3120. for (j = 0; j < cmd->pay_size; j++, i++)
  3121. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3122. }
  3123. }
  3124. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3125. {
  3126. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3127. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3128. complete(&mbx->completion);
  3129. cancel_work_sync(&mbx->work);
  3130. flush_workqueue(mbx->work_q);
  3131. qlcnic_83xx_flush_mbx_queue(adapter);
  3132. }
  3133. static inline int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3134. struct qlcnic_cmd_args *cmd,
  3135. unsigned long *timeout)
  3136. {
  3137. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3138. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3139. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3140. init_completion(&cmd->completion);
  3141. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3142. spin_lock(&mbx->queue_lock);
  3143. list_add_tail(&cmd->list, &mbx->cmd_q);
  3144. mbx->num_cmds++;
  3145. cmd->total_cmds = mbx->num_cmds;
  3146. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3147. queue_work(mbx->work_q, &mbx->work);
  3148. spin_unlock(&mbx->queue_lock);
  3149. return 0;
  3150. }
  3151. return -EBUSY;
  3152. }
  3153. static inline int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3154. struct qlcnic_cmd_args *cmd)
  3155. {
  3156. u8 mac_cmd_rcode;
  3157. u32 fw_data;
  3158. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3159. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3160. mac_cmd_rcode = (u8)fw_data;
  3161. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3162. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3163. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3164. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3165. return QLCNIC_RCODE_SUCCESS;
  3166. }
  3167. }
  3168. return -EINVAL;
  3169. }
  3170. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3171. struct qlcnic_cmd_args *cmd)
  3172. {
  3173. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3174. struct device *dev = &adapter->pdev->dev;
  3175. u8 mbx_err_code;
  3176. u32 fw_data;
  3177. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3178. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3179. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3180. switch (mbx_err_code) {
  3181. case QLCNIC_MBX_RSP_OK:
  3182. case QLCNIC_MBX_PORT_RSP_OK:
  3183. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3184. break;
  3185. default:
  3186. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3187. break;
  3188. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3189. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3190. ahw->op_mode, mbx_err_code);
  3191. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3192. qlcnic_dump_mbx(adapter, cmd);
  3193. }
  3194. return;
  3195. }
  3196. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3197. {
  3198. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3199. work);
  3200. struct qlcnic_adapter *adapter = mbx->adapter;
  3201. struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3202. struct device *dev = &adapter->pdev->dev;
  3203. atomic_t *rsp_status = &mbx->rsp_status;
  3204. struct list_head *head = &mbx->cmd_q;
  3205. struct qlcnic_hardware_context *ahw;
  3206. struct qlcnic_cmd_args *cmd = NULL;
  3207. ahw = adapter->ahw;
  3208. while (true) {
  3209. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3210. qlcnic_83xx_flush_mbx_queue(adapter);
  3211. return;
  3212. }
  3213. atomic_set(rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3214. spin_lock(&mbx->queue_lock);
  3215. if (list_empty(head)) {
  3216. spin_unlock(&mbx->queue_lock);
  3217. return;
  3218. }
  3219. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3220. spin_unlock(&mbx->queue_lock);
  3221. mbx_ops->encode_cmd(adapter, cmd);
  3222. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3223. if (wait_for_completion_timeout(&mbx->completion,
  3224. QLC_83XX_MBX_TIMEOUT)) {
  3225. mbx_ops->decode_resp(adapter, cmd);
  3226. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3227. } else {
  3228. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3229. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3230. ahw->op_mode);
  3231. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3232. qlcnic_dump_mbx(adapter, cmd);
  3233. qlcnic_83xx_idc_request_reset(adapter,
  3234. QLCNIC_FORCE_FW_DUMP_KEY);
  3235. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3236. }
  3237. mbx_ops->dequeue_cmd(adapter, cmd);
  3238. }
  3239. }
  3240. static struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3241. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3242. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3243. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3244. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3245. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3246. };
  3247. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3248. {
  3249. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3250. struct qlcnic_mailbox *mbx;
  3251. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3252. if (!ahw->mailbox)
  3253. return -ENOMEM;
  3254. mbx = ahw->mailbox;
  3255. mbx->ops = &qlcnic_83xx_mbx_ops;
  3256. mbx->adapter = adapter;
  3257. spin_lock_init(&mbx->queue_lock);
  3258. spin_lock_init(&mbx->aen_lock);
  3259. INIT_LIST_HEAD(&mbx->cmd_q);
  3260. init_completion(&mbx->completion);
  3261. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3262. if (mbx->work_q == NULL) {
  3263. kfree(mbx);
  3264. return -ENOMEM;
  3265. }
  3266. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3267. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3268. return 0;
  3269. }