io_apic.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. /*
  73. * # of IRQ routing registers
  74. */
  75. int nr_ioapic_registers[MAX_IO_APICS];
  76. /* I/O APIC entries */
  77. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  78. int nr_ioapics;
  79. /* IO APIC gsi routing info */
  80. struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
  81. /* MP IRQ source entries */
  82. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  83. /* # of MP IRQ source entries */
  84. int mp_irq_entries;
  85. /* GSI interrupts */
  86. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  87. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  88. int mp_bus_id_to_type[MAX_MP_BUSSES];
  89. #endif
  90. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  91. int skip_ioapic_setup;
  92. void arch_disable_smp_support(void)
  93. {
  94. #ifdef CONFIG_PCI
  95. noioapicquirk = 1;
  96. noioapicreroute = -1;
  97. #endif
  98. skip_ioapic_setup = 1;
  99. }
  100. static int __init parse_noapic(char *str)
  101. {
  102. /* disable IO-APIC */
  103. arch_disable_smp_support();
  104. return 0;
  105. }
  106. early_param("noapic", parse_noapic);
  107. struct irq_pin_list {
  108. int apic, pin;
  109. struct irq_pin_list *next;
  110. };
  111. static struct irq_pin_list *get_one_free_irq_2_pin(int node)
  112. {
  113. struct irq_pin_list *pin;
  114. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  115. return pin;
  116. }
  117. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  118. #ifdef CONFIG_SPARSE_IRQ
  119. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  120. #else
  121. static struct irq_cfg irq_cfgx[NR_IRQS];
  122. #endif
  123. void __init io_apic_disable_legacy(void)
  124. {
  125. nr_legacy_irqs = 0;
  126. nr_irqs_gsi = 0;
  127. }
  128. int __init arch_early_irq_init(void)
  129. {
  130. struct irq_cfg *cfg;
  131. struct irq_desc *desc;
  132. int count;
  133. int node;
  134. int i;
  135. cfg = irq_cfgx;
  136. count = ARRAY_SIZE(irq_cfgx);
  137. node= cpu_to_node(boot_cpu_id);
  138. for (i = 0; i < count; i++) {
  139. desc = irq_to_desc(i);
  140. desc->chip_data = &cfg[i];
  141. zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
  142. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
  143. /*
  144. * For legacy IRQ's, start with assigning irq0 to irq15 to
  145. * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
  146. */
  147. if (i < nr_legacy_irqs) {
  148. cfg[i].vector = IRQ0_VECTOR + i;
  149. cpumask_set_cpu(0, cfg[i].domain);
  150. }
  151. }
  152. return 0;
  153. }
  154. #ifdef CONFIG_SPARSE_IRQ
  155. struct irq_cfg *irq_cfg(unsigned int irq)
  156. {
  157. struct irq_cfg *cfg = NULL;
  158. struct irq_desc *desc;
  159. desc = irq_to_desc(irq);
  160. if (desc)
  161. cfg = desc->chip_data;
  162. return cfg;
  163. }
  164. static struct irq_cfg *get_one_free_irq_cfg(int node)
  165. {
  166. struct irq_cfg *cfg;
  167. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  168. if (cfg) {
  169. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  170. kfree(cfg);
  171. cfg = NULL;
  172. } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
  173. GFP_ATOMIC, node)) {
  174. free_cpumask_var(cfg->domain);
  175. kfree(cfg);
  176. cfg = NULL;
  177. }
  178. }
  179. return cfg;
  180. }
  181. int arch_init_chip_data(struct irq_desc *desc, int node)
  182. {
  183. struct irq_cfg *cfg;
  184. cfg = desc->chip_data;
  185. if (!cfg) {
  186. desc->chip_data = get_one_free_irq_cfg(node);
  187. if (!desc->chip_data) {
  188. printk(KERN_ERR "can not alloc irq_cfg\n");
  189. BUG_ON(1);
  190. }
  191. }
  192. return 0;
  193. }
  194. /* for move_irq_desc */
  195. static void
  196. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
  197. {
  198. struct irq_pin_list *old_entry, *head, *tail, *entry;
  199. cfg->irq_2_pin = NULL;
  200. old_entry = old_cfg->irq_2_pin;
  201. if (!old_entry)
  202. return;
  203. entry = get_one_free_irq_2_pin(node);
  204. if (!entry)
  205. return;
  206. entry->apic = old_entry->apic;
  207. entry->pin = old_entry->pin;
  208. head = entry;
  209. tail = entry;
  210. old_entry = old_entry->next;
  211. while (old_entry) {
  212. entry = get_one_free_irq_2_pin(node);
  213. if (!entry) {
  214. entry = head;
  215. while (entry) {
  216. head = entry->next;
  217. kfree(entry);
  218. entry = head;
  219. }
  220. /* still use the old one */
  221. return;
  222. }
  223. entry->apic = old_entry->apic;
  224. entry->pin = old_entry->pin;
  225. tail->next = entry;
  226. tail = entry;
  227. old_entry = old_entry->next;
  228. }
  229. tail->next = NULL;
  230. cfg->irq_2_pin = head;
  231. }
  232. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  233. {
  234. struct irq_pin_list *entry, *next;
  235. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  236. return;
  237. entry = old_cfg->irq_2_pin;
  238. while (entry) {
  239. next = entry->next;
  240. kfree(entry);
  241. entry = next;
  242. }
  243. old_cfg->irq_2_pin = NULL;
  244. }
  245. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  246. struct irq_desc *desc, int node)
  247. {
  248. struct irq_cfg *cfg;
  249. struct irq_cfg *old_cfg;
  250. cfg = get_one_free_irq_cfg(node);
  251. if (!cfg)
  252. return;
  253. desc->chip_data = cfg;
  254. old_cfg = old_desc->chip_data;
  255. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  256. init_copy_irq_2_pin(old_cfg, cfg, node);
  257. }
  258. static void free_irq_cfg(struct irq_cfg *old_cfg)
  259. {
  260. kfree(old_cfg);
  261. }
  262. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  263. {
  264. struct irq_cfg *old_cfg, *cfg;
  265. old_cfg = old_desc->chip_data;
  266. cfg = desc->chip_data;
  267. if (old_cfg == cfg)
  268. return;
  269. if (old_cfg) {
  270. free_irq_2_pin(old_cfg, cfg);
  271. free_irq_cfg(old_cfg);
  272. old_desc->chip_data = NULL;
  273. }
  274. }
  275. /* end for move_irq_desc */
  276. #else
  277. struct irq_cfg *irq_cfg(unsigned int irq)
  278. {
  279. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  280. }
  281. #endif
  282. struct io_apic {
  283. unsigned int index;
  284. unsigned int unused[3];
  285. unsigned int data;
  286. unsigned int unused2[11];
  287. unsigned int eoi;
  288. };
  289. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  290. {
  291. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  292. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  293. }
  294. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  295. {
  296. struct io_apic __iomem *io_apic = io_apic_base(apic);
  297. writel(vector, &io_apic->eoi);
  298. }
  299. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  300. {
  301. struct io_apic __iomem *io_apic = io_apic_base(apic);
  302. writel(reg, &io_apic->index);
  303. return readl(&io_apic->data);
  304. }
  305. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  306. {
  307. struct io_apic __iomem *io_apic = io_apic_base(apic);
  308. writel(reg, &io_apic->index);
  309. writel(value, &io_apic->data);
  310. }
  311. /*
  312. * Re-write a value: to be used for read-modify-write
  313. * cycles where the read already set up the index register.
  314. *
  315. * Older SiS APIC requires we rewrite the index register
  316. */
  317. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  318. {
  319. struct io_apic __iomem *io_apic = io_apic_base(apic);
  320. if (sis_apic_bug)
  321. writel(reg, &io_apic->index);
  322. writel(value, &io_apic->data);
  323. }
  324. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  325. {
  326. struct irq_pin_list *entry;
  327. unsigned long flags;
  328. raw_spin_lock_irqsave(&ioapic_lock, flags);
  329. for_each_irq_pin(entry, cfg->irq_2_pin) {
  330. unsigned int reg;
  331. int pin;
  332. pin = entry->pin;
  333. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  334. /* Is the remote IRR bit set? */
  335. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  336. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  337. return true;
  338. }
  339. }
  340. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  341. return false;
  342. }
  343. union entry_union {
  344. struct { u32 w1, w2; };
  345. struct IO_APIC_route_entry entry;
  346. };
  347. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  348. {
  349. union entry_union eu;
  350. unsigned long flags;
  351. raw_spin_lock_irqsave(&ioapic_lock, flags);
  352. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  353. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  354. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  355. return eu.entry;
  356. }
  357. /*
  358. * When we write a new IO APIC routing entry, we need to write the high
  359. * word first! If the mask bit in the low word is clear, we will enable
  360. * the interrupt, and we need to make sure the entry is fully populated
  361. * before that happens.
  362. */
  363. static void
  364. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  365. {
  366. union entry_union eu = {{0, 0}};
  367. eu.entry = e;
  368. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  369. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  370. }
  371. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  372. {
  373. unsigned long flags;
  374. raw_spin_lock_irqsave(&ioapic_lock, flags);
  375. __ioapic_write_entry(apic, pin, e);
  376. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  377. }
  378. /*
  379. * When we mask an IO APIC routing entry, we need to write the low
  380. * word first, in order to set the mask bit before we change the
  381. * high bits!
  382. */
  383. static void ioapic_mask_entry(int apic, int pin)
  384. {
  385. unsigned long flags;
  386. union entry_union eu = { .entry.mask = 1 };
  387. raw_spin_lock_irqsave(&ioapic_lock, flags);
  388. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  389. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  390. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  391. }
  392. /*
  393. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  394. * shared ISA-space IRQs, so we have to support them. We are super
  395. * fast in the common case, and fast for shared ISA-space IRQs.
  396. */
  397. static int
  398. add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
  399. {
  400. struct irq_pin_list **last, *entry;
  401. /* don't allow duplicates */
  402. last = &cfg->irq_2_pin;
  403. for_each_irq_pin(entry, cfg->irq_2_pin) {
  404. if (entry->apic == apic && entry->pin == pin)
  405. return 0;
  406. last = &entry->next;
  407. }
  408. entry = get_one_free_irq_2_pin(node);
  409. if (!entry) {
  410. printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
  411. node, apic, pin);
  412. return -ENOMEM;
  413. }
  414. entry->apic = apic;
  415. entry->pin = pin;
  416. *last = entry;
  417. return 0;
  418. }
  419. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  420. {
  421. if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
  422. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  423. }
  424. /*
  425. * Reroute an IRQ to a different pin.
  426. */
  427. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  428. int oldapic, int oldpin,
  429. int newapic, int newpin)
  430. {
  431. struct irq_pin_list *entry;
  432. for_each_irq_pin(entry, cfg->irq_2_pin) {
  433. if (entry->apic == oldapic && entry->pin == oldpin) {
  434. entry->apic = newapic;
  435. entry->pin = newpin;
  436. /* every one is different, right? */
  437. return;
  438. }
  439. }
  440. /* old apic/pin didn't exist, so just add new ones */
  441. add_pin_to_irq_node(cfg, node, newapic, newpin);
  442. }
  443. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  444. int mask_and, int mask_or,
  445. void (*final)(struct irq_pin_list *entry))
  446. {
  447. unsigned int reg, pin;
  448. pin = entry->pin;
  449. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  450. reg &= mask_and;
  451. reg |= mask_or;
  452. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  453. if (final)
  454. final(entry);
  455. }
  456. static void io_apic_modify_irq(struct irq_cfg *cfg,
  457. int mask_and, int mask_or,
  458. void (*final)(struct irq_pin_list *entry))
  459. {
  460. struct irq_pin_list *entry;
  461. for_each_irq_pin(entry, cfg->irq_2_pin)
  462. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  463. }
  464. static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
  465. {
  466. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  467. IO_APIC_REDIR_MASKED, NULL);
  468. }
  469. static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
  470. {
  471. __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
  472. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  473. }
  474. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  475. {
  476. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  477. }
  478. static void io_apic_sync(struct irq_pin_list *entry)
  479. {
  480. /*
  481. * Synchronize the IO-APIC and the CPU by doing
  482. * a dummy read from the IO-APIC
  483. */
  484. struct io_apic __iomem *io_apic;
  485. io_apic = io_apic_base(entry->apic);
  486. readl(&io_apic->data);
  487. }
  488. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  489. {
  490. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  491. }
  492. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  493. {
  494. struct irq_cfg *cfg = desc->chip_data;
  495. unsigned long flags;
  496. BUG_ON(!cfg);
  497. raw_spin_lock_irqsave(&ioapic_lock, flags);
  498. __mask_IO_APIC_irq(cfg);
  499. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  500. }
  501. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  502. {
  503. struct irq_cfg *cfg = desc->chip_data;
  504. unsigned long flags;
  505. raw_spin_lock_irqsave(&ioapic_lock, flags);
  506. __unmask_IO_APIC_irq(cfg);
  507. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  508. }
  509. static void mask_IO_APIC_irq(unsigned int irq)
  510. {
  511. struct irq_desc *desc = irq_to_desc(irq);
  512. mask_IO_APIC_irq_desc(desc);
  513. }
  514. static void unmask_IO_APIC_irq(unsigned int irq)
  515. {
  516. struct irq_desc *desc = irq_to_desc(irq);
  517. unmask_IO_APIC_irq_desc(desc);
  518. }
  519. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  520. {
  521. struct IO_APIC_route_entry entry;
  522. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  523. entry = ioapic_read_entry(apic, pin);
  524. if (entry.delivery_mode == dest_SMI)
  525. return;
  526. /*
  527. * Disable it in the IO-APIC irq-routing table:
  528. */
  529. ioapic_mask_entry(apic, pin);
  530. }
  531. static void clear_IO_APIC (void)
  532. {
  533. int apic, pin;
  534. for (apic = 0; apic < nr_ioapics; apic++)
  535. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  536. clear_IO_APIC_pin(apic, pin);
  537. }
  538. #ifdef CONFIG_X86_32
  539. /*
  540. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  541. * specific CPU-side IRQs.
  542. */
  543. #define MAX_PIRQS 8
  544. static int pirq_entries[MAX_PIRQS] = {
  545. [0 ... MAX_PIRQS - 1] = -1
  546. };
  547. static int __init ioapic_pirq_setup(char *str)
  548. {
  549. int i, max;
  550. int ints[MAX_PIRQS+1];
  551. get_options(str, ARRAY_SIZE(ints), ints);
  552. apic_printk(APIC_VERBOSE, KERN_INFO
  553. "PIRQ redirection, working around broken MP-BIOS.\n");
  554. max = MAX_PIRQS;
  555. if (ints[0] < MAX_PIRQS)
  556. max = ints[0];
  557. for (i = 0; i < max; i++) {
  558. apic_printk(APIC_VERBOSE, KERN_DEBUG
  559. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  560. /*
  561. * PIRQs are mapped upside down, usually.
  562. */
  563. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  564. }
  565. return 1;
  566. }
  567. __setup("pirq=", ioapic_pirq_setup);
  568. #endif /* CONFIG_X86_32 */
  569. struct IO_APIC_route_entry **alloc_ioapic_entries(void)
  570. {
  571. int apic;
  572. struct IO_APIC_route_entry **ioapic_entries;
  573. ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
  574. GFP_ATOMIC);
  575. if (!ioapic_entries)
  576. return 0;
  577. for (apic = 0; apic < nr_ioapics; apic++) {
  578. ioapic_entries[apic] =
  579. kzalloc(sizeof(struct IO_APIC_route_entry) *
  580. nr_ioapic_registers[apic], GFP_ATOMIC);
  581. if (!ioapic_entries[apic])
  582. goto nomem;
  583. }
  584. return ioapic_entries;
  585. nomem:
  586. while (--apic >= 0)
  587. kfree(ioapic_entries[apic]);
  588. kfree(ioapic_entries);
  589. return 0;
  590. }
  591. /*
  592. * Saves all the IO-APIC RTE's
  593. */
  594. int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  595. {
  596. int apic, pin;
  597. if (!ioapic_entries)
  598. return -ENOMEM;
  599. for (apic = 0; apic < nr_ioapics; apic++) {
  600. if (!ioapic_entries[apic])
  601. return -ENOMEM;
  602. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  603. ioapic_entries[apic][pin] =
  604. ioapic_read_entry(apic, pin);
  605. }
  606. return 0;
  607. }
  608. /*
  609. * Mask all IO APIC entries.
  610. */
  611. void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  612. {
  613. int apic, pin;
  614. if (!ioapic_entries)
  615. return;
  616. for (apic = 0; apic < nr_ioapics; apic++) {
  617. if (!ioapic_entries[apic])
  618. break;
  619. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  620. struct IO_APIC_route_entry entry;
  621. entry = ioapic_entries[apic][pin];
  622. if (!entry.mask) {
  623. entry.mask = 1;
  624. ioapic_write_entry(apic, pin, entry);
  625. }
  626. }
  627. }
  628. }
  629. /*
  630. * Restore IO APIC entries which was saved in ioapic_entries.
  631. */
  632. int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
  633. {
  634. int apic, pin;
  635. if (!ioapic_entries)
  636. return -ENOMEM;
  637. for (apic = 0; apic < nr_ioapics; apic++) {
  638. if (!ioapic_entries[apic])
  639. return -ENOMEM;
  640. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  641. ioapic_write_entry(apic, pin,
  642. ioapic_entries[apic][pin]);
  643. }
  644. return 0;
  645. }
  646. void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
  647. {
  648. int apic;
  649. for (apic = 0; apic < nr_ioapics; apic++)
  650. kfree(ioapic_entries[apic]);
  651. kfree(ioapic_entries);
  652. }
  653. /*
  654. * Find the IRQ entry number of a certain pin.
  655. */
  656. static int find_irq_entry(int apic, int pin, int type)
  657. {
  658. int i;
  659. for (i = 0; i < mp_irq_entries; i++)
  660. if (mp_irqs[i].irqtype == type &&
  661. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  662. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  663. mp_irqs[i].dstirq == pin)
  664. return i;
  665. return -1;
  666. }
  667. /*
  668. * Find the pin to which IRQ[irq] (ISA) is connected
  669. */
  670. static int __init find_isa_irq_pin(int irq, int type)
  671. {
  672. int i;
  673. for (i = 0; i < mp_irq_entries; i++) {
  674. int lbus = mp_irqs[i].srcbus;
  675. if (test_bit(lbus, mp_bus_not_pci) &&
  676. (mp_irqs[i].irqtype == type) &&
  677. (mp_irqs[i].srcbusirq == irq))
  678. return mp_irqs[i].dstirq;
  679. }
  680. return -1;
  681. }
  682. static int __init find_isa_irq_apic(int irq, int type)
  683. {
  684. int i;
  685. for (i = 0; i < mp_irq_entries; i++) {
  686. int lbus = mp_irqs[i].srcbus;
  687. if (test_bit(lbus, mp_bus_not_pci) &&
  688. (mp_irqs[i].irqtype == type) &&
  689. (mp_irqs[i].srcbusirq == irq))
  690. break;
  691. }
  692. if (i < mp_irq_entries) {
  693. int apic;
  694. for(apic = 0; apic < nr_ioapics; apic++) {
  695. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  696. return apic;
  697. }
  698. }
  699. return -1;
  700. }
  701. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  702. /*
  703. * EISA Edge/Level control register, ELCR
  704. */
  705. static int EISA_ELCR(unsigned int irq)
  706. {
  707. if (irq < nr_legacy_irqs) {
  708. unsigned int port = 0x4d0 + (irq >> 3);
  709. return (inb(port) >> (irq & 7)) & 1;
  710. }
  711. apic_printk(APIC_VERBOSE, KERN_INFO
  712. "Broken MPtable reports ISA irq %d\n", irq);
  713. return 0;
  714. }
  715. #endif
  716. /* ISA interrupts are always polarity zero edge triggered,
  717. * when listed as conforming in the MP table. */
  718. #define default_ISA_trigger(idx) (0)
  719. #define default_ISA_polarity(idx) (0)
  720. /* EISA interrupts are always polarity zero and can be edge or level
  721. * trigger depending on the ELCR value. If an interrupt is listed as
  722. * EISA conforming in the MP table, that means its trigger type must
  723. * be read in from the ELCR */
  724. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  725. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  726. /* PCI interrupts are always polarity one level triggered,
  727. * when listed as conforming in the MP table. */
  728. #define default_PCI_trigger(idx) (1)
  729. #define default_PCI_polarity(idx) (1)
  730. /* MCA interrupts are always polarity zero level triggered,
  731. * when listed as conforming in the MP table. */
  732. #define default_MCA_trigger(idx) (1)
  733. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  734. static int MPBIOS_polarity(int idx)
  735. {
  736. int bus = mp_irqs[idx].srcbus;
  737. int polarity;
  738. /*
  739. * Determine IRQ line polarity (high active or low active):
  740. */
  741. switch (mp_irqs[idx].irqflag & 3)
  742. {
  743. case 0: /* conforms, ie. bus-type dependent polarity */
  744. if (test_bit(bus, mp_bus_not_pci))
  745. polarity = default_ISA_polarity(idx);
  746. else
  747. polarity = default_PCI_polarity(idx);
  748. break;
  749. case 1: /* high active */
  750. {
  751. polarity = 0;
  752. break;
  753. }
  754. case 2: /* reserved */
  755. {
  756. printk(KERN_WARNING "broken BIOS!!\n");
  757. polarity = 1;
  758. break;
  759. }
  760. case 3: /* low active */
  761. {
  762. polarity = 1;
  763. break;
  764. }
  765. default: /* invalid */
  766. {
  767. printk(KERN_WARNING "broken BIOS!!\n");
  768. polarity = 1;
  769. break;
  770. }
  771. }
  772. return polarity;
  773. }
  774. static int MPBIOS_trigger(int idx)
  775. {
  776. int bus = mp_irqs[idx].srcbus;
  777. int trigger;
  778. /*
  779. * Determine IRQ trigger mode (edge or level sensitive):
  780. */
  781. switch ((mp_irqs[idx].irqflag>>2) & 3)
  782. {
  783. case 0: /* conforms, ie. bus-type dependent */
  784. if (test_bit(bus, mp_bus_not_pci))
  785. trigger = default_ISA_trigger(idx);
  786. else
  787. trigger = default_PCI_trigger(idx);
  788. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  789. switch (mp_bus_id_to_type[bus]) {
  790. case MP_BUS_ISA: /* ISA pin */
  791. {
  792. /* set before the switch */
  793. break;
  794. }
  795. case MP_BUS_EISA: /* EISA pin */
  796. {
  797. trigger = default_EISA_trigger(idx);
  798. break;
  799. }
  800. case MP_BUS_PCI: /* PCI pin */
  801. {
  802. /* set before the switch */
  803. break;
  804. }
  805. case MP_BUS_MCA: /* MCA pin */
  806. {
  807. trigger = default_MCA_trigger(idx);
  808. break;
  809. }
  810. default:
  811. {
  812. printk(KERN_WARNING "broken BIOS!!\n");
  813. trigger = 1;
  814. break;
  815. }
  816. }
  817. #endif
  818. break;
  819. case 1: /* edge */
  820. {
  821. trigger = 0;
  822. break;
  823. }
  824. case 2: /* reserved */
  825. {
  826. printk(KERN_WARNING "broken BIOS!!\n");
  827. trigger = 1;
  828. break;
  829. }
  830. case 3: /* level */
  831. {
  832. trigger = 1;
  833. break;
  834. }
  835. default: /* invalid */
  836. {
  837. printk(KERN_WARNING "broken BIOS!!\n");
  838. trigger = 0;
  839. break;
  840. }
  841. }
  842. return trigger;
  843. }
  844. static inline int irq_polarity(int idx)
  845. {
  846. return MPBIOS_polarity(idx);
  847. }
  848. static inline int irq_trigger(int idx)
  849. {
  850. return MPBIOS_trigger(idx);
  851. }
  852. int (*ioapic_renumber_irq)(int ioapic, int irq);
  853. static int pin_2_irq(int idx, int apic, int pin)
  854. {
  855. int irq, i;
  856. int bus = mp_irqs[idx].srcbus;
  857. /*
  858. * Debugging check, we are in big trouble if this message pops up!
  859. */
  860. if (mp_irqs[idx].dstirq != pin)
  861. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  862. if (test_bit(bus, mp_bus_not_pci)) {
  863. irq = mp_irqs[idx].srcbusirq;
  864. } else {
  865. /*
  866. * PCI IRQs are mapped in order
  867. */
  868. i = irq = 0;
  869. while (i < apic)
  870. irq += nr_ioapic_registers[i++];
  871. irq += pin;
  872. /*
  873. * For MPS mode, so far only needed by ES7000 platform
  874. */
  875. if (ioapic_renumber_irq)
  876. irq = ioapic_renumber_irq(apic, irq);
  877. }
  878. #ifdef CONFIG_X86_32
  879. /*
  880. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  881. */
  882. if ((pin >= 16) && (pin <= 23)) {
  883. if (pirq_entries[pin-16] != -1) {
  884. if (!pirq_entries[pin-16]) {
  885. apic_printk(APIC_VERBOSE, KERN_DEBUG
  886. "disabling PIRQ%d\n", pin-16);
  887. } else {
  888. irq = pirq_entries[pin-16];
  889. apic_printk(APIC_VERBOSE, KERN_DEBUG
  890. "using PIRQ%d -> IRQ %d\n",
  891. pin-16, irq);
  892. }
  893. }
  894. }
  895. #endif
  896. return irq;
  897. }
  898. /*
  899. * Find a specific PCI IRQ entry.
  900. * Not an __init, possibly needed by modules
  901. */
  902. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  903. struct io_apic_irq_attr *irq_attr)
  904. {
  905. int apic, i, best_guess = -1;
  906. apic_printk(APIC_DEBUG,
  907. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  908. bus, slot, pin);
  909. if (test_bit(bus, mp_bus_not_pci)) {
  910. apic_printk(APIC_VERBOSE,
  911. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  912. return -1;
  913. }
  914. for (i = 0; i < mp_irq_entries; i++) {
  915. int lbus = mp_irqs[i].srcbus;
  916. for (apic = 0; apic < nr_ioapics; apic++)
  917. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  918. mp_irqs[i].dstapic == MP_APIC_ALL)
  919. break;
  920. if (!test_bit(lbus, mp_bus_not_pci) &&
  921. !mp_irqs[i].irqtype &&
  922. (bus == lbus) &&
  923. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  924. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  925. if (!(apic || IO_APIC_IRQ(irq)))
  926. continue;
  927. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  928. set_io_apic_irq_attr(irq_attr, apic,
  929. mp_irqs[i].dstirq,
  930. irq_trigger(i),
  931. irq_polarity(i));
  932. return irq;
  933. }
  934. /*
  935. * Use the first all-but-pin matching entry as a
  936. * best-guess fuzzy result for broken mptables.
  937. */
  938. if (best_guess < 0) {
  939. set_io_apic_irq_attr(irq_attr, apic,
  940. mp_irqs[i].dstirq,
  941. irq_trigger(i),
  942. irq_polarity(i));
  943. best_guess = irq;
  944. }
  945. }
  946. }
  947. return best_guess;
  948. }
  949. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  950. void lock_vector_lock(void)
  951. {
  952. /* Used to the online set of cpus does not change
  953. * during assign_irq_vector.
  954. */
  955. raw_spin_lock(&vector_lock);
  956. }
  957. void unlock_vector_lock(void)
  958. {
  959. raw_spin_unlock(&vector_lock);
  960. }
  961. static int
  962. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  963. {
  964. /*
  965. * NOTE! The local APIC isn't very good at handling
  966. * multiple interrupts at the same interrupt level.
  967. * As the interrupt level is determined by taking the
  968. * vector number and shifting that right by 4, we
  969. * want to spread these out a bit so that they don't
  970. * all fall in the same interrupt level.
  971. *
  972. * Also, we've got to be careful not to trash gate
  973. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  974. */
  975. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  976. static int current_offset = VECTOR_OFFSET_START % 8;
  977. unsigned int old_vector;
  978. int cpu, err;
  979. cpumask_var_t tmp_mask;
  980. if (cfg->move_in_progress)
  981. return -EBUSY;
  982. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  983. return -ENOMEM;
  984. old_vector = cfg->vector;
  985. if (old_vector) {
  986. cpumask_and(tmp_mask, mask, cpu_online_mask);
  987. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  988. if (!cpumask_empty(tmp_mask)) {
  989. free_cpumask_var(tmp_mask);
  990. return 0;
  991. }
  992. }
  993. /* Only try and allocate irqs on cpus that are present */
  994. err = -ENOSPC;
  995. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  996. int new_cpu;
  997. int vector, offset;
  998. apic->vector_allocation_domain(cpu, tmp_mask);
  999. vector = current_vector;
  1000. offset = current_offset;
  1001. next:
  1002. vector += 8;
  1003. if (vector >= first_system_vector) {
  1004. /* If out of vectors on large boxen, must share them. */
  1005. offset = (offset + 1) % 8;
  1006. vector = FIRST_EXTERNAL_VECTOR + offset;
  1007. }
  1008. if (unlikely(current_vector == vector))
  1009. continue;
  1010. if (test_bit(vector, used_vectors))
  1011. goto next;
  1012. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1013. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1014. goto next;
  1015. /* Found one! */
  1016. current_vector = vector;
  1017. current_offset = offset;
  1018. if (old_vector) {
  1019. cfg->move_in_progress = 1;
  1020. cpumask_copy(cfg->old_domain, cfg->domain);
  1021. }
  1022. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1023. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1024. cfg->vector = vector;
  1025. cpumask_copy(cfg->domain, tmp_mask);
  1026. err = 0;
  1027. break;
  1028. }
  1029. free_cpumask_var(tmp_mask);
  1030. return err;
  1031. }
  1032. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1033. {
  1034. int err;
  1035. unsigned long flags;
  1036. raw_spin_lock_irqsave(&vector_lock, flags);
  1037. err = __assign_irq_vector(irq, cfg, mask);
  1038. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1039. return err;
  1040. }
  1041. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1042. {
  1043. int cpu, vector;
  1044. BUG_ON(!cfg->vector);
  1045. vector = cfg->vector;
  1046. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1047. per_cpu(vector_irq, cpu)[vector] = -1;
  1048. cfg->vector = 0;
  1049. cpumask_clear(cfg->domain);
  1050. if (likely(!cfg->move_in_progress))
  1051. return;
  1052. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1053. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1054. vector++) {
  1055. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1056. continue;
  1057. per_cpu(vector_irq, cpu)[vector] = -1;
  1058. break;
  1059. }
  1060. }
  1061. cfg->move_in_progress = 0;
  1062. }
  1063. void __setup_vector_irq(int cpu)
  1064. {
  1065. /* Initialize vector_irq on a new cpu */
  1066. int irq, vector;
  1067. struct irq_cfg *cfg;
  1068. struct irq_desc *desc;
  1069. /*
  1070. * vector_lock will make sure that we don't run into irq vector
  1071. * assignments that might be happening on another cpu in parallel,
  1072. * while we setup our initial vector to irq mappings.
  1073. */
  1074. raw_spin_lock(&vector_lock);
  1075. /* Mark the inuse vectors */
  1076. for_each_irq_desc(irq, desc) {
  1077. cfg = desc->chip_data;
  1078. if (!cpumask_test_cpu(cpu, cfg->domain))
  1079. continue;
  1080. vector = cfg->vector;
  1081. per_cpu(vector_irq, cpu)[vector] = irq;
  1082. }
  1083. /* Mark the free vectors */
  1084. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1085. irq = per_cpu(vector_irq, cpu)[vector];
  1086. if (irq < 0)
  1087. continue;
  1088. cfg = irq_cfg(irq);
  1089. if (!cpumask_test_cpu(cpu, cfg->domain))
  1090. per_cpu(vector_irq, cpu)[vector] = -1;
  1091. }
  1092. raw_spin_unlock(&vector_lock);
  1093. }
  1094. static struct irq_chip ioapic_chip;
  1095. static struct irq_chip ir_ioapic_chip;
  1096. #define IOAPIC_AUTO -1
  1097. #define IOAPIC_EDGE 0
  1098. #define IOAPIC_LEVEL 1
  1099. #ifdef CONFIG_X86_32
  1100. static inline int IO_APIC_irq_trigger(int irq)
  1101. {
  1102. int apic, idx, pin;
  1103. for (apic = 0; apic < nr_ioapics; apic++) {
  1104. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1105. idx = find_irq_entry(apic, pin, mp_INT);
  1106. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1107. return irq_trigger(idx);
  1108. }
  1109. }
  1110. /*
  1111. * nonexistent IRQs are edge default
  1112. */
  1113. return 0;
  1114. }
  1115. #else
  1116. static inline int IO_APIC_irq_trigger(int irq)
  1117. {
  1118. return 1;
  1119. }
  1120. #endif
  1121. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1122. {
  1123. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1124. trigger == IOAPIC_LEVEL)
  1125. desc->status |= IRQ_LEVEL;
  1126. else
  1127. desc->status &= ~IRQ_LEVEL;
  1128. if (irq_remapped(irq)) {
  1129. desc->status |= IRQ_MOVE_PCNTXT;
  1130. if (trigger)
  1131. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1132. handle_fasteoi_irq,
  1133. "fasteoi");
  1134. else
  1135. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1136. handle_edge_irq, "edge");
  1137. return;
  1138. }
  1139. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1140. trigger == IOAPIC_LEVEL)
  1141. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1142. handle_fasteoi_irq,
  1143. "fasteoi");
  1144. else
  1145. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1146. handle_edge_irq, "edge");
  1147. }
  1148. int setup_ioapic_entry(int apic_id, int irq,
  1149. struct IO_APIC_route_entry *entry,
  1150. unsigned int destination, int trigger,
  1151. int polarity, int vector, int pin)
  1152. {
  1153. /*
  1154. * add it to the IO-APIC irq-routing table:
  1155. */
  1156. memset(entry,0,sizeof(*entry));
  1157. if (intr_remapping_enabled) {
  1158. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1159. struct irte irte;
  1160. struct IR_IO_APIC_route_entry *ir_entry =
  1161. (struct IR_IO_APIC_route_entry *) entry;
  1162. int index;
  1163. if (!iommu)
  1164. panic("No mapping iommu for ioapic %d\n", apic_id);
  1165. index = alloc_irte(iommu, irq, 1);
  1166. if (index < 0)
  1167. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1168. memset(&irte, 0, sizeof(irte));
  1169. irte.present = 1;
  1170. irte.dst_mode = apic->irq_dest_mode;
  1171. /*
  1172. * Trigger mode in the IRTE will always be edge, and the
  1173. * actual level or edge trigger will be setup in the IO-APIC
  1174. * RTE. This will help simplify level triggered irq migration.
  1175. * For more details, see the comments above explainig IO-APIC
  1176. * irq migration in the presence of interrupt-remapping.
  1177. */
  1178. irte.trigger_mode = 0;
  1179. irte.dlvry_mode = apic->irq_delivery_mode;
  1180. irte.vector = vector;
  1181. irte.dest_id = IRTE_DEST(destination);
  1182. /* Set source-id of interrupt request */
  1183. set_ioapic_sid(&irte, apic_id);
  1184. modify_irte(irq, &irte);
  1185. ir_entry->index2 = (index >> 15) & 0x1;
  1186. ir_entry->zero = 0;
  1187. ir_entry->format = 1;
  1188. ir_entry->index = (index & 0x7fff);
  1189. /*
  1190. * IO-APIC RTE will be configured with virtual vector.
  1191. * irq handler will do the explicit EOI to the io-apic.
  1192. */
  1193. ir_entry->vector = pin;
  1194. } else {
  1195. entry->delivery_mode = apic->irq_delivery_mode;
  1196. entry->dest_mode = apic->irq_dest_mode;
  1197. entry->dest = destination;
  1198. entry->vector = vector;
  1199. }
  1200. entry->mask = 0; /* enable IRQ */
  1201. entry->trigger = trigger;
  1202. entry->polarity = polarity;
  1203. /* Mask level triggered irqs.
  1204. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1205. */
  1206. if (trigger)
  1207. entry->mask = 1;
  1208. return 0;
  1209. }
  1210. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1211. int trigger, int polarity)
  1212. {
  1213. struct irq_cfg *cfg;
  1214. struct IO_APIC_route_entry entry;
  1215. unsigned int dest;
  1216. if (!IO_APIC_IRQ(irq))
  1217. return;
  1218. cfg = desc->chip_data;
  1219. /*
  1220. * For legacy irqs, cfg->domain starts with cpu 0 for legacy
  1221. * controllers like 8259. Now that IO-APIC can handle this irq, update
  1222. * the cfg->domain.
  1223. */
  1224. if (irq < nr_legacy_irqs && cpumask_test_cpu(0, cfg->domain))
  1225. apic->vector_allocation_domain(0, cfg->domain);
  1226. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1227. return;
  1228. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1229. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1230. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1231. "IRQ %d Mode:%i Active:%i)\n",
  1232. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1233. irq, trigger, polarity);
  1234. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1235. dest, trigger, polarity, cfg->vector, pin)) {
  1236. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1237. mp_ioapics[apic_id].apicid, pin);
  1238. __clear_irq_vector(irq, cfg);
  1239. return;
  1240. }
  1241. ioapic_register_intr(irq, desc, trigger);
  1242. if (irq < nr_legacy_irqs)
  1243. disable_8259A_irq(irq);
  1244. ioapic_write_entry(apic_id, pin, entry);
  1245. }
  1246. static struct {
  1247. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  1248. } mp_ioapic_routing[MAX_IO_APICS];
  1249. static void __init setup_IO_APIC_irqs(void)
  1250. {
  1251. int apic_id, pin, idx, irq;
  1252. int notcon = 0;
  1253. struct irq_desc *desc;
  1254. struct irq_cfg *cfg;
  1255. int node = cpu_to_node(boot_cpu_id);
  1256. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1257. for (apic_id = 0; apic_id < nr_ioapics; apic_id++)
  1258. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1259. idx = find_irq_entry(apic_id, pin, mp_INT);
  1260. if (idx == -1) {
  1261. if (!notcon) {
  1262. notcon = 1;
  1263. apic_printk(APIC_VERBOSE,
  1264. KERN_DEBUG " %d-%d",
  1265. mp_ioapics[apic_id].apicid, pin);
  1266. } else
  1267. apic_printk(APIC_VERBOSE, " %d-%d",
  1268. mp_ioapics[apic_id].apicid, pin);
  1269. continue;
  1270. }
  1271. if (notcon) {
  1272. apic_printk(APIC_VERBOSE,
  1273. " (apicid-pin) not connected\n");
  1274. notcon = 0;
  1275. }
  1276. irq = pin_2_irq(idx, apic_id, pin);
  1277. if ((apic_id > 0) && (irq > 16))
  1278. continue;
  1279. /*
  1280. * Skip the timer IRQ if there's a quirk handler
  1281. * installed and if it returns 1:
  1282. */
  1283. if (apic->multi_timer_check &&
  1284. apic->multi_timer_check(apic_id, irq))
  1285. continue;
  1286. desc = irq_to_desc_alloc_node(irq, node);
  1287. if (!desc) {
  1288. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1289. continue;
  1290. }
  1291. cfg = desc->chip_data;
  1292. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1293. /*
  1294. * don't mark it in pin_programmed, so later acpi could
  1295. * set it correctly when irq < 16
  1296. */
  1297. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1298. irq_trigger(idx), irq_polarity(idx));
  1299. }
  1300. if (notcon)
  1301. apic_printk(APIC_VERBOSE,
  1302. " (apicid-pin) not connected\n");
  1303. }
  1304. /*
  1305. * for the gsit that is not in first ioapic
  1306. * but could not use acpi_register_gsi()
  1307. * like some special sci in IBM x3330
  1308. */
  1309. void setup_IO_APIC_irq_extra(u32 gsi)
  1310. {
  1311. int apic_id = 0, pin, idx, irq;
  1312. int node = cpu_to_node(boot_cpu_id);
  1313. struct irq_desc *desc;
  1314. struct irq_cfg *cfg;
  1315. /*
  1316. * Convert 'gsi' to 'ioapic.pin'.
  1317. */
  1318. apic_id = mp_find_ioapic(gsi);
  1319. if (apic_id < 0)
  1320. return;
  1321. pin = mp_find_ioapic_pin(apic_id, gsi);
  1322. idx = find_irq_entry(apic_id, pin, mp_INT);
  1323. if (idx == -1)
  1324. return;
  1325. irq = pin_2_irq(idx, apic_id, pin);
  1326. #ifdef CONFIG_SPARSE_IRQ
  1327. desc = irq_to_desc(irq);
  1328. if (desc)
  1329. return;
  1330. #endif
  1331. desc = irq_to_desc_alloc_node(irq, node);
  1332. if (!desc) {
  1333. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1334. return;
  1335. }
  1336. cfg = desc->chip_data;
  1337. add_pin_to_irq_node(cfg, node, apic_id, pin);
  1338. if (test_bit(pin, mp_ioapic_routing[apic_id].pin_programmed)) {
  1339. pr_debug("Pin %d-%d already programmed\n",
  1340. mp_ioapics[apic_id].apicid, pin);
  1341. return;
  1342. }
  1343. set_bit(pin, mp_ioapic_routing[apic_id].pin_programmed);
  1344. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1345. irq_trigger(idx), irq_polarity(idx));
  1346. }
  1347. /*
  1348. * Set up the timer pin, possibly with the 8259A-master behind.
  1349. */
  1350. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1351. int vector)
  1352. {
  1353. struct IO_APIC_route_entry entry;
  1354. if (intr_remapping_enabled)
  1355. return;
  1356. memset(&entry, 0, sizeof(entry));
  1357. /*
  1358. * We use logical delivery to get the timer IRQ
  1359. * to the first CPU.
  1360. */
  1361. entry.dest_mode = apic->irq_dest_mode;
  1362. entry.mask = 0; /* don't mask IRQ for edge */
  1363. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1364. entry.delivery_mode = apic->irq_delivery_mode;
  1365. entry.polarity = 0;
  1366. entry.trigger = 0;
  1367. entry.vector = vector;
  1368. /*
  1369. * The timer IRQ doesn't have to know that behind the
  1370. * scene we may have a 8259A-master in AEOI mode ...
  1371. */
  1372. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1373. /*
  1374. * Add it to the IO-APIC irq-routing table:
  1375. */
  1376. ioapic_write_entry(apic_id, pin, entry);
  1377. }
  1378. __apicdebuginit(void) print_IO_APIC(void)
  1379. {
  1380. int apic, i;
  1381. union IO_APIC_reg_00 reg_00;
  1382. union IO_APIC_reg_01 reg_01;
  1383. union IO_APIC_reg_02 reg_02;
  1384. union IO_APIC_reg_03 reg_03;
  1385. unsigned long flags;
  1386. struct irq_cfg *cfg;
  1387. struct irq_desc *desc;
  1388. unsigned int irq;
  1389. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1390. for (i = 0; i < nr_ioapics; i++)
  1391. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1392. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1393. /*
  1394. * We are a bit conservative about what we expect. We have to
  1395. * know about every hardware change ASAP.
  1396. */
  1397. printk(KERN_INFO "testing the IO APIC.......................\n");
  1398. for (apic = 0; apic < nr_ioapics; apic++) {
  1399. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1400. reg_00.raw = io_apic_read(apic, 0);
  1401. reg_01.raw = io_apic_read(apic, 1);
  1402. if (reg_01.bits.version >= 0x10)
  1403. reg_02.raw = io_apic_read(apic, 2);
  1404. if (reg_01.bits.version >= 0x20)
  1405. reg_03.raw = io_apic_read(apic, 3);
  1406. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1407. printk("\n");
  1408. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1409. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1410. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1411. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1412. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1413. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1414. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1415. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1416. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1417. /*
  1418. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1419. * but the value of reg_02 is read as the previous read register
  1420. * value, so ignore it if reg_02 == reg_01.
  1421. */
  1422. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1423. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1424. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1425. }
  1426. /*
  1427. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1428. * or reg_03, but the value of reg_0[23] is read as the previous read
  1429. * register value, so ignore it if reg_03 == reg_0[12].
  1430. */
  1431. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1432. reg_03.raw != reg_01.raw) {
  1433. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1434. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1435. }
  1436. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1437. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1438. " Stat Dmod Deli Vect:\n");
  1439. for (i = 0; i <= reg_01.bits.entries; i++) {
  1440. struct IO_APIC_route_entry entry;
  1441. entry = ioapic_read_entry(apic, i);
  1442. printk(KERN_DEBUG " %02x %03X ",
  1443. i,
  1444. entry.dest
  1445. );
  1446. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1447. entry.mask,
  1448. entry.trigger,
  1449. entry.irr,
  1450. entry.polarity,
  1451. entry.delivery_status,
  1452. entry.dest_mode,
  1453. entry.delivery_mode,
  1454. entry.vector
  1455. );
  1456. }
  1457. }
  1458. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1459. for_each_irq_desc(irq, desc) {
  1460. struct irq_pin_list *entry;
  1461. cfg = desc->chip_data;
  1462. entry = cfg->irq_2_pin;
  1463. if (!entry)
  1464. continue;
  1465. printk(KERN_DEBUG "IRQ%d ", irq);
  1466. for_each_irq_pin(entry, cfg->irq_2_pin)
  1467. printk("-> %d:%d", entry->apic, entry->pin);
  1468. printk("\n");
  1469. }
  1470. printk(KERN_INFO ".................................... done.\n");
  1471. return;
  1472. }
  1473. __apicdebuginit(void) print_APIC_field(int base)
  1474. {
  1475. int i;
  1476. printk(KERN_DEBUG);
  1477. for (i = 0; i < 8; i++)
  1478. printk(KERN_CONT "%08x", apic_read(base + i*0x10));
  1479. printk(KERN_CONT "\n");
  1480. }
  1481. __apicdebuginit(void) print_local_APIC(void *dummy)
  1482. {
  1483. unsigned int i, v, ver, maxlvt;
  1484. u64 icr;
  1485. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1486. smp_processor_id(), hard_smp_processor_id());
  1487. v = apic_read(APIC_ID);
  1488. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1489. v = apic_read(APIC_LVR);
  1490. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1491. ver = GET_APIC_VERSION(v);
  1492. maxlvt = lapic_get_maxlvt();
  1493. v = apic_read(APIC_TASKPRI);
  1494. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1495. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1496. if (!APIC_XAPIC(ver)) {
  1497. v = apic_read(APIC_ARBPRI);
  1498. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1499. v & APIC_ARBPRI_MASK);
  1500. }
  1501. v = apic_read(APIC_PROCPRI);
  1502. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1503. }
  1504. /*
  1505. * Remote read supported only in the 82489DX and local APIC for
  1506. * Pentium processors.
  1507. */
  1508. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1509. v = apic_read(APIC_RRR);
  1510. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1511. }
  1512. v = apic_read(APIC_LDR);
  1513. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1514. if (!x2apic_enabled()) {
  1515. v = apic_read(APIC_DFR);
  1516. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1517. }
  1518. v = apic_read(APIC_SPIV);
  1519. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1520. printk(KERN_DEBUG "... APIC ISR field:\n");
  1521. print_APIC_field(APIC_ISR);
  1522. printk(KERN_DEBUG "... APIC TMR field:\n");
  1523. print_APIC_field(APIC_TMR);
  1524. printk(KERN_DEBUG "... APIC IRR field:\n");
  1525. print_APIC_field(APIC_IRR);
  1526. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1527. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1528. apic_write(APIC_ESR, 0);
  1529. v = apic_read(APIC_ESR);
  1530. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1531. }
  1532. icr = apic_icr_read();
  1533. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1534. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1535. v = apic_read(APIC_LVTT);
  1536. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1537. if (maxlvt > 3) { /* PC is LVT#4. */
  1538. v = apic_read(APIC_LVTPC);
  1539. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1540. }
  1541. v = apic_read(APIC_LVT0);
  1542. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1543. v = apic_read(APIC_LVT1);
  1544. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1545. if (maxlvt > 2) { /* ERR is LVT#3. */
  1546. v = apic_read(APIC_LVTERR);
  1547. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1548. }
  1549. v = apic_read(APIC_TMICT);
  1550. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1551. v = apic_read(APIC_TMCCT);
  1552. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1553. v = apic_read(APIC_TDCR);
  1554. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1555. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1556. v = apic_read(APIC_EFEAT);
  1557. maxlvt = (v >> 16) & 0xff;
  1558. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1559. v = apic_read(APIC_ECTRL);
  1560. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1561. for (i = 0; i < maxlvt; i++) {
  1562. v = apic_read(APIC_EILVTn(i));
  1563. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1564. }
  1565. }
  1566. printk("\n");
  1567. }
  1568. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1569. {
  1570. int cpu;
  1571. if (!maxcpu)
  1572. return;
  1573. preempt_disable();
  1574. for_each_online_cpu(cpu) {
  1575. if (cpu >= maxcpu)
  1576. break;
  1577. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1578. }
  1579. preempt_enable();
  1580. }
  1581. __apicdebuginit(void) print_PIC(void)
  1582. {
  1583. unsigned int v;
  1584. unsigned long flags;
  1585. if (!nr_legacy_irqs)
  1586. return;
  1587. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1588. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1589. v = inb(0xa1) << 8 | inb(0x21);
  1590. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1591. v = inb(0xa0) << 8 | inb(0x20);
  1592. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1593. outb(0x0b,0xa0);
  1594. outb(0x0b,0x20);
  1595. v = inb(0xa0) << 8 | inb(0x20);
  1596. outb(0x0a,0xa0);
  1597. outb(0x0a,0x20);
  1598. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1599. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1600. v = inb(0x4d1) << 8 | inb(0x4d0);
  1601. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1602. }
  1603. static int __initdata show_lapic = 1;
  1604. static __init int setup_show_lapic(char *arg)
  1605. {
  1606. int num = -1;
  1607. if (strcmp(arg, "all") == 0) {
  1608. show_lapic = CONFIG_NR_CPUS;
  1609. } else {
  1610. get_option(&arg, &num);
  1611. if (num >= 0)
  1612. show_lapic = num;
  1613. }
  1614. return 1;
  1615. }
  1616. __setup("show_lapic=", setup_show_lapic);
  1617. __apicdebuginit(int) print_ICs(void)
  1618. {
  1619. if (apic_verbosity == APIC_QUIET)
  1620. return 0;
  1621. print_PIC();
  1622. /* don't print out if apic is not there */
  1623. if (!cpu_has_apic && !apic_from_smp_config())
  1624. return 0;
  1625. print_local_APICs(show_lapic);
  1626. print_IO_APIC();
  1627. return 0;
  1628. }
  1629. fs_initcall(print_ICs);
  1630. /* Where if anywhere is the i8259 connect in external int mode */
  1631. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1632. void __init enable_IO_APIC(void)
  1633. {
  1634. union IO_APIC_reg_01 reg_01;
  1635. int i8259_apic, i8259_pin;
  1636. int apic;
  1637. unsigned long flags;
  1638. /*
  1639. * The number of IO-APIC IRQ registers (== #pins):
  1640. */
  1641. for (apic = 0; apic < nr_ioapics; apic++) {
  1642. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1643. reg_01.raw = io_apic_read(apic, 1);
  1644. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1645. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1646. }
  1647. if (!nr_legacy_irqs)
  1648. return;
  1649. for(apic = 0; apic < nr_ioapics; apic++) {
  1650. int pin;
  1651. /* See if any of the pins is in ExtINT mode */
  1652. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1653. struct IO_APIC_route_entry entry;
  1654. entry = ioapic_read_entry(apic, pin);
  1655. /* If the interrupt line is enabled and in ExtInt mode
  1656. * I have found the pin where the i8259 is connected.
  1657. */
  1658. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1659. ioapic_i8259.apic = apic;
  1660. ioapic_i8259.pin = pin;
  1661. goto found_i8259;
  1662. }
  1663. }
  1664. }
  1665. found_i8259:
  1666. /* Look to see what if the MP table has reported the ExtINT */
  1667. /* If we could not find the appropriate pin by looking at the ioapic
  1668. * the i8259 probably is not connected the ioapic but give the
  1669. * mptable a chance anyway.
  1670. */
  1671. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1672. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1673. /* Trust the MP table if nothing is setup in the hardware */
  1674. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1675. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1676. ioapic_i8259.pin = i8259_pin;
  1677. ioapic_i8259.apic = i8259_apic;
  1678. }
  1679. /* Complain if the MP table and the hardware disagree */
  1680. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1681. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1682. {
  1683. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1684. }
  1685. /*
  1686. * Do not trust the IO-APIC being empty at bootup
  1687. */
  1688. clear_IO_APIC();
  1689. }
  1690. /*
  1691. * Not an __init, needed by the reboot code
  1692. */
  1693. void disable_IO_APIC(void)
  1694. {
  1695. /*
  1696. * Clear the IO-APIC before rebooting:
  1697. */
  1698. clear_IO_APIC();
  1699. if (!nr_legacy_irqs)
  1700. return;
  1701. /*
  1702. * If the i8259 is routed through an IOAPIC
  1703. * Put that IOAPIC in virtual wire mode
  1704. * so legacy interrupts can be delivered.
  1705. *
  1706. * With interrupt-remapping, for now we will use virtual wire A mode,
  1707. * as virtual wire B is little complex (need to configure both
  1708. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1709. * As this gets called during crash dump, keep this simple for now.
  1710. */
  1711. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1712. struct IO_APIC_route_entry entry;
  1713. memset(&entry, 0, sizeof(entry));
  1714. entry.mask = 0; /* Enabled */
  1715. entry.trigger = 0; /* Edge */
  1716. entry.irr = 0;
  1717. entry.polarity = 0; /* High */
  1718. entry.delivery_status = 0;
  1719. entry.dest_mode = 0; /* Physical */
  1720. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1721. entry.vector = 0;
  1722. entry.dest = read_apic_id();
  1723. /*
  1724. * Add it to the IO-APIC irq-routing table:
  1725. */
  1726. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1727. }
  1728. /*
  1729. * Use virtual wire A mode when interrupt remapping is enabled.
  1730. */
  1731. if (cpu_has_apic || apic_from_smp_config())
  1732. disconnect_bsp_APIC(!intr_remapping_enabled &&
  1733. ioapic_i8259.pin != -1);
  1734. }
  1735. #ifdef CONFIG_X86_32
  1736. /*
  1737. * function to set the IO-APIC physical IDs based on the
  1738. * values stored in the MPC table.
  1739. *
  1740. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1741. */
  1742. void __init setup_ioapic_ids_from_mpc(void)
  1743. {
  1744. union IO_APIC_reg_00 reg_00;
  1745. physid_mask_t phys_id_present_map;
  1746. int apic_id;
  1747. int i;
  1748. unsigned char old_id;
  1749. unsigned long flags;
  1750. if (acpi_ioapic)
  1751. return;
  1752. /*
  1753. * Don't check I/O APIC IDs for xAPIC systems. They have
  1754. * no meaning without the serial APIC bus.
  1755. */
  1756. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1757. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1758. return;
  1759. /*
  1760. * This is broken; anything with a real cpu count has to
  1761. * circumvent this idiocy regardless.
  1762. */
  1763. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1764. /*
  1765. * Set the IOAPIC ID to the value stored in the MPC table.
  1766. */
  1767. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1768. /* Read the register 0 value */
  1769. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1770. reg_00.raw = io_apic_read(apic_id, 0);
  1771. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1772. old_id = mp_ioapics[apic_id].apicid;
  1773. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1774. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1775. apic_id, mp_ioapics[apic_id].apicid);
  1776. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1777. reg_00.bits.ID);
  1778. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1779. }
  1780. /*
  1781. * Sanity check, is the ID really free? Every APIC in a
  1782. * system must have a unique ID or we get lots of nice
  1783. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1784. */
  1785. if (apic->check_apicid_used(&phys_id_present_map,
  1786. mp_ioapics[apic_id].apicid)) {
  1787. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1788. apic_id, mp_ioapics[apic_id].apicid);
  1789. for (i = 0; i < get_physical_broadcast(); i++)
  1790. if (!physid_isset(i, phys_id_present_map))
  1791. break;
  1792. if (i >= get_physical_broadcast())
  1793. panic("Max APIC ID exceeded!\n");
  1794. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1795. i);
  1796. physid_set(i, phys_id_present_map);
  1797. mp_ioapics[apic_id].apicid = i;
  1798. } else {
  1799. physid_mask_t tmp;
  1800. apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
  1801. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1802. "phys_id_present_map\n",
  1803. mp_ioapics[apic_id].apicid);
  1804. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1805. }
  1806. /*
  1807. * We need to adjust the IRQ routing table
  1808. * if the ID changed.
  1809. */
  1810. if (old_id != mp_ioapics[apic_id].apicid)
  1811. for (i = 0; i < mp_irq_entries; i++)
  1812. if (mp_irqs[i].dstapic == old_id)
  1813. mp_irqs[i].dstapic
  1814. = mp_ioapics[apic_id].apicid;
  1815. /*
  1816. * Read the right value from the MPC table and
  1817. * write it into the ID register.
  1818. */
  1819. apic_printk(APIC_VERBOSE, KERN_INFO
  1820. "...changing IO-APIC physical APIC ID to %d ...",
  1821. mp_ioapics[apic_id].apicid);
  1822. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1823. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1824. io_apic_write(apic_id, 0, reg_00.raw);
  1825. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1826. /*
  1827. * Sanity check
  1828. */
  1829. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1830. reg_00.raw = io_apic_read(apic_id, 0);
  1831. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1832. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1833. printk("could not set ID!\n");
  1834. else
  1835. apic_printk(APIC_VERBOSE, " ok.\n");
  1836. }
  1837. }
  1838. #endif
  1839. int no_timer_check __initdata;
  1840. static int __init notimercheck(char *s)
  1841. {
  1842. no_timer_check = 1;
  1843. return 1;
  1844. }
  1845. __setup("no_timer_check", notimercheck);
  1846. /*
  1847. * There is a nasty bug in some older SMP boards, their mptable lies
  1848. * about the timer IRQ. We do the following to work around the situation:
  1849. *
  1850. * - timer IRQ defaults to IO-APIC IRQ
  1851. * - if this function detects that timer IRQs are defunct, then we fall
  1852. * back to ISA timer IRQs
  1853. */
  1854. static int __init timer_irq_works(void)
  1855. {
  1856. unsigned long t1 = jiffies;
  1857. unsigned long flags;
  1858. if (no_timer_check)
  1859. return 1;
  1860. local_save_flags(flags);
  1861. local_irq_enable();
  1862. /* Let ten ticks pass... */
  1863. mdelay((10 * 1000) / HZ);
  1864. local_irq_restore(flags);
  1865. /*
  1866. * Expect a few ticks at least, to be sure some possible
  1867. * glue logic does not lock up after one or two first
  1868. * ticks in a non-ExtINT mode. Also the local APIC
  1869. * might have cached one ExtINT interrupt. Finally, at
  1870. * least one tick may be lost due to delays.
  1871. */
  1872. /* jiffies wrap? */
  1873. if (time_after(jiffies, t1 + 4))
  1874. return 1;
  1875. return 0;
  1876. }
  1877. /*
  1878. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1879. * number of pending IRQ events unhandled. These cases are very rare,
  1880. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1881. * better to do it this way as thus we do not have to be aware of
  1882. * 'pending' interrupts in the IRQ path, except at this point.
  1883. */
  1884. /*
  1885. * Edge triggered needs to resend any interrupt
  1886. * that was delayed but this is now handled in the device
  1887. * independent code.
  1888. */
  1889. /*
  1890. * Starting up a edge-triggered IO-APIC interrupt is
  1891. * nasty - we need to make sure that we get the edge.
  1892. * If it is already asserted for some reason, we need
  1893. * return 1 to indicate that is was pending.
  1894. *
  1895. * This is not complete - we should be able to fake
  1896. * an edge even if it isn't on the 8259A...
  1897. */
  1898. static unsigned int startup_ioapic_irq(unsigned int irq)
  1899. {
  1900. int was_pending = 0;
  1901. unsigned long flags;
  1902. struct irq_cfg *cfg;
  1903. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1904. if (irq < nr_legacy_irqs) {
  1905. disable_8259A_irq(irq);
  1906. if (i8259A_irq_pending(irq))
  1907. was_pending = 1;
  1908. }
  1909. cfg = irq_cfg(irq);
  1910. __unmask_IO_APIC_irq(cfg);
  1911. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1912. return was_pending;
  1913. }
  1914. static int ioapic_retrigger_irq(unsigned int irq)
  1915. {
  1916. struct irq_cfg *cfg = irq_cfg(irq);
  1917. unsigned long flags;
  1918. raw_spin_lock_irqsave(&vector_lock, flags);
  1919. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1920. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1921. return 1;
  1922. }
  1923. /*
  1924. * Level and edge triggered IO-APIC interrupts need different handling,
  1925. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1926. * handled with the level-triggered descriptor, but that one has slightly
  1927. * more overhead. Level-triggered interrupts cannot be handled with the
  1928. * edge-triggered handler, without risking IRQ storms and other ugly
  1929. * races.
  1930. */
  1931. #ifdef CONFIG_SMP
  1932. void send_cleanup_vector(struct irq_cfg *cfg)
  1933. {
  1934. cpumask_var_t cleanup_mask;
  1935. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1936. unsigned int i;
  1937. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1938. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1939. } else {
  1940. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1941. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1942. free_cpumask_var(cleanup_mask);
  1943. }
  1944. cfg->move_in_progress = 0;
  1945. }
  1946. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1947. {
  1948. int apic, pin;
  1949. struct irq_pin_list *entry;
  1950. u8 vector = cfg->vector;
  1951. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1952. unsigned int reg;
  1953. apic = entry->apic;
  1954. pin = entry->pin;
  1955. /*
  1956. * With interrupt-remapping, destination information comes
  1957. * from interrupt-remapping table entry.
  1958. */
  1959. if (!irq_remapped(irq))
  1960. io_apic_write(apic, 0x11 + pin*2, dest);
  1961. reg = io_apic_read(apic, 0x10 + pin*2);
  1962. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1963. reg |= vector;
  1964. io_apic_modify(apic, 0x10 + pin*2, reg);
  1965. }
  1966. }
  1967. /*
  1968. * Either sets desc->affinity to a valid value, and returns
  1969. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1970. * leaves desc->affinity untouched.
  1971. */
  1972. unsigned int
  1973. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask,
  1974. unsigned int *dest_id)
  1975. {
  1976. struct irq_cfg *cfg;
  1977. unsigned int irq;
  1978. if (!cpumask_intersects(mask, cpu_online_mask))
  1979. return -1;
  1980. irq = desc->irq;
  1981. cfg = desc->chip_data;
  1982. if (assign_irq_vector(irq, cfg, mask))
  1983. return -1;
  1984. cpumask_copy(desc->affinity, mask);
  1985. *dest_id = apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
  1986. return 0;
  1987. }
  1988. static int
  1989. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1990. {
  1991. struct irq_cfg *cfg;
  1992. unsigned long flags;
  1993. unsigned int dest;
  1994. unsigned int irq;
  1995. int ret = -1;
  1996. irq = desc->irq;
  1997. cfg = desc->chip_data;
  1998. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1999. ret = set_desc_affinity(desc, mask, &dest);
  2000. if (!ret) {
  2001. /* Only the high 8 bits are valid. */
  2002. dest = SET_APIC_LOGICAL_ID(dest);
  2003. __target_IO_APIC_irq(irq, dest, cfg);
  2004. }
  2005. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2006. return ret;
  2007. }
  2008. static int
  2009. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  2010. {
  2011. struct irq_desc *desc;
  2012. desc = irq_to_desc(irq);
  2013. return set_ioapic_affinity_irq_desc(desc, mask);
  2014. }
  2015. #ifdef CONFIG_INTR_REMAP
  2016. /*
  2017. * Migrate the IO-APIC irq in the presence of intr-remapping.
  2018. *
  2019. * For both level and edge triggered, irq migration is a simple atomic
  2020. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  2021. *
  2022. * For level triggered, we eliminate the io-apic RTE modification (with the
  2023. * updated vector information), by using a virtual vector (io-apic pin number).
  2024. * Real vector that is used for interrupting cpu will be coming from
  2025. * the interrupt-remapping table entry.
  2026. */
  2027. static int
  2028. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  2029. {
  2030. struct irq_cfg *cfg;
  2031. struct irte irte;
  2032. unsigned int dest;
  2033. unsigned int irq;
  2034. int ret = -1;
  2035. if (!cpumask_intersects(mask, cpu_online_mask))
  2036. return ret;
  2037. irq = desc->irq;
  2038. if (get_irte(irq, &irte))
  2039. return ret;
  2040. cfg = desc->chip_data;
  2041. if (assign_irq_vector(irq, cfg, mask))
  2042. return ret;
  2043. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2044. irte.vector = cfg->vector;
  2045. irte.dest_id = IRTE_DEST(dest);
  2046. /*
  2047. * Modified the IRTE and flushes the Interrupt entry cache.
  2048. */
  2049. modify_irte(irq, &irte);
  2050. if (cfg->move_in_progress)
  2051. send_cleanup_vector(cfg);
  2052. cpumask_copy(desc->affinity, mask);
  2053. return 0;
  2054. }
  2055. /*
  2056. * Migrates the IRQ destination in the process context.
  2057. */
  2058. static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2059. const struct cpumask *mask)
  2060. {
  2061. return migrate_ioapic_irq_desc(desc, mask);
  2062. }
  2063. static int set_ir_ioapic_affinity_irq(unsigned int irq,
  2064. const struct cpumask *mask)
  2065. {
  2066. struct irq_desc *desc = irq_to_desc(irq);
  2067. return set_ir_ioapic_affinity_irq_desc(desc, mask);
  2068. }
  2069. #else
  2070. static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2071. const struct cpumask *mask)
  2072. {
  2073. return 0;
  2074. }
  2075. #endif
  2076. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2077. {
  2078. unsigned vector, me;
  2079. ack_APIC_irq();
  2080. exit_idle();
  2081. irq_enter();
  2082. me = smp_processor_id();
  2083. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2084. unsigned int irq;
  2085. unsigned int irr;
  2086. struct irq_desc *desc;
  2087. struct irq_cfg *cfg;
  2088. irq = __get_cpu_var(vector_irq)[vector];
  2089. if (irq == -1)
  2090. continue;
  2091. desc = irq_to_desc(irq);
  2092. if (!desc)
  2093. continue;
  2094. cfg = irq_cfg(irq);
  2095. raw_spin_lock(&desc->lock);
  2096. /*
  2097. * Check if the irq migration is in progress. If so, we
  2098. * haven't received the cleanup request yet for this irq.
  2099. */
  2100. if (cfg->move_in_progress)
  2101. goto unlock;
  2102. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2103. goto unlock;
  2104. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  2105. /*
  2106. * Check if the vector that needs to be cleanedup is
  2107. * registered at the cpu's IRR. If so, then this is not
  2108. * the best time to clean it up. Lets clean it up in the
  2109. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  2110. * to myself.
  2111. */
  2112. if (irr & (1 << (vector % 32))) {
  2113. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  2114. goto unlock;
  2115. }
  2116. __get_cpu_var(vector_irq)[vector] = -1;
  2117. unlock:
  2118. raw_spin_unlock(&desc->lock);
  2119. }
  2120. irq_exit();
  2121. }
  2122. static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
  2123. {
  2124. struct irq_desc *desc = *descp;
  2125. struct irq_cfg *cfg = desc->chip_data;
  2126. unsigned me;
  2127. if (likely(!cfg->move_in_progress))
  2128. return;
  2129. me = smp_processor_id();
  2130. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2131. send_cleanup_vector(cfg);
  2132. }
  2133. static void irq_complete_move(struct irq_desc **descp)
  2134. {
  2135. __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
  2136. }
  2137. void irq_force_complete_move(int irq)
  2138. {
  2139. struct irq_desc *desc = irq_to_desc(irq);
  2140. struct irq_cfg *cfg = desc->chip_data;
  2141. __irq_complete_move(&desc, cfg->vector);
  2142. }
  2143. #else
  2144. static inline void irq_complete_move(struct irq_desc **descp) {}
  2145. #endif
  2146. static void ack_apic_edge(unsigned int irq)
  2147. {
  2148. struct irq_desc *desc = irq_to_desc(irq);
  2149. irq_complete_move(&desc);
  2150. move_native_irq(irq);
  2151. ack_APIC_irq();
  2152. }
  2153. atomic_t irq_mis_count;
  2154. /*
  2155. * IO-APIC versions below 0x20 don't support EOI register.
  2156. * For the record, here is the information about various versions:
  2157. * 0Xh 82489DX
  2158. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  2159. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  2160. * 30h-FFh Reserved
  2161. *
  2162. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  2163. * version as 0x2. This is an error with documentation and these ICH chips
  2164. * use io-apic's of version 0x20.
  2165. *
  2166. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  2167. * Otherwise, we simulate the EOI message manually by changing the trigger
  2168. * mode to edge and then back to level, with RTE being masked during this.
  2169. */
  2170. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2171. {
  2172. struct irq_pin_list *entry;
  2173. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2174. if (mp_ioapics[entry->apic].apicver >= 0x20) {
  2175. /*
  2176. * Intr-remapping uses pin number as the virtual vector
  2177. * in the RTE. Actual vector is programmed in
  2178. * intr-remapping table entry. Hence for the io-apic
  2179. * EOI we use the pin number.
  2180. */
  2181. if (irq_remapped(irq))
  2182. io_apic_eoi(entry->apic, entry->pin);
  2183. else
  2184. io_apic_eoi(entry->apic, cfg->vector);
  2185. } else {
  2186. __mask_and_edge_IO_APIC_irq(entry);
  2187. __unmask_and_level_IO_APIC_irq(entry);
  2188. }
  2189. }
  2190. }
  2191. static void eoi_ioapic_irq(struct irq_desc *desc)
  2192. {
  2193. struct irq_cfg *cfg;
  2194. unsigned long flags;
  2195. unsigned int irq;
  2196. irq = desc->irq;
  2197. cfg = desc->chip_data;
  2198. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2199. __eoi_ioapic_irq(irq, cfg);
  2200. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2201. }
  2202. static void ack_apic_level(unsigned int irq)
  2203. {
  2204. struct irq_desc *desc = irq_to_desc(irq);
  2205. unsigned long v;
  2206. int i;
  2207. struct irq_cfg *cfg;
  2208. int do_unmask_irq = 0;
  2209. irq_complete_move(&desc);
  2210. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2211. /* If we are moving the irq we need to mask it */
  2212. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2213. do_unmask_irq = 1;
  2214. mask_IO_APIC_irq_desc(desc);
  2215. }
  2216. #endif
  2217. /*
  2218. * It appears there is an erratum which affects at least version 0x11
  2219. * of I/O APIC (that's the 82093AA and cores integrated into various
  2220. * chipsets). Under certain conditions a level-triggered interrupt is
  2221. * erroneously delivered as edge-triggered one but the respective IRR
  2222. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2223. * message but it will never arrive and further interrupts are blocked
  2224. * from the source. The exact reason is so far unknown, but the
  2225. * phenomenon was observed when two consecutive interrupt requests
  2226. * from a given source get delivered to the same CPU and the source is
  2227. * temporarily disabled in between.
  2228. *
  2229. * A workaround is to simulate an EOI message manually. We achieve it
  2230. * by setting the trigger mode to edge and then to level when the edge
  2231. * trigger mode gets detected in the TMR of a local APIC for a
  2232. * level-triggered interrupt. We mask the source for the time of the
  2233. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2234. * The idea is from Manfred Spraul. --macro
  2235. *
  2236. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2237. * any unhandled interrupt on the offlined cpu to the new cpu
  2238. * destination that is handling the corresponding interrupt. This
  2239. * interrupt forwarding is done via IPI's. Hence, in this case also
  2240. * level-triggered io-apic interrupt will be seen as an edge
  2241. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2242. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2243. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2244. * supporting EOI register, we do an explicit EOI to clear the
  2245. * remote IRR and on IO-APIC's which don't have an EOI register,
  2246. * we use the above logic (mask+edge followed by unmask+level) from
  2247. * Manfred Spraul to clear the remote IRR.
  2248. */
  2249. cfg = desc->chip_data;
  2250. i = cfg->vector;
  2251. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2252. /*
  2253. * We must acknowledge the irq before we move it or the acknowledge will
  2254. * not propagate properly.
  2255. */
  2256. ack_APIC_irq();
  2257. /*
  2258. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2259. * message via io-apic EOI register write or simulating it using
  2260. * mask+edge followed by unnask+level logic) manually when the
  2261. * level triggered interrupt is seen as the edge triggered interrupt
  2262. * at the cpu.
  2263. */
  2264. if (!(v & (1 << (i & 0x1f)))) {
  2265. atomic_inc(&irq_mis_count);
  2266. eoi_ioapic_irq(desc);
  2267. }
  2268. /* Now we can move and renable the irq */
  2269. if (unlikely(do_unmask_irq)) {
  2270. /* Only migrate the irq if the ack has been received.
  2271. *
  2272. * On rare occasions the broadcast level triggered ack gets
  2273. * delayed going to ioapics, and if we reprogram the
  2274. * vector while Remote IRR is still set the irq will never
  2275. * fire again.
  2276. *
  2277. * To prevent this scenario we read the Remote IRR bit
  2278. * of the ioapic. This has two effects.
  2279. * - On any sane system the read of the ioapic will
  2280. * flush writes (and acks) going to the ioapic from
  2281. * this cpu.
  2282. * - We get to see if the ACK has actually been delivered.
  2283. *
  2284. * Based on failed experiments of reprogramming the
  2285. * ioapic entry from outside of irq context starting
  2286. * with masking the ioapic entry and then polling until
  2287. * Remote IRR was clear before reprogramming the
  2288. * ioapic I don't trust the Remote IRR bit to be
  2289. * completey accurate.
  2290. *
  2291. * However there appears to be no other way to plug
  2292. * this race, so if the Remote IRR bit is not
  2293. * accurate and is causing problems then it is a hardware bug
  2294. * and you can go talk to the chipset vendor about it.
  2295. */
  2296. cfg = desc->chip_data;
  2297. if (!io_apic_level_ack_pending(cfg))
  2298. move_masked_irq(irq);
  2299. unmask_IO_APIC_irq_desc(desc);
  2300. }
  2301. }
  2302. #ifdef CONFIG_INTR_REMAP
  2303. static void ir_ack_apic_edge(unsigned int irq)
  2304. {
  2305. ack_APIC_irq();
  2306. }
  2307. static void ir_ack_apic_level(unsigned int irq)
  2308. {
  2309. struct irq_desc *desc = irq_to_desc(irq);
  2310. ack_APIC_irq();
  2311. eoi_ioapic_irq(desc);
  2312. }
  2313. #endif /* CONFIG_INTR_REMAP */
  2314. static struct irq_chip ioapic_chip __read_mostly = {
  2315. .name = "IO-APIC",
  2316. .startup = startup_ioapic_irq,
  2317. .mask = mask_IO_APIC_irq,
  2318. .unmask = unmask_IO_APIC_irq,
  2319. .ack = ack_apic_edge,
  2320. .eoi = ack_apic_level,
  2321. #ifdef CONFIG_SMP
  2322. .set_affinity = set_ioapic_affinity_irq,
  2323. #endif
  2324. .retrigger = ioapic_retrigger_irq,
  2325. };
  2326. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2327. .name = "IR-IO-APIC",
  2328. .startup = startup_ioapic_irq,
  2329. .mask = mask_IO_APIC_irq,
  2330. .unmask = unmask_IO_APIC_irq,
  2331. #ifdef CONFIG_INTR_REMAP
  2332. .ack = ir_ack_apic_edge,
  2333. .eoi = ir_ack_apic_level,
  2334. #ifdef CONFIG_SMP
  2335. .set_affinity = set_ir_ioapic_affinity_irq,
  2336. #endif
  2337. #endif
  2338. .retrigger = ioapic_retrigger_irq,
  2339. };
  2340. static inline void init_IO_APIC_traps(void)
  2341. {
  2342. int irq;
  2343. struct irq_desc *desc;
  2344. struct irq_cfg *cfg;
  2345. /*
  2346. * NOTE! The local APIC isn't very good at handling
  2347. * multiple interrupts at the same interrupt level.
  2348. * As the interrupt level is determined by taking the
  2349. * vector number and shifting that right by 4, we
  2350. * want to spread these out a bit so that they don't
  2351. * all fall in the same interrupt level.
  2352. *
  2353. * Also, we've got to be careful not to trash gate
  2354. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2355. */
  2356. for_each_irq_desc(irq, desc) {
  2357. cfg = desc->chip_data;
  2358. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2359. /*
  2360. * Hmm.. We don't have an entry for this,
  2361. * so default to an old-fashioned 8259
  2362. * interrupt if we can..
  2363. */
  2364. if (irq < nr_legacy_irqs)
  2365. make_8259A_irq(irq);
  2366. else
  2367. /* Strange. Oh, well.. */
  2368. desc->chip = &no_irq_chip;
  2369. }
  2370. }
  2371. }
  2372. /*
  2373. * The local APIC irq-chip implementation:
  2374. */
  2375. static void mask_lapic_irq(unsigned int irq)
  2376. {
  2377. unsigned long v;
  2378. v = apic_read(APIC_LVT0);
  2379. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2380. }
  2381. static void unmask_lapic_irq(unsigned int irq)
  2382. {
  2383. unsigned long v;
  2384. v = apic_read(APIC_LVT0);
  2385. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2386. }
  2387. static void ack_lapic_irq(unsigned int irq)
  2388. {
  2389. ack_APIC_irq();
  2390. }
  2391. static struct irq_chip lapic_chip __read_mostly = {
  2392. .name = "local-APIC",
  2393. .mask = mask_lapic_irq,
  2394. .unmask = unmask_lapic_irq,
  2395. .ack = ack_lapic_irq,
  2396. };
  2397. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2398. {
  2399. desc->status &= ~IRQ_LEVEL;
  2400. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2401. "edge");
  2402. }
  2403. static void __init setup_nmi(void)
  2404. {
  2405. /*
  2406. * Dirty trick to enable the NMI watchdog ...
  2407. * We put the 8259A master into AEOI mode and
  2408. * unmask on all local APICs LVT0 as NMI.
  2409. *
  2410. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2411. * is from Maciej W. Rozycki - so we do not have to EOI from
  2412. * the NMI handler or the timer interrupt.
  2413. */
  2414. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2415. enable_NMI_through_LVT0();
  2416. apic_printk(APIC_VERBOSE, " done.\n");
  2417. }
  2418. /*
  2419. * This looks a bit hackish but it's about the only one way of sending
  2420. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2421. * not support the ExtINT mode, unfortunately. We need to send these
  2422. * cycles as some i82489DX-based boards have glue logic that keeps the
  2423. * 8259A interrupt line asserted until INTA. --macro
  2424. */
  2425. static inline void __init unlock_ExtINT_logic(void)
  2426. {
  2427. int apic, pin, i;
  2428. struct IO_APIC_route_entry entry0, entry1;
  2429. unsigned char save_control, save_freq_select;
  2430. pin = find_isa_irq_pin(8, mp_INT);
  2431. if (pin == -1) {
  2432. WARN_ON_ONCE(1);
  2433. return;
  2434. }
  2435. apic = find_isa_irq_apic(8, mp_INT);
  2436. if (apic == -1) {
  2437. WARN_ON_ONCE(1);
  2438. return;
  2439. }
  2440. entry0 = ioapic_read_entry(apic, pin);
  2441. clear_IO_APIC_pin(apic, pin);
  2442. memset(&entry1, 0, sizeof(entry1));
  2443. entry1.dest_mode = 0; /* physical delivery */
  2444. entry1.mask = 0; /* unmask IRQ now */
  2445. entry1.dest = hard_smp_processor_id();
  2446. entry1.delivery_mode = dest_ExtINT;
  2447. entry1.polarity = entry0.polarity;
  2448. entry1.trigger = 0;
  2449. entry1.vector = 0;
  2450. ioapic_write_entry(apic, pin, entry1);
  2451. save_control = CMOS_READ(RTC_CONTROL);
  2452. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2453. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2454. RTC_FREQ_SELECT);
  2455. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2456. i = 100;
  2457. while (i-- > 0) {
  2458. mdelay(10);
  2459. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2460. i -= 10;
  2461. }
  2462. CMOS_WRITE(save_control, RTC_CONTROL);
  2463. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2464. clear_IO_APIC_pin(apic, pin);
  2465. ioapic_write_entry(apic, pin, entry0);
  2466. }
  2467. static int disable_timer_pin_1 __initdata;
  2468. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2469. static int __init disable_timer_pin_setup(char *arg)
  2470. {
  2471. disable_timer_pin_1 = 1;
  2472. return 0;
  2473. }
  2474. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2475. int timer_through_8259 __initdata;
  2476. /*
  2477. * This code may look a bit paranoid, but it's supposed to cooperate with
  2478. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2479. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2480. * fanatically on his truly buggy board.
  2481. *
  2482. * FIXME: really need to revamp this for all platforms.
  2483. */
  2484. static inline void __init check_timer(void)
  2485. {
  2486. struct irq_desc *desc = irq_to_desc(0);
  2487. struct irq_cfg *cfg = desc->chip_data;
  2488. int node = cpu_to_node(boot_cpu_id);
  2489. int apic1, pin1, apic2, pin2;
  2490. unsigned long flags;
  2491. int no_pin1 = 0;
  2492. local_irq_save(flags);
  2493. /*
  2494. * get/set the timer IRQ vector:
  2495. */
  2496. disable_8259A_irq(0);
  2497. assign_irq_vector(0, cfg, apic->target_cpus());
  2498. /*
  2499. * As IRQ0 is to be enabled in the 8259A, the virtual
  2500. * wire has to be disabled in the local APIC. Also
  2501. * timer interrupts need to be acknowledged manually in
  2502. * the 8259A for the i82489DX when using the NMI
  2503. * watchdog as that APIC treats NMIs as level-triggered.
  2504. * The AEOI mode will finish them in the 8259A
  2505. * automatically.
  2506. */
  2507. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2508. init_8259A(1);
  2509. #ifdef CONFIG_X86_32
  2510. {
  2511. unsigned int ver;
  2512. ver = apic_read(APIC_LVR);
  2513. ver = GET_APIC_VERSION(ver);
  2514. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2515. }
  2516. #endif
  2517. pin1 = find_isa_irq_pin(0, mp_INT);
  2518. apic1 = find_isa_irq_apic(0, mp_INT);
  2519. pin2 = ioapic_i8259.pin;
  2520. apic2 = ioapic_i8259.apic;
  2521. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2522. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2523. cfg->vector, apic1, pin1, apic2, pin2);
  2524. /*
  2525. * Some BIOS writers are clueless and report the ExtINTA
  2526. * I/O APIC input from the cascaded 8259A as the timer
  2527. * interrupt input. So just in case, if only one pin
  2528. * was found above, try it both directly and through the
  2529. * 8259A.
  2530. */
  2531. if (pin1 == -1) {
  2532. if (intr_remapping_enabled)
  2533. panic("BIOS bug: timer not connected to IO-APIC");
  2534. pin1 = pin2;
  2535. apic1 = apic2;
  2536. no_pin1 = 1;
  2537. } else if (pin2 == -1) {
  2538. pin2 = pin1;
  2539. apic2 = apic1;
  2540. }
  2541. if (pin1 != -1) {
  2542. /*
  2543. * Ok, does IRQ0 through the IOAPIC work?
  2544. */
  2545. if (no_pin1) {
  2546. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2547. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2548. } else {
  2549. /* for edge trigger, setup_IO_APIC_irq already
  2550. * leave it unmasked.
  2551. * so only need to unmask if it is level-trigger
  2552. * do we really have level trigger timer?
  2553. */
  2554. int idx;
  2555. idx = find_irq_entry(apic1, pin1, mp_INT);
  2556. if (idx != -1 && irq_trigger(idx))
  2557. unmask_IO_APIC_irq_desc(desc);
  2558. }
  2559. if (timer_irq_works()) {
  2560. if (nmi_watchdog == NMI_IO_APIC) {
  2561. setup_nmi();
  2562. enable_8259A_irq(0);
  2563. }
  2564. if (disable_timer_pin_1 > 0)
  2565. clear_IO_APIC_pin(0, pin1);
  2566. goto out;
  2567. }
  2568. if (intr_remapping_enabled)
  2569. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2570. local_irq_disable();
  2571. clear_IO_APIC_pin(apic1, pin1);
  2572. if (!no_pin1)
  2573. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2574. "8254 timer not connected to IO-APIC\n");
  2575. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2576. "(IRQ0) through the 8259A ...\n");
  2577. apic_printk(APIC_QUIET, KERN_INFO
  2578. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2579. /*
  2580. * legacy devices should be connected to IO APIC #0
  2581. */
  2582. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2583. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2584. enable_8259A_irq(0);
  2585. if (timer_irq_works()) {
  2586. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2587. timer_through_8259 = 1;
  2588. if (nmi_watchdog == NMI_IO_APIC) {
  2589. disable_8259A_irq(0);
  2590. setup_nmi();
  2591. enable_8259A_irq(0);
  2592. }
  2593. goto out;
  2594. }
  2595. /*
  2596. * Cleanup, just in case ...
  2597. */
  2598. local_irq_disable();
  2599. disable_8259A_irq(0);
  2600. clear_IO_APIC_pin(apic2, pin2);
  2601. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2602. }
  2603. if (nmi_watchdog == NMI_IO_APIC) {
  2604. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2605. "through the IO-APIC - disabling NMI Watchdog!\n");
  2606. nmi_watchdog = NMI_NONE;
  2607. }
  2608. #ifdef CONFIG_X86_32
  2609. timer_ack = 0;
  2610. #endif
  2611. apic_printk(APIC_QUIET, KERN_INFO
  2612. "...trying to set up timer as Virtual Wire IRQ...\n");
  2613. lapic_register_intr(0, desc);
  2614. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2615. enable_8259A_irq(0);
  2616. if (timer_irq_works()) {
  2617. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2618. goto out;
  2619. }
  2620. local_irq_disable();
  2621. disable_8259A_irq(0);
  2622. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2623. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2624. apic_printk(APIC_QUIET, KERN_INFO
  2625. "...trying to set up timer as ExtINT IRQ...\n");
  2626. init_8259A(0);
  2627. make_8259A_irq(0);
  2628. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2629. unlock_ExtINT_logic();
  2630. if (timer_irq_works()) {
  2631. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2632. goto out;
  2633. }
  2634. local_irq_disable();
  2635. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2636. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2637. "report. Then try booting with the 'noapic' option.\n");
  2638. out:
  2639. local_irq_restore(flags);
  2640. }
  2641. /*
  2642. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2643. * to devices. However there may be an I/O APIC pin available for
  2644. * this interrupt regardless. The pin may be left unconnected, but
  2645. * typically it will be reused as an ExtINT cascade interrupt for
  2646. * the master 8259A. In the MPS case such a pin will normally be
  2647. * reported as an ExtINT interrupt in the MP table. With ACPI
  2648. * there is no provision for ExtINT interrupts, and in the absence
  2649. * of an override it would be treated as an ordinary ISA I/O APIC
  2650. * interrupt, that is edge-triggered and unmasked by default. We
  2651. * used to do this, but it caused problems on some systems because
  2652. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2653. * the same ExtINT cascade interrupt to drive the local APIC of the
  2654. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2655. * the I/O APIC in all cases now. No actual device should request
  2656. * it anyway. --macro
  2657. */
  2658. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2659. void __init setup_IO_APIC(void)
  2660. {
  2661. /*
  2662. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2663. */
  2664. io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2665. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2666. /*
  2667. * Set up IO-APIC IRQ routing.
  2668. */
  2669. x86_init.mpparse.setup_ioapic_ids();
  2670. sync_Arb_IDs();
  2671. setup_IO_APIC_irqs();
  2672. init_IO_APIC_traps();
  2673. if (nr_legacy_irqs)
  2674. check_timer();
  2675. }
  2676. /*
  2677. * Called after all the initialization is done. If we didnt find any
  2678. * APIC bugs then we can allow the modify fast path
  2679. */
  2680. static int __init io_apic_bug_finalize(void)
  2681. {
  2682. if (sis_apic_bug == -1)
  2683. sis_apic_bug = 0;
  2684. return 0;
  2685. }
  2686. late_initcall(io_apic_bug_finalize);
  2687. struct sysfs_ioapic_data {
  2688. struct sys_device dev;
  2689. struct IO_APIC_route_entry entry[0];
  2690. };
  2691. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2692. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2693. {
  2694. struct IO_APIC_route_entry *entry;
  2695. struct sysfs_ioapic_data *data;
  2696. int i;
  2697. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2698. entry = data->entry;
  2699. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2700. *entry = ioapic_read_entry(dev->id, i);
  2701. return 0;
  2702. }
  2703. static int ioapic_resume(struct sys_device *dev)
  2704. {
  2705. struct IO_APIC_route_entry *entry;
  2706. struct sysfs_ioapic_data *data;
  2707. unsigned long flags;
  2708. union IO_APIC_reg_00 reg_00;
  2709. int i;
  2710. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2711. entry = data->entry;
  2712. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2713. reg_00.raw = io_apic_read(dev->id, 0);
  2714. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2715. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2716. io_apic_write(dev->id, 0, reg_00.raw);
  2717. }
  2718. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2719. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2720. ioapic_write_entry(dev->id, i, entry[i]);
  2721. return 0;
  2722. }
  2723. static struct sysdev_class ioapic_sysdev_class = {
  2724. .name = "ioapic",
  2725. .suspend = ioapic_suspend,
  2726. .resume = ioapic_resume,
  2727. };
  2728. static int __init ioapic_init_sysfs(void)
  2729. {
  2730. struct sys_device * dev;
  2731. int i, size, error;
  2732. error = sysdev_class_register(&ioapic_sysdev_class);
  2733. if (error)
  2734. return error;
  2735. for (i = 0; i < nr_ioapics; i++ ) {
  2736. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2737. * sizeof(struct IO_APIC_route_entry);
  2738. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2739. if (!mp_ioapic_data[i]) {
  2740. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2741. continue;
  2742. }
  2743. dev = &mp_ioapic_data[i]->dev;
  2744. dev->id = i;
  2745. dev->cls = &ioapic_sysdev_class;
  2746. error = sysdev_register(dev);
  2747. if (error) {
  2748. kfree(mp_ioapic_data[i]);
  2749. mp_ioapic_data[i] = NULL;
  2750. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2751. continue;
  2752. }
  2753. }
  2754. return 0;
  2755. }
  2756. device_initcall(ioapic_init_sysfs);
  2757. /*
  2758. * Dynamic irq allocate and deallocation
  2759. */
  2760. unsigned int create_irq_nr(unsigned int irq_want, int node)
  2761. {
  2762. /* Allocate an unused irq */
  2763. unsigned int irq;
  2764. unsigned int new;
  2765. unsigned long flags;
  2766. struct irq_cfg *cfg_new = NULL;
  2767. struct irq_desc *desc_new = NULL;
  2768. irq = 0;
  2769. if (irq_want < nr_irqs_gsi)
  2770. irq_want = nr_irqs_gsi;
  2771. raw_spin_lock_irqsave(&vector_lock, flags);
  2772. for (new = irq_want; new < nr_irqs; new++) {
  2773. desc_new = irq_to_desc_alloc_node(new, node);
  2774. if (!desc_new) {
  2775. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2776. continue;
  2777. }
  2778. cfg_new = desc_new->chip_data;
  2779. if (cfg_new->vector != 0)
  2780. continue;
  2781. desc_new = move_irq_desc(desc_new, node);
  2782. cfg_new = desc_new->chip_data;
  2783. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2784. irq = new;
  2785. break;
  2786. }
  2787. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2788. if (irq > 0)
  2789. dynamic_irq_init_keep_chip_data(irq);
  2790. return irq;
  2791. }
  2792. int create_irq(void)
  2793. {
  2794. int node = cpu_to_node(boot_cpu_id);
  2795. unsigned int irq_want;
  2796. int irq;
  2797. irq_want = nr_irqs_gsi;
  2798. irq = create_irq_nr(irq_want, node);
  2799. if (irq == 0)
  2800. irq = -1;
  2801. return irq;
  2802. }
  2803. void destroy_irq(unsigned int irq)
  2804. {
  2805. unsigned long flags;
  2806. dynamic_irq_cleanup_keep_chip_data(irq);
  2807. free_irte(irq);
  2808. raw_spin_lock_irqsave(&vector_lock, flags);
  2809. __clear_irq_vector(irq, get_irq_chip_data(irq));
  2810. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2811. }
  2812. /*
  2813. * MSI message composition
  2814. */
  2815. #ifdef CONFIG_PCI_MSI
  2816. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2817. struct msi_msg *msg, u8 hpet_id)
  2818. {
  2819. struct irq_cfg *cfg;
  2820. int err;
  2821. unsigned dest;
  2822. if (disable_apic)
  2823. return -ENXIO;
  2824. cfg = irq_cfg(irq);
  2825. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2826. if (err)
  2827. return err;
  2828. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2829. if (irq_remapped(irq)) {
  2830. struct irte irte;
  2831. int ir_index;
  2832. u16 sub_handle;
  2833. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2834. BUG_ON(ir_index == -1);
  2835. memset (&irte, 0, sizeof(irte));
  2836. irte.present = 1;
  2837. irte.dst_mode = apic->irq_dest_mode;
  2838. irte.trigger_mode = 0; /* edge */
  2839. irte.dlvry_mode = apic->irq_delivery_mode;
  2840. irte.vector = cfg->vector;
  2841. irte.dest_id = IRTE_DEST(dest);
  2842. /* Set source-id of interrupt request */
  2843. if (pdev)
  2844. set_msi_sid(&irte, pdev);
  2845. else
  2846. set_hpet_sid(&irte, hpet_id);
  2847. modify_irte(irq, &irte);
  2848. msg->address_hi = MSI_ADDR_BASE_HI;
  2849. msg->data = sub_handle;
  2850. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2851. MSI_ADDR_IR_SHV |
  2852. MSI_ADDR_IR_INDEX1(ir_index) |
  2853. MSI_ADDR_IR_INDEX2(ir_index);
  2854. } else {
  2855. if (x2apic_enabled())
  2856. msg->address_hi = MSI_ADDR_BASE_HI |
  2857. MSI_ADDR_EXT_DEST_ID(dest);
  2858. else
  2859. msg->address_hi = MSI_ADDR_BASE_HI;
  2860. msg->address_lo =
  2861. MSI_ADDR_BASE_LO |
  2862. ((apic->irq_dest_mode == 0) ?
  2863. MSI_ADDR_DEST_MODE_PHYSICAL:
  2864. MSI_ADDR_DEST_MODE_LOGICAL) |
  2865. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2866. MSI_ADDR_REDIRECTION_CPU:
  2867. MSI_ADDR_REDIRECTION_LOWPRI) |
  2868. MSI_ADDR_DEST_ID(dest);
  2869. msg->data =
  2870. MSI_DATA_TRIGGER_EDGE |
  2871. MSI_DATA_LEVEL_ASSERT |
  2872. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2873. MSI_DATA_DELIVERY_FIXED:
  2874. MSI_DATA_DELIVERY_LOWPRI) |
  2875. MSI_DATA_VECTOR(cfg->vector);
  2876. }
  2877. return err;
  2878. }
  2879. #ifdef CONFIG_SMP
  2880. static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2881. {
  2882. struct irq_desc *desc = irq_to_desc(irq);
  2883. struct irq_cfg *cfg;
  2884. struct msi_msg msg;
  2885. unsigned int dest;
  2886. if (set_desc_affinity(desc, mask, &dest))
  2887. return -1;
  2888. cfg = desc->chip_data;
  2889. read_msi_msg_desc(desc, &msg);
  2890. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2891. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2892. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2893. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2894. write_msi_msg_desc(desc, &msg);
  2895. return 0;
  2896. }
  2897. #ifdef CONFIG_INTR_REMAP
  2898. /*
  2899. * Migrate the MSI irq to another cpumask. This migration is
  2900. * done in the process context using interrupt-remapping hardware.
  2901. */
  2902. static int
  2903. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2904. {
  2905. struct irq_desc *desc = irq_to_desc(irq);
  2906. struct irq_cfg *cfg = desc->chip_data;
  2907. unsigned int dest;
  2908. struct irte irte;
  2909. if (get_irte(irq, &irte))
  2910. return -1;
  2911. if (set_desc_affinity(desc, mask, &dest))
  2912. return -1;
  2913. irte.vector = cfg->vector;
  2914. irte.dest_id = IRTE_DEST(dest);
  2915. /*
  2916. * atomically update the IRTE with the new destination and vector.
  2917. */
  2918. modify_irte(irq, &irte);
  2919. /*
  2920. * After this point, all the interrupts will start arriving
  2921. * at the new destination. So, time to cleanup the previous
  2922. * vector allocation.
  2923. */
  2924. if (cfg->move_in_progress)
  2925. send_cleanup_vector(cfg);
  2926. return 0;
  2927. }
  2928. #endif
  2929. #endif /* CONFIG_SMP */
  2930. /*
  2931. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2932. * which implement the MSI or MSI-X Capability Structure.
  2933. */
  2934. static struct irq_chip msi_chip = {
  2935. .name = "PCI-MSI",
  2936. .unmask = unmask_msi_irq,
  2937. .mask = mask_msi_irq,
  2938. .ack = ack_apic_edge,
  2939. #ifdef CONFIG_SMP
  2940. .set_affinity = set_msi_irq_affinity,
  2941. #endif
  2942. .retrigger = ioapic_retrigger_irq,
  2943. };
  2944. static struct irq_chip msi_ir_chip = {
  2945. .name = "IR-PCI-MSI",
  2946. .unmask = unmask_msi_irq,
  2947. .mask = mask_msi_irq,
  2948. #ifdef CONFIG_INTR_REMAP
  2949. .ack = ir_ack_apic_edge,
  2950. #ifdef CONFIG_SMP
  2951. .set_affinity = ir_set_msi_irq_affinity,
  2952. #endif
  2953. #endif
  2954. .retrigger = ioapic_retrigger_irq,
  2955. };
  2956. /*
  2957. * Map the PCI dev to the corresponding remapping hardware unit
  2958. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2959. * in it.
  2960. */
  2961. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2962. {
  2963. struct intel_iommu *iommu;
  2964. int index;
  2965. iommu = map_dev_to_ir(dev);
  2966. if (!iommu) {
  2967. printk(KERN_ERR
  2968. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2969. return -ENOENT;
  2970. }
  2971. index = alloc_irte(iommu, irq, nvec);
  2972. if (index < 0) {
  2973. printk(KERN_ERR
  2974. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2975. pci_name(dev));
  2976. return -ENOSPC;
  2977. }
  2978. return index;
  2979. }
  2980. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2981. {
  2982. int ret;
  2983. struct msi_msg msg;
  2984. ret = msi_compose_msg(dev, irq, &msg, -1);
  2985. if (ret < 0)
  2986. return ret;
  2987. set_irq_msi(irq, msidesc);
  2988. write_msi_msg(irq, &msg);
  2989. if (irq_remapped(irq)) {
  2990. struct irq_desc *desc = irq_to_desc(irq);
  2991. /*
  2992. * irq migration in process context
  2993. */
  2994. desc->status |= IRQ_MOVE_PCNTXT;
  2995. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2996. } else
  2997. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2998. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2999. return 0;
  3000. }
  3001. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  3002. {
  3003. unsigned int irq;
  3004. int ret, sub_handle;
  3005. struct msi_desc *msidesc;
  3006. unsigned int irq_want;
  3007. struct intel_iommu *iommu = NULL;
  3008. int index = 0;
  3009. int node;
  3010. /* x86 doesn't support multiple MSI yet */
  3011. if (type == PCI_CAP_ID_MSI && nvec > 1)
  3012. return 1;
  3013. node = dev_to_node(&dev->dev);
  3014. irq_want = nr_irqs_gsi;
  3015. sub_handle = 0;
  3016. list_for_each_entry(msidesc, &dev->msi_list, list) {
  3017. irq = create_irq_nr(irq_want, node);
  3018. if (irq == 0)
  3019. return -1;
  3020. irq_want = irq + 1;
  3021. if (!intr_remapping_enabled)
  3022. goto no_ir;
  3023. if (!sub_handle) {
  3024. /*
  3025. * allocate the consecutive block of IRTE's
  3026. * for 'nvec'
  3027. */
  3028. index = msi_alloc_irte(dev, irq, nvec);
  3029. if (index < 0) {
  3030. ret = index;
  3031. goto error;
  3032. }
  3033. } else {
  3034. iommu = map_dev_to_ir(dev);
  3035. if (!iommu) {
  3036. ret = -ENOENT;
  3037. goto error;
  3038. }
  3039. /*
  3040. * setup the mapping between the irq and the IRTE
  3041. * base index, the sub_handle pointing to the
  3042. * appropriate interrupt remap table entry.
  3043. */
  3044. set_irte_irq(irq, iommu, index, sub_handle);
  3045. }
  3046. no_ir:
  3047. ret = setup_msi_irq(dev, msidesc, irq);
  3048. if (ret < 0)
  3049. goto error;
  3050. sub_handle++;
  3051. }
  3052. return 0;
  3053. error:
  3054. destroy_irq(irq);
  3055. return ret;
  3056. }
  3057. void arch_teardown_msi_irq(unsigned int irq)
  3058. {
  3059. destroy_irq(irq);
  3060. }
  3061. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  3062. #ifdef CONFIG_SMP
  3063. static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3064. {
  3065. struct irq_desc *desc = irq_to_desc(irq);
  3066. struct irq_cfg *cfg;
  3067. struct msi_msg msg;
  3068. unsigned int dest;
  3069. if (set_desc_affinity(desc, mask, &dest))
  3070. return -1;
  3071. cfg = desc->chip_data;
  3072. dmar_msi_read(irq, &msg);
  3073. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3074. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3075. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3076. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3077. dmar_msi_write(irq, &msg);
  3078. return 0;
  3079. }
  3080. #endif /* CONFIG_SMP */
  3081. static struct irq_chip dmar_msi_type = {
  3082. .name = "DMAR_MSI",
  3083. .unmask = dmar_msi_unmask,
  3084. .mask = dmar_msi_mask,
  3085. .ack = ack_apic_edge,
  3086. #ifdef CONFIG_SMP
  3087. .set_affinity = dmar_msi_set_affinity,
  3088. #endif
  3089. .retrigger = ioapic_retrigger_irq,
  3090. };
  3091. int arch_setup_dmar_msi(unsigned int irq)
  3092. {
  3093. int ret;
  3094. struct msi_msg msg;
  3095. ret = msi_compose_msg(NULL, irq, &msg, -1);
  3096. if (ret < 0)
  3097. return ret;
  3098. dmar_msi_write(irq, &msg);
  3099. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3100. "edge");
  3101. return 0;
  3102. }
  3103. #endif
  3104. #ifdef CONFIG_HPET_TIMER
  3105. #ifdef CONFIG_SMP
  3106. static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3107. {
  3108. struct irq_desc *desc = irq_to_desc(irq);
  3109. struct irq_cfg *cfg;
  3110. struct msi_msg msg;
  3111. unsigned int dest;
  3112. if (set_desc_affinity(desc, mask, &dest))
  3113. return -1;
  3114. cfg = desc->chip_data;
  3115. hpet_msi_read(irq, &msg);
  3116. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3117. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3118. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3119. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3120. hpet_msi_write(irq, &msg);
  3121. return 0;
  3122. }
  3123. #endif /* CONFIG_SMP */
  3124. static struct irq_chip ir_hpet_msi_type = {
  3125. .name = "IR-HPET_MSI",
  3126. .unmask = hpet_msi_unmask,
  3127. .mask = hpet_msi_mask,
  3128. #ifdef CONFIG_INTR_REMAP
  3129. .ack = ir_ack_apic_edge,
  3130. #ifdef CONFIG_SMP
  3131. .set_affinity = ir_set_msi_irq_affinity,
  3132. #endif
  3133. #endif
  3134. .retrigger = ioapic_retrigger_irq,
  3135. };
  3136. static struct irq_chip hpet_msi_type = {
  3137. .name = "HPET_MSI",
  3138. .unmask = hpet_msi_unmask,
  3139. .mask = hpet_msi_mask,
  3140. .ack = ack_apic_edge,
  3141. #ifdef CONFIG_SMP
  3142. .set_affinity = hpet_msi_set_affinity,
  3143. #endif
  3144. .retrigger = ioapic_retrigger_irq,
  3145. };
  3146. int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
  3147. {
  3148. int ret;
  3149. struct msi_msg msg;
  3150. struct irq_desc *desc = irq_to_desc(irq);
  3151. if (intr_remapping_enabled) {
  3152. struct intel_iommu *iommu = map_hpet_to_ir(id);
  3153. int index;
  3154. if (!iommu)
  3155. return -1;
  3156. index = alloc_irte(iommu, irq, 1);
  3157. if (index < 0)
  3158. return -1;
  3159. }
  3160. ret = msi_compose_msg(NULL, irq, &msg, id);
  3161. if (ret < 0)
  3162. return ret;
  3163. hpet_msi_write(irq, &msg);
  3164. desc->status |= IRQ_MOVE_PCNTXT;
  3165. if (irq_remapped(irq))
  3166. set_irq_chip_and_handler_name(irq, &ir_hpet_msi_type,
  3167. handle_edge_irq, "edge");
  3168. else
  3169. set_irq_chip_and_handler_name(irq, &hpet_msi_type,
  3170. handle_edge_irq, "edge");
  3171. return 0;
  3172. }
  3173. #endif
  3174. #endif /* CONFIG_PCI_MSI */
  3175. /*
  3176. * Hypertransport interrupt support
  3177. */
  3178. #ifdef CONFIG_HT_IRQ
  3179. #ifdef CONFIG_SMP
  3180. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3181. {
  3182. struct ht_irq_msg msg;
  3183. fetch_ht_irq_msg(irq, &msg);
  3184. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3185. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3186. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3187. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3188. write_ht_irq_msg(irq, &msg);
  3189. }
  3190. static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3191. {
  3192. struct irq_desc *desc = irq_to_desc(irq);
  3193. struct irq_cfg *cfg;
  3194. unsigned int dest;
  3195. if (set_desc_affinity(desc, mask, &dest))
  3196. return -1;
  3197. cfg = desc->chip_data;
  3198. target_ht_irq(irq, dest, cfg->vector);
  3199. return 0;
  3200. }
  3201. #endif
  3202. static struct irq_chip ht_irq_chip = {
  3203. .name = "PCI-HT",
  3204. .mask = mask_ht_irq,
  3205. .unmask = unmask_ht_irq,
  3206. .ack = ack_apic_edge,
  3207. #ifdef CONFIG_SMP
  3208. .set_affinity = set_ht_irq_affinity,
  3209. #endif
  3210. .retrigger = ioapic_retrigger_irq,
  3211. };
  3212. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3213. {
  3214. struct irq_cfg *cfg;
  3215. int err;
  3216. if (disable_apic)
  3217. return -ENXIO;
  3218. cfg = irq_cfg(irq);
  3219. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3220. if (!err) {
  3221. struct ht_irq_msg msg;
  3222. unsigned dest;
  3223. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3224. apic->target_cpus());
  3225. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3226. msg.address_lo =
  3227. HT_IRQ_LOW_BASE |
  3228. HT_IRQ_LOW_DEST_ID(dest) |
  3229. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3230. ((apic->irq_dest_mode == 0) ?
  3231. HT_IRQ_LOW_DM_PHYSICAL :
  3232. HT_IRQ_LOW_DM_LOGICAL) |
  3233. HT_IRQ_LOW_RQEOI_EDGE |
  3234. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3235. HT_IRQ_LOW_MT_FIXED :
  3236. HT_IRQ_LOW_MT_ARBITRATED) |
  3237. HT_IRQ_LOW_IRQ_MASKED;
  3238. write_ht_irq_msg(irq, &msg);
  3239. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3240. handle_edge_irq, "edge");
  3241. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3242. }
  3243. return err;
  3244. }
  3245. #endif /* CONFIG_HT_IRQ */
  3246. int __init io_apic_get_redir_entries (int ioapic)
  3247. {
  3248. union IO_APIC_reg_01 reg_01;
  3249. unsigned long flags;
  3250. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3251. reg_01.raw = io_apic_read(ioapic, 1);
  3252. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3253. return reg_01.bits.entries;
  3254. }
  3255. void __init probe_nr_irqs_gsi(void)
  3256. {
  3257. int nr = 0;
  3258. nr = acpi_probe_gsi();
  3259. if (nr > nr_irqs_gsi) {
  3260. nr_irqs_gsi = nr;
  3261. } else {
  3262. /* for acpi=off or acpi is not compiled in */
  3263. int idx;
  3264. nr = 0;
  3265. for (idx = 0; idx < nr_ioapics; idx++)
  3266. nr += io_apic_get_redir_entries(idx) + 1;
  3267. if (nr > nr_irqs_gsi)
  3268. nr_irqs_gsi = nr;
  3269. }
  3270. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3271. }
  3272. #ifdef CONFIG_SPARSE_IRQ
  3273. int __init arch_probe_nr_irqs(void)
  3274. {
  3275. int nr;
  3276. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3277. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3278. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3279. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3280. /*
  3281. * for MSI and HT dyn irq
  3282. */
  3283. nr += nr_irqs_gsi * 16;
  3284. #endif
  3285. if (nr < nr_irqs)
  3286. nr_irqs = nr;
  3287. return 0;
  3288. }
  3289. #endif
  3290. static int __io_apic_set_pci_routing(struct device *dev, int irq,
  3291. struct io_apic_irq_attr *irq_attr)
  3292. {
  3293. struct irq_desc *desc;
  3294. struct irq_cfg *cfg;
  3295. int node;
  3296. int ioapic, pin;
  3297. int trigger, polarity;
  3298. ioapic = irq_attr->ioapic;
  3299. if (!IO_APIC_IRQ(irq)) {
  3300. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3301. ioapic);
  3302. return -EINVAL;
  3303. }
  3304. if (dev)
  3305. node = dev_to_node(dev);
  3306. else
  3307. node = cpu_to_node(boot_cpu_id);
  3308. desc = irq_to_desc_alloc_node(irq, node);
  3309. if (!desc) {
  3310. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3311. return 0;
  3312. }
  3313. pin = irq_attr->ioapic_pin;
  3314. trigger = irq_attr->trigger;
  3315. polarity = irq_attr->polarity;
  3316. /*
  3317. * IRQs < 16 are already in the irq_2_pin[] map
  3318. */
  3319. if (irq >= nr_legacy_irqs) {
  3320. cfg = desc->chip_data;
  3321. if (add_pin_to_irq_node_nopanic(cfg, node, ioapic, pin)) {
  3322. printk(KERN_INFO "can not add pin %d for irq %d\n",
  3323. pin, irq);
  3324. return 0;
  3325. }
  3326. }
  3327. setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
  3328. return 0;
  3329. }
  3330. int io_apic_set_pci_routing(struct device *dev, int irq,
  3331. struct io_apic_irq_attr *irq_attr)
  3332. {
  3333. int ioapic, pin;
  3334. /*
  3335. * Avoid pin reprogramming. PRTs typically include entries
  3336. * with redundant pin->gsi mappings (but unique PCI devices);
  3337. * we only program the IOAPIC on the first.
  3338. */
  3339. ioapic = irq_attr->ioapic;
  3340. pin = irq_attr->ioapic_pin;
  3341. if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
  3342. pr_debug("Pin %d-%d already programmed\n",
  3343. mp_ioapics[ioapic].apicid, pin);
  3344. return 0;
  3345. }
  3346. set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);
  3347. return __io_apic_set_pci_routing(dev, irq, irq_attr);
  3348. }
  3349. u8 __init io_apic_unique_id(u8 id)
  3350. {
  3351. #ifdef CONFIG_X86_32
  3352. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  3353. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  3354. return io_apic_get_unique_id(nr_ioapics, id);
  3355. else
  3356. return id;
  3357. #else
  3358. int i;
  3359. DECLARE_BITMAP(used, 256);
  3360. bitmap_zero(used, 256);
  3361. for (i = 0; i < nr_ioapics; i++) {
  3362. struct mpc_ioapic *ia = &mp_ioapics[i];
  3363. __set_bit(ia->apicid, used);
  3364. }
  3365. if (!test_bit(id, used))
  3366. return id;
  3367. return find_first_zero_bit(used, 256);
  3368. #endif
  3369. }
  3370. #ifdef CONFIG_X86_32
  3371. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3372. {
  3373. union IO_APIC_reg_00 reg_00;
  3374. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3375. physid_mask_t tmp;
  3376. unsigned long flags;
  3377. int i = 0;
  3378. /*
  3379. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3380. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3381. * supports up to 16 on one shared APIC bus.
  3382. *
  3383. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3384. * advantage of new APIC bus architecture.
  3385. */
  3386. if (physids_empty(apic_id_map))
  3387. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  3388. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3389. reg_00.raw = io_apic_read(ioapic, 0);
  3390. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3391. if (apic_id >= get_physical_broadcast()) {
  3392. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3393. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3394. apic_id = reg_00.bits.ID;
  3395. }
  3396. /*
  3397. * Every APIC in a system must have a unique ID or we get lots of nice
  3398. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3399. */
  3400. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  3401. for (i = 0; i < get_physical_broadcast(); i++) {
  3402. if (!apic->check_apicid_used(&apic_id_map, i))
  3403. break;
  3404. }
  3405. if (i == get_physical_broadcast())
  3406. panic("Max apic_id exceeded!\n");
  3407. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3408. "trying %d\n", ioapic, apic_id, i);
  3409. apic_id = i;
  3410. }
  3411. apic->apicid_to_cpu_present(apic_id, &tmp);
  3412. physids_or(apic_id_map, apic_id_map, tmp);
  3413. if (reg_00.bits.ID != apic_id) {
  3414. reg_00.bits.ID = apic_id;
  3415. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3416. io_apic_write(ioapic, 0, reg_00.raw);
  3417. reg_00.raw = io_apic_read(ioapic, 0);
  3418. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3419. /* Sanity check */
  3420. if (reg_00.bits.ID != apic_id) {
  3421. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3422. return -1;
  3423. }
  3424. }
  3425. apic_printk(APIC_VERBOSE, KERN_INFO
  3426. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3427. return apic_id;
  3428. }
  3429. #endif
  3430. int __init io_apic_get_version(int ioapic)
  3431. {
  3432. union IO_APIC_reg_01 reg_01;
  3433. unsigned long flags;
  3434. raw_spin_lock_irqsave(&ioapic_lock, flags);
  3435. reg_01.raw = io_apic_read(ioapic, 1);
  3436. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  3437. return reg_01.bits.version;
  3438. }
  3439. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3440. {
  3441. int i;
  3442. if (skip_ioapic_setup)
  3443. return -1;
  3444. for (i = 0; i < mp_irq_entries; i++)
  3445. if (mp_irqs[i].irqtype == mp_INT &&
  3446. mp_irqs[i].srcbusirq == bus_irq)
  3447. break;
  3448. if (i >= mp_irq_entries)
  3449. return -1;
  3450. *trigger = irq_trigger(i);
  3451. *polarity = irq_polarity(i);
  3452. return 0;
  3453. }
  3454. /*
  3455. * This function currently is only a helper for the i386 smp boot process where
  3456. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3457. * so mask in all cases should simply be apic->target_cpus()
  3458. */
  3459. #ifdef CONFIG_SMP
  3460. void __init setup_ioapic_dest(void)
  3461. {
  3462. int pin, ioapic, irq, irq_entry;
  3463. struct irq_desc *desc;
  3464. const struct cpumask *mask;
  3465. if (skip_ioapic_setup == 1)
  3466. return;
  3467. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3468. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3469. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3470. if (irq_entry == -1)
  3471. continue;
  3472. irq = pin_2_irq(irq_entry, ioapic, pin);
  3473. if ((ioapic > 0) && (irq > 16))
  3474. continue;
  3475. desc = irq_to_desc(irq);
  3476. /*
  3477. * Honour affinities which have been set in early boot
  3478. */
  3479. if (desc->status &
  3480. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3481. mask = desc->affinity;
  3482. else
  3483. mask = apic->target_cpus();
  3484. if (intr_remapping_enabled)
  3485. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3486. else
  3487. set_ioapic_affinity_irq_desc(desc, mask);
  3488. }
  3489. }
  3490. #endif
  3491. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3492. static struct resource *ioapic_resources;
  3493. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3494. {
  3495. unsigned long n;
  3496. struct resource *res;
  3497. char *mem;
  3498. int i;
  3499. if (nr_ioapics <= 0)
  3500. return NULL;
  3501. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3502. n *= nr_ioapics;
  3503. mem = alloc_bootmem(n);
  3504. res = (void *)mem;
  3505. mem += sizeof(struct resource) * nr_ioapics;
  3506. for (i = 0; i < nr_ioapics; i++) {
  3507. res[i].name = mem;
  3508. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3509. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3510. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3511. }
  3512. ioapic_resources = res;
  3513. return res;
  3514. }
  3515. void __init ioapic_init_mappings(void)
  3516. {
  3517. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3518. struct resource *ioapic_res;
  3519. int i;
  3520. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3521. for (i = 0; i < nr_ioapics; i++) {
  3522. if (smp_found_config) {
  3523. ioapic_phys = mp_ioapics[i].apicaddr;
  3524. #ifdef CONFIG_X86_32
  3525. if (!ioapic_phys) {
  3526. printk(KERN_ERR
  3527. "WARNING: bogus zero IO-APIC "
  3528. "address found in MPTABLE, "
  3529. "disabling IO/APIC support!\n");
  3530. smp_found_config = 0;
  3531. skip_ioapic_setup = 1;
  3532. goto fake_ioapic_page;
  3533. }
  3534. #endif
  3535. } else {
  3536. #ifdef CONFIG_X86_32
  3537. fake_ioapic_page:
  3538. #endif
  3539. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3540. ioapic_phys = __pa(ioapic_phys);
  3541. }
  3542. set_fixmap_nocache(idx, ioapic_phys);
  3543. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3544. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3545. ioapic_phys);
  3546. idx++;
  3547. ioapic_res->start = ioapic_phys;
  3548. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3549. ioapic_res++;
  3550. }
  3551. }
  3552. void __init ioapic_insert_resources(void)
  3553. {
  3554. int i;
  3555. struct resource *r = ioapic_resources;
  3556. if (!r) {
  3557. if (nr_ioapics > 0)
  3558. printk(KERN_ERR
  3559. "IO APIC resources couldn't be allocated.\n");
  3560. return;
  3561. }
  3562. for (i = 0; i < nr_ioapics; i++) {
  3563. insert_resource(&iomem_resource, r);
  3564. r++;
  3565. }
  3566. }
  3567. int mp_find_ioapic(int gsi)
  3568. {
  3569. int i = 0;
  3570. /* Find the IOAPIC that manages this GSI. */
  3571. for (i = 0; i < nr_ioapics; i++) {
  3572. if ((gsi >= mp_gsi_routing[i].gsi_base)
  3573. && (gsi <= mp_gsi_routing[i].gsi_end))
  3574. return i;
  3575. }
  3576. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3577. return -1;
  3578. }
  3579. int mp_find_ioapic_pin(int ioapic, int gsi)
  3580. {
  3581. if (WARN_ON(ioapic == -1))
  3582. return -1;
  3583. if (WARN_ON(gsi > mp_gsi_routing[ioapic].gsi_end))
  3584. return -1;
  3585. return gsi - mp_gsi_routing[ioapic].gsi_base;
  3586. }
  3587. static int bad_ioapic(unsigned long address)
  3588. {
  3589. if (nr_ioapics >= MAX_IO_APICS) {
  3590. printk(KERN_WARNING "WARING: Max # of I/O APICs (%d) exceeded "
  3591. "(found %d), skipping\n", MAX_IO_APICS, nr_ioapics);
  3592. return 1;
  3593. }
  3594. if (!address) {
  3595. printk(KERN_WARNING "WARNING: Bogus (zero) I/O APIC address"
  3596. " found in table, skipping!\n");
  3597. return 1;
  3598. }
  3599. return 0;
  3600. }
  3601. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3602. {
  3603. int idx = 0;
  3604. if (bad_ioapic(address))
  3605. return;
  3606. idx = nr_ioapics;
  3607. mp_ioapics[idx].type = MP_IOAPIC;
  3608. mp_ioapics[idx].flags = MPC_APIC_USABLE;
  3609. mp_ioapics[idx].apicaddr = address;
  3610. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3611. mp_ioapics[idx].apicid = io_apic_unique_id(id);
  3612. mp_ioapics[idx].apicver = io_apic_get_version(idx);
  3613. /*
  3614. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3615. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3616. */
  3617. mp_gsi_routing[idx].gsi_base = gsi_base;
  3618. mp_gsi_routing[idx].gsi_end = gsi_base +
  3619. io_apic_get_redir_entries(idx);
  3620. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, version %d, address 0x%x, "
  3621. "GSI %d-%d\n", idx, mp_ioapics[idx].apicid,
  3622. mp_ioapics[idx].apicver, mp_ioapics[idx].apicaddr,
  3623. mp_gsi_routing[idx].gsi_base, mp_gsi_routing[idx].gsi_end);
  3624. nr_ioapics++;
  3625. }