imx6qdl.dtsi 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 13 0x04>, <0 15 0x04>;
  82. interrupt-names = "gpmi-dma", "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. fsl,gpmi-dma-channel = <0>;
  90. status = "disabled";
  91. };
  92. ocram: sram@00900000 {
  93. compatible = "mmio-sram";
  94. reg = <0x00900000 0x3f000>;
  95. clocks = <&clks 142>;
  96. };
  97. timer@00a00600 {
  98. compatible = "arm,cortex-a9-twd-timer";
  99. reg = <0x00a00600 0x20>;
  100. interrupts = <1 13 0xf01>;
  101. clocks = <&clks 15>;
  102. };
  103. L2: l2-cache@00a02000 {
  104. compatible = "arm,pl310-cache";
  105. reg = <0x00a02000 0x1000>;
  106. interrupts = <0 92 0x04>;
  107. cache-unified;
  108. cache-level = <2>;
  109. arm,tag-latency = <4 2 3>;
  110. arm,data-latency = <4 2 3>;
  111. };
  112. pmu {
  113. compatible = "arm,cortex-a9-pmu";
  114. interrupts = <0 94 0x04>;
  115. };
  116. aips-bus@02000000 { /* AIPS1 */
  117. compatible = "fsl,aips-bus", "simple-bus";
  118. #address-cells = <1>;
  119. #size-cells = <1>;
  120. reg = <0x02000000 0x100000>;
  121. ranges;
  122. spba-bus@02000000 {
  123. compatible = "fsl,spba-bus", "simple-bus";
  124. #address-cells = <1>;
  125. #size-cells = <1>;
  126. reg = <0x02000000 0x40000>;
  127. ranges;
  128. spdif: spdif@02004000 {
  129. reg = <0x02004000 0x4000>;
  130. interrupts = <0 52 0x04>;
  131. };
  132. ecspi1: ecspi@02008000 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  136. reg = <0x02008000 0x4000>;
  137. interrupts = <0 31 0x04>;
  138. clocks = <&clks 112>, <&clks 112>;
  139. clock-names = "ipg", "per";
  140. status = "disabled";
  141. };
  142. ecspi2: ecspi@0200c000 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  146. reg = <0x0200c000 0x4000>;
  147. interrupts = <0 32 0x04>;
  148. clocks = <&clks 113>, <&clks 113>;
  149. clock-names = "ipg", "per";
  150. status = "disabled";
  151. };
  152. ecspi3: ecspi@02010000 {
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  156. reg = <0x02010000 0x4000>;
  157. interrupts = <0 33 0x04>;
  158. clocks = <&clks 114>, <&clks 114>;
  159. clock-names = "ipg", "per";
  160. status = "disabled";
  161. };
  162. ecspi4: ecspi@02014000 {
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  166. reg = <0x02014000 0x4000>;
  167. interrupts = <0 34 0x04>;
  168. clocks = <&clks 115>, <&clks 115>;
  169. clock-names = "ipg", "per";
  170. status = "disabled";
  171. };
  172. uart1: serial@02020000 {
  173. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  174. reg = <0x02020000 0x4000>;
  175. interrupts = <0 26 0x04>;
  176. clocks = <&clks 160>, <&clks 161>;
  177. clock-names = "ipg", "per";
  178. status = "disabled";
  179. };
  180. esai: esai@02024000 {
  181. reg = <0x02024000 0x4000>;
  182. interrupts = <0 51 0x04>;
  183. };
  184. ssi1: ssi@02028000 {
  185. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  186. reg = <0x02028000 0x4000>;
  187. interrupts = <0 46 0x04>;
  188. clocks = <&clks 178>;
  189. fsl,fifo-depth = <15>;
  190. fsl,ssi-dma-events = <38 37>;
  191. status = "disabled";
  192. };
  193. ssi2: ssi@0202c000 {
  194. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  195. reg = <0x0202c000 0x4000>;
  196. interrupts = <0 47 0x04>;
  197. clocks = <&clks 179>;
  198. fsl,fifo-depth = <15>;
  199. fsl,ssi-dma-events = <42 41>;
  200. status = "disabled";
  201. };
  202. ssi3: ssi@02030000 {
  203. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  204. reg = <0x02030000 0x4000>;
  205. interrupts = <0 48 0x04>;
  206. clocks = <&clks 180>;
  207. fsl,fifo-depth = <15>;
  208. fsl,ssi-dma-events = <46 45>;
  209. status = "disabled";
  210. };
  211. asrc: asrc@02034000 {
  212. reg = <0x02034000 0x4000>;
  213. interrupts = <0 50 0x04>;
  214. };
  215. spba@0203c000 {
  216. reg = <0x0203c000 0x4000>;
  217. };
  218. };
  219. vpu: vpu@02040000 {
  220. reg = <0x02040000 0x3c000>;
  221. interrupts = <0 3 0x04 0 12 0x04>;
  222. };
  223. aipstz@0207c000 { /* AIPSTZ1 */
  224. reg = <0x0207c000 0x4000>;
  225. };
  226. pwm1: pwm@02080000 {
  227. #pwm-cells = <2>;
  228. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  229. reg = <0x02080000 0x4000>;
  230. interrupts = <0 83 0x04>;
  231. clocks = <&clks 62>, <&clks 145>;
  232. clock-names = "ipg", "per";
  233. };
  234. pwm2: pwm@02084000 {
  235. #pwm-cells = <2>;
  236. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  237. reg = <0x02084000 0x4000>;
  238. interrupts = <0 84 0x04>;
  239. clocks = <&clks 62>, <&clks 146>;
  240. clock-names = "ipg", "per";
  241. };
  242. pwm3: pwm@02088000 {
  243. #pwm-cells = <2>;
  244. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  245. reg = <0x02088000 0x4000>;
  246. interrupts = <0 85 0x04>;
  247. clocks = <&clks 62>, <&clks 147>;
  248. clock-names = "ipg", "per";
  249. };
  250. pwm4: pwm@0208c000 {
  251. #pwm-cells = <2>;
  252. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  253. reg = <0x0208c000 0x4000>;
  254. interrupts = <0 86 0x04>;
  255. clocks = <&clks 62>, <&clks 148>;
  256. clock-names = "ipg", "per";
  257. };
  258. can1: flexcan@02090000 {
  259. compatible = "fsl,imx6q-flexcan";
  260. reg = <0x02090000 0x4000>;
  261. interrupts = <0 110 0x04>;
  262. clocks = <&clks 108>, <&clks 109>;
  263. clock-names = "ipg", "per";
  264. };
  265. can2: flexcan@02094000 {
  266. compatible = "fsl,imx6q-flexcan";
  267. reg = <0x02094000 0x4000>;
  268. interrupts = <0 111 0x04>;
  269. clocks = <&clks 110>, <&clks 111>;
  270. clock-names = "ipg", "per";
  271. };
  272. gpt: gpt@02098000 {
  273. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  274. reg = <0x02098000 0x4000>;
  275. interrupts = <0 55 0x04>;
  276. clocks = <&clks 119>, <&clks 120>;
  277. clock-names = "ipg", "per";
  278. };
  279. gpio1: gpio@0209c000 {
  280. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  281. reg = <0x0209c000 0x4000>;
  282. interrupts = <0 66 0x04 0 67 0x04>;
  283. gpio-controller;
  284. #gpio-cells = <2>;
  285. interrupt-controller;
  286. #interrupt-cells = <2>;
  287. };
  288. gpio2: gpio@020a0000 {
  289. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  290. reg = <0x020a0000 0x4000>;
  291. interrupts = <0 68 0x04 0 69 0x04>;
  292. gpio-controller;
  293. #gpio-cells = <2>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. gpio3: gpio@020a4000 {
  298. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  299. reg = <0x020a4000 0x4000>;
  300. interrupts = <0 70 0x04 0 71 0x04>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. interrupt-controller;
  304. #interrupt-cells = <2>;
  305. };
  306. gpio4: gpio@020a8000 {
  307. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  308. reg = <0x020a8000 0x4000>;
  309. interrupts = <0 72 0x04 0 73 0x04>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. };
  315. gpio5: gpio@020ac000 {
  316. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  317. reg = <0x020ac000 0x4000>;
  318. interrupts = <0 74 0x04 0 75 0x04>;
  319. gpio-controller;
  320. #gpio-cells = <2>;
  321. interrupt-controller;
  322. #interrupt-cells = <2>;
  323. };
  324. gpio6: gpio@020b0000 {
  325. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  326. reg = <0x020b0000 0x4000>;
  327. interrupts = <0 76 0x04 0 77 0x04>;
  328. gpio-controller;
  329. #gpio-cells = <2>;
  330. interrupt-controller;
  331. #interrupt-cells = <2>;
  332. };
  333. gpio7: gpio@020b4000 {
  334. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  335. reg = <0x020b4000 0x4000>;
  336. interrupts = <0 78 0x04 0 79 0x04>;
  337. gpio-controller;
  338. #gpio-cells = <2>;
  339. interrupt-controller;
  340. #interrupt-cells = <2>;
  341. };
  342. kpp: kpp@020b8000 {
  343. reg = <0x020b8000 0x4000>;
  344. interrupts = <0 82 0x04>;
  345. };
  346. wdog1: wdog@020bc000 {
  347. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  348. reg = <0x020bc000 0x4000>;
  349. interrupts = <0 80 0x04>;
  350. clocks = <&clks 0>;
  351. };
  352. wdog2: wdog@020c0000 {
  353. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  354. reg = <0x020c0000 0x4000>;
  355. interrupts = <0 81 0x04>;
  356. clocks = <&clks 0>;
  357. status = "disabled";
  358. };
  359. clks: ccm@020c4000 {
  360. compatible = "fsl,imx6q-ccm";
  361. reg = <0x020c4000 0x4000>;
  362. interrupts = <0 87 0x04 0 88 0x04>;
  363. #clock-cells = <1>;
  364. };
  365. anatop: anatop@020c8000 {
  366. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  367. reg = <0x020c8000 0x1000>;
  368. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  369. regulator-1p1@110 {
  370. compatible = "fsl,anatop-regulator";
  371. regulator-name = "vdd1p1";
  372. regulator-min-microvolt = <800000>;
  373. regulator-max-microvolt = <1375000>;
  374. regulator-always-on;
  375. anatop-reg-offset = <0x110>;
  376. anatop-vol-bit-shift = <8>;
  377. anatop-vol-bit-width = <5>;
  378. anatop-min-bit-val = <4>;
  379. anatop-min-voltage = <800000>;
  380. anatop-max-voltage = <1375000>;
  381. };
  382. regulator-3p0@120 {
  383. compatible = "fsl,anatop-regulator";
  384. regulator-name = "vdd3p0";
  385. regulator-min-microvolt = <2800000>;
  386. regulator-max-microvolt = <3150000>;
  387. regulator-always-on;
  388. anatop-reg-offset = <0x120>;
  389. anatop-vol-bit-shift = <8>;
  390. anatop-vol-bit-width = <5>;
  391. anatop-min-bit-val = <0>;
  392. anatop-min-voltage = <2625000>;
  393. anatop-max-voltage = <3400000>;
  394. };
  395. regulator-2p5@130 {
  396. compatible = "fsl,anatop-regulator";
  397. regulator-name = "vdd2p5";
  398. regulator-min-microvolt = <2000000>;
  399. regulator-max-microvolt = <2750000>;
  400. regulator-always-on;
  401. anatop-reg-offset = <0x130>;
  402. anatop-vol-bit-shift = <8>;
  403. anatop-vol-bit-width = <5>;
  404. anatop-min-bit-val = <0>;
  405. anatop-min-voltage = <2000000>;
  406. anatop-max-voltage = <2750000>;
  407. };
  408. reg_arm: regulator-vddcore@140 {
  409. compatible = "fsl,anatop-regulator";
  410. regulator-name = "cpu";
  411. regulator-min-microvolt = <725000>;
  412. regulator-max-microvolt = <1450000>;
  413. regulator-always-on;
  414. anatop-reg-offset = <0x140>;
  415. anatop-vol-bit-shift = <0>;
  416. anatop-vol-bit-width = <5>;
  417. anatop-delay-reg-offset = <0x170>;
  418. anatop-delay-bit-shift = <24>;
  419. anatop-delay-bit-width = <2>;
  420. anatop-min-bit-val = <1>;
  421. anatop-min-voltage = <725000>;
  422. anatop-max-voltage = <1450000>;
  423. };
  424. reg_pu: regulator-vddpu@140 {
  425. compatible = "fsl,anatop-regulator";
  426. regulator-name = "vddpu";
  427. regulator-min-microvolt = <725000>;
  428. regulator-max-microvolt = <1450000>;
  429. regulator-always-on;
  430. anatop-reg-offset = <0x140>;
  431. anatop-vol-bit-shift = <9>;
  432. anatop-vol-bit-width = <5>;
  433. anatop-delay-reg-offset = <0x170>;
  434. anatop-delay-bit-shift = <26>;
  435. anatop-delay-bit-width = <2>;
  436. anatop-min-bit-val = <1>;
  437. anatop-min-voltage = <725000>;
  438. anatop-max-voltage = <1450000>;
  439. };
  440. reg_soc: regulator-vddsoc@140 {
  441. compatible = "fsl,anatop-regulator";
  442. regulator-name = "vddsoc";
  443. regulator-min-microvolt = <725000>;
  444. regulator-max-microvolt = <1450000>;
  445. regulator-always-on;
  446. anatop-reg-offset = <0x140>;
  447. anatop-vol-bit-shift = <18>;
  448. anatop-vol-bit-width = <5>;
  449. anatop-delay-reg-offset = <0x170>;
  450. anatop-delay-bit-shift = <28>;
  451. anatop-delay-bit-width = <2>;
  452. anatop-min-bit-val = <1>;
  453. anatop-min-voltage = <725000>;
  454. anatop-max-voltage = <1450000>;
  455. };
  456. };
  457. usbphy1: usbphy@020c9000 {
  458. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  459. reg = <0x020c9000 0x1000>;
  460. interrupts = <0 44 0x04>;
  461. clocks = <&clks 182>;
  462. };
  463. usbphy2: usbphy@020ca000 {
  464. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  465. reg = <0x020ca000 0x1000>;
  466. interrupts = <0 45 0x04>;
  467. clocks = <&clks 183>;
  468. };
  469. snvs@020cc000 {
  470. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  471. #address-cells = <1>;
  472. #size-cells = <1>;
  473. ranges = <0 0x020cc000 0x4000>;
  474. snvs-rtc-lp@34 {
  475. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  476. reg = <0x34 0x58>;
  477. interrupts = <0 19 0x04 0 20 0x04>;
  478. };
  479. };
  480. epit1: epit@020d0000 { /* EPIT1 */
  481. reg = <0x020d0000 0x4000>;
  482. interrupts = <0 56 0x04>;
  483. };
  484. epit2: epit@020d4000 { /* EPIT2 */
  485. reg = <0x020d4000 0x4000>;
  486. interrupts = <0 57 0x04>;
  487. };
  488. src: src@020d8000 {
  489. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  490. reg = <0x020d8000 0x4000>;
  491. interrupts = <0 91 0x04 0 96 0x04>;
  492. #reset-cells = <1>;
  493. };
  494. gpc: gpc@020dc000 {
  495. compatible = "fsl,imx6q-gpc";
  496. reg = <0x020dc000 0x4000>;
  497. interrupts = <0 89 0x04 0 90 0x04>;
  498. };
  499. gpr: iomuxc-gpr@020e0000 {
  500. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  501. reg = <0x020e0000 0x38>;
  502. };
  503. ldb: ldb@020e0008 {
  504. #address-cells = <1>;
  505. #size-cells = <0>;
  506. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  507. gpr = <&gpr>;
  508. status = "disabled";
  509. lvds-channel@0 {
  510. reg = <0>;
  511. status = "disabled";
  512. };
  513. lvds-channel@1 {
  514. reg = <1>;
  515. status = "disabled";
  516. };
  517. };
  518. dcic1: dcic@020e4000 {
  519. reg = <0x020e4000 0x4000>;
  520. interrupts = <0 124 0x04>;
  521. };
  522. dcic2: dcic@020e8000 {
  523. reg = <0x020e8000 0x4000>;
  524. interrupts = <0 125 0x04>;
  525. };
  526. sdma: sdma@020ec000 {
  527. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  528. reg = <0x020ec000 0x4000>;
  529. interrupts = <0 2 0x04>;
  530. clocks = <&clks 155>, <&clks 155>;
  531. clock-names = "ipg", "ahb";
  532. #dma-cells = <3>;
  533. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  534. };
  535. };
  536. aips-bus@02100000 { /* AIPS2 */
  537. compatible = "fsl,aips-bus", "simple-bus";
  538. #address-cells = <1>;
  539. #size-cells = <1>;
  540. reg = <0x02100000 0x100000>;
  541. ranges;
  542. caam@02100000 {
  543. reg = <0x02100000 0x40000>;
  544. interrupts = <0 105 0x04 0 106 0x04>;
  545. };
  546. aipstz@0217c000 { /* AIPSTZ2 */
  547. reg = <0x0217c000 0x4000>;
  548. };
  549. usbotg: usb@02184000 {
  550. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  551. reg = <0x02184000 0x200>;
  552. interrupts = <0 43 0x04>;
  553. clocks = <&clks 162>;
  554. fsl,usbphy = <&usbphy1>;
  555. fsl,usbmisc = <&usbmisc 0>;
  556. status = "disabled";
  557. };
  558. usbh1: usb@02184200 {
  559. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  560. reg = <0x02184200 0x200>;
  561. interrupts = <0 40 0x04>;
  562. clocks = <&clks 162>;
  563. fsl,usbphy = <&usbphy2>;
  564. fsl,usbmisc = <&usbmisc 1>;
  565. status = "disabled";
  566. };
  567. usbh2: usb@02184400 {
  568. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  569. reg = <0x02184400 0x200>;
  570. interrupts = <0 41 0x04>;
  571. clocks = <&clks 162>;
  572. fsl,usbmisc = <&usbmisc 2>;
  573. status = "disabled";
  574. };
  575. usbh3: usb@02184600 {
  576. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  577. reg = <0x02184600 0x200>;
  578. interrupts = <0 42 0x04>;
  579. clocks = <&clks 162>;
  580. fsl,usbmisc = <&usbmisc 3>;
  581. status = "disabled";
  582. };
  583. usbmisc: usbmisc@02184800 {
  584. #index-cells = <1>;
  585. compatible = "fsl,imx6q-usbmisc";
  586. reg = <0x02184800 0x200>;
  587. clocks = <&clks 162>;
  588. };
  589. fec: ethernet@02188000 {
  590. compatible = "fsl,imx6q-fec";
  591. reg = <0x02188000 0x4000>;
  592. interrupts = <0 118 0x04 0 119 0x04>;
  593. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  594. clock-names = "ipg", "ahb", "ptp";
  595. status = "disabled";
  596. };
  597. mlb@0218c000 {
  598. reg = <0x0218c000 0x4000>;
  599. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  600. };
  601. usdhc1: usdhc@02190000 {
  602. compatible = "fsl,imx6q-usdhc";
  603. reg = <0x02190000 0x4000>;
  604. interrupts = <0 22 0x04>;
  605. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  606. clock-names = "ipg", "ahb", "per";
  607. bus-width = <4>;
  608. status = "disabled";
  609. };
  610. usdhc2: usdhc@02194000 {
  611. compatible = "fsl,imx6q-usdhc";
  612. reg = <0x02194000 0x4000>;
  613. interrupts = <0 23 0x04>;
  614. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  615. clock-names = "ipg", "ahb", "per";
  616. bus-width = <4>;
  617. status = "disabled";
  618. };
  619. usdhc3: usdhc@02198000 {
  620. compatible = "fsl,imx6q-usdhc";
  621. reg = <0x02198000 0x4000>;
  622. interrupts = <0 24 0x04>;
  623. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  624. clock-names = "ipg", "ahb", "per";
  625. bus-width = <4>;
  626. status = "disabled";
  627. };
  628. usdhc4: usdhc@0219c000 {
  629. compatible = "fsl,imx6q-usdhc";
  630. reg = <0x0219c000 0x4000>;
  631. interrupts = <0 25 0x04>;
  632. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  633. clock-names = "ipg", "ahb", "per";
  634. bus-width = <4>;
  635. status = "disabled";
  636. };
  637. i2c1: i2c@021a0000 {
  638. #address-cells = <1>;
  639. #size-cells = <0>;
  640. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  641. reg = <0x021a0000 0x4000>;
  642. interrupts = <0 36 0x04>;
  643. clocks = <&clks 125>;
  644. status = "disabled";
  645. };
  646. i2c2: i2c@021a4000 {
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  650. reg = <0x021a4000 0x4000>;
  651. interrupts = <0 37 0x04>;
  652. clocks = <&clks 126>;
  653. status = "disabled";
  654. };
  655. i2c3: i2c@021a8000 {
  656. #address-cells = <1>;
  657. #size-cells = <0>;
  658. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  659. reg = <0x021a8000 0x4000>;
  660. interrupts = <0 38 0x04>;
  661. clocks = <&clks 127>;
  662. status = "disabled";
  663. };
  664. romcp@021ac000 {
  665. reg = <0x021ac000 0x4000>;
  666. };
  667. mmdc0: mmdc@021b0000 { /* MMDC0 */
  668. compatible = "fsl,imx6q-mmdc";
  669. reg = <0x021b0000 0x4000>;
  670. };
  671. mmdc1: mmdc@021b4000 { /* MMDC1 */
  672. reg = <0x021b4000 0x4000>;
  673. };
  674. weim: weim@021b8000 {
  675. compatible = "fsl,imx6q-weim";
  676. reg = <0x021b8000 0x4000>;
  677. interrupts = <0 14 0x04>;
  678. clocks = <&clks 196>;
  679. };
  680. ocotp@021bc000 {
  681. compatible = "fsl,imx6q-ocotp";
  682. reg = <0x021bc000 0x4000>;
  683. };
  684. tzasc@021d0000 { /* TZASC1 */
  685. reg = <0x021d0000 0x4000>;
  686. interrupts = <0 108 0x04>;
  687. };
  688. tzasc@021d4000 { /* TZASC2 */
  689. reg = <0x021d4000 0x4000>;
  690. interrupts = <0 109 0x04>;
  691. };
  692. audmux: audmux@021d8000 {
  693. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  694. reg = <0x021d8000 0x4000>;
  695. status = "disabled";
  696. };
  697. mipi@021dc000 { /* MIPI-CSI */
  698. reg = <0x021dc000 0x4000>;
  699. };
  700. mipi@021e0000 { /* MIPI-DSI */
  701. reg = <0x021e0000 0x4000>;
  702. };
  703. vdoa@021e4000 {
  704. reg = <0x021e4000 0x4000>;
  705. interrupts = <0 18 0x04>;
  706. };
  707. uart2: serial@021e8000 {
  708. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  709. reg = <0x021e8000 0x4000>;
  710. interrupts = <0 27 0x04>;
  711. clocks = <&clks 160>, <&clks 161>;
  712. clock-names = "ipg", "per";
  713. status = "disabled";
  714. };
  715. uart3: serial@021ec000 {
  716. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  717. reg = <0x021ec000 0x4000>;
  718. interrupts = <0 28 0x04>;
  719. clocks = <&clks 160>, <&clks 161>;
  720. clock-names = "ipg", "per";
  721. status = "disabled";
  722. };
  723. uart4: serial@021f0000 {
  724. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  725. reg = <0x021f0000 0x4000>;
  726. interrupts = <0 29 0x04>;
  727. clocks = <&clks 160>, <&clks 161>;
  728. clock-names = "ipg", "per";
  729. status = "disabled";
  730. };
  731. uart5: serial@021f4000 {
  732. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  733. reg = <0x021f4000 0x4000>;
  734. interrupts = <0 30 0x04>;
  735. clocks = <&clks 160>, <&clks 161>;
  736. clock-names = "ipg", "per";
  737. status = "disabled";
  738. };
  739. };
  740. ipu1: ipu@02400000 {
  741. #crtc-cells = <1>;
  742. compatible = "fsl,imx6q-ipu";
  743. reg = <0x02400000 0x400000>;
  744. interrupts = <0 6 0x4 0 5 0x4>;
  745. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  746. clock-names = "bus", "di0", "di1";
  747. resets = <&src 2>;
  748. };
  749. };
  750. };