timer-sp.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * linux/arch/arm/common/timer-sp.c
  3. *
  4. * Copyright (C) 1999 - 2003 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/clocksource.h>
  22. #include <linux/clockchips.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <asm/hardware/arm_timer.h>
  27. /*
  28. * These timers are currently always setup to be clocked at 1MHz.
  29. */
  30. #define TIMER_FREQ_KHZ (1000)
  31. #define TIMER_RELOAD (TIMER_FREQ_KHZ * 1000 / HZ)
  32. void __init sp804_clocksource_init(void __iomem *base, const char *name)
  33. {
  34. /* setup timer 0 as free-running clocksource */
  35. writel(0, base + TIMER_CTRL);
  36. writel(0xffffffff, base + TIMER_LOAD);
  37. writel(0xffffffff, base + TIMER_VALUE);
  38. writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
  39. base + TIMER_CTRL);
  40. clocksource_mmio_init(base + TIMER_VALUE, name,
  41. TIMER_FREQ_KHZ * 1000, 200, 32, clocksource_mmio_readl_down);
  42. }
  43. static void __iomem *clkevt_base;
  44. /*
  45. * IRQ handler for the timer
  46. */
  47. static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
  48. {
  49. struct clock_event_device *evt = dev_id;
  50. /* clear the interrupt */
  51. writel(1, clkevt_base + TIMER_INTCLR);
  52. evt->event_handler(evt);
  53. return IRQ_HANDLED;
  54. }
  55. static void sp804_set_mode(enum clock_event_mode mode,
  56. struct clock_event_device *evt)
  57. {
  58. unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE;
  59. writel(ctrl, clkevt_base + TIMER_CTRL);
  60. switch (mode) {
  61. case CLOCK_EVT_MODE_PERIODIC:
  62. writel(TIMER_RELOAD, clkevt_base + TIMER_LOAD);
  63. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  64. break;
  65. case CLOCK_EVT_MODE_ONESHOT:
  66. /* period set, and timer enabled in 'next_event' hook */
  67. ctrl |= TIMER_CTRL_ONESHOT;
  68. break;
  69. case CLOCK_EVT_MODE_UNUSED:
  70. case CLOCK_EVT_MODE_SHUTDOWN:
  71. default:
  72. break;
  73. }
  74. writel(ctrl, clkevt_base + TIMER_CTRL);
  75. }
  76. static int sp804_set_next_event(unsigned long next,
  77. struct clock_event_device *evt)
  78. {
  79. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  80. writel(next, clkevt_base + TIMER_LOAD);
  81. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  82. return 0;
  83. }
  84. static struct clock_event_device sp804_clockevent = {
  85. .name = "timer0",
  86. .shift = 32,
  87. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  88. .set_mode = sp804_set_mode,
  89. .set_next_event = sp804_set_next_event,
  90. .rating = 300,
  91. .cpumask = cpu_all_mask,
  92. };
  93. static struct irqaction sp804_timer_irq = {
  94. .name = "timer",
  95. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  96. .handler = sp804_timer_interrupt,
  97. .dev_id = &sp804_clockevent,
  98. };
  99. void __init sp804_clockevents_init(void __iomem *base, unsigned int timer_irq)
  100. {
  101. struct clock_event_device *evt = &sp804_clockevent;
  102. clkevt_base = base;
  103. evt->irq = timer_irq;
  104. evt->mult = div_sc(TIMER_FREQ_KHZ, NSEC_PER_MSEC, evt->shift);
  105. evt->max_delta_ns = clockevent_delta2ns(0xffffffff, evt);
  106. evt->min_delta_ns = clockevent_delta2ns(0xf, evt);
  107. setup_irq(timer_irq, &sp804_timer_irq);
  108. clockevents_register_device(evt);
  109. }